i2c-davinci.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * TI DAVINCI I2C adapter driver.
  3. *
  4. * Copyright (C) 2006 Texas Instruments.
  5. * Copyright (C) 2007 MontaVista Software Inc.
  6. *
  7. * Updated by Vinod & Sudhakar Feb 2005
  8. *
  9. * ----------------------------------------------------------------------------
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. * ----------------------------------------------------------------------------
  25. *
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/delay.h>
  30. #include <linux/i2c.h>
  31. #include <linux/clk.h>
  32. #include <linux/errno.h>
  33. #include <linux/sched.h>
  34. #include <linux/err.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/io.h>
  38. #include <linux/slab.h>
  39. #include <mach/hardware.h>
  40. #include <mach/i2c.h>
  41. /* ----- global defines ----------------------------------------------- */
  42. #define DAVINCI_I2C_TIMEOUT (1*HZ)
  43. #define I2C_DAVINCI_INTR_ALL (DAVINCI_I2C_IMR_AAS | \
  44. DAVINCI_I2C_IMR_SCD | \
  45. DAVINCI_I2C_IMR_ARDY | \
  46. DAVINCI_I2C_IMR_NACK | \
  47. DAVINCI_I2C_IMR_AL)
  48. #define DAVINCI_I2C_OAR_REG 0x00
  49. #define DAVINCI_I2C_IMR_REG 0x04
  50. #define DAVINCI_I2C_STR_REG 0x08
  51. #define DAVINCI_I2C_CLKL_REG 0x0c
  52. #define DAVINCI_I2C_CLKH_REG 0x10
  53. #define DAVINCI_I2C_CNT_REG 0x14
  54. #define DAVINCI_I2C_DRR_REG 0x18
  55. #define DAVINCI_I2C_SAR_REG 0x1c
  56. #define DAVINCI_I2C_DXR_REG 0x20
  57. #define DAVINCI_I2C_MDR_REG 0x24
  58. #define DAVINCI_I2C_IVR_REG 0x28
  59. #define DAVINCI_I2C_EMDR_REG 0x2c
  60. #define DAVINCI_I2C_PSC_REG 0x30
  61. #define DAVINCI_I2C_IVR_AAS 0x07
  62. #define DAVINCI_I2C_IVR_SCD 0x06
  63. #define DAVINCI_I2C_IVR_XRDY 0x05
  64. #define DAVINCI_I2C_IVR_RDR 0x04
  65. #define DAVINCI_I2C_IVR_ARDY 0x03
  66. #define DAVINCI_I2C_IVR_NACK 0x02
  67. #define DAVINCI_I2C_IVR_AL 0x01
  68. #define DAVINCI_I2C_STR_BB BIT(12)
  69. #define DAVINCI_I2C_STR_RSFULL BIT(11)
  70. #define DAVINCI_I2C_STR_SCD BIT(5)
  71. #define DAVINCI_I2C_STR_ARDY BIT(2)
  72. #define DAVINCI_I2C_STR_NACK BIT(1)
  73. #define DAVINCI_I2C_STR_AL BIT(0)
  74. #define DAVINCI_I2C_MDR_NACK BIT(15)
  75. #define DAVINCI_I2C_MDR_STT BIT(13)
  76. #define DAVINCI_I2C_MDR_STP BIT(11)
  77. #define DAVINCI_I2C_MDR_MST BIT(10)
  78. #define DAVINCI_I2C_MDR_TRX BIT(9)
  79. #define DAVINCI_I2C_MDR_XA BIT(8)
  80. #define DAVINCI_I2C_MDR_RM BIT(7)
  81. #define DAVINCI_I2C_MDR_IRS BIT(5)
  82. #define DAVINCI_I2C_IMR_AAS BIT(6)
  83. #define DAVINCI_I2C_IMR_SCD BIT(5)
  84. #define DAVINCI_I2C_IMR_XRDY BIT(4)
  85. #define DAVINCI_I2C_IMR_RRDY BIT(3)
  86. #define DAVINCI_I2C_IMR_ARDY BIT(2)
  87. #define DAVINCI_I2C_IMR_NACK BIT(1)
  88. #define DAVINCI_I2C_IMR_AL BIT(0)
  89. struct davinci_i2c_dev {
  90. struct device *dev;
  91. void __iomem *base;
  92. struct completion cmd_complete;
  93. struct clk *clk;
  94. int cmd_err;
  95. u8 *buf;
  96. size_t buf_len;
  97. int irq;
  98. int stop;
  99. u8 terminate;
  100. struct i2c_adapter adapter;
  101. };
  102. /* default platform data to use if not supplied in the platform_device */
  103. static struct davinci_i2c_platform_data davinci_i2c_platform_data_default = {
  104. .bus_freq = 100,
  105. .bus_delay = 0,
  106. };
  107. static inline void davinci_i2c_write_reg(struct davinci_i2c_dev *i2c_dev,
  108. int reg, u16 val)
  109. {
  110. __raw_writew(val, i2c_dev->base + reg);
  111. }
  112. static inline u16 davinci_i2c_read_reg(struct davinci_i2c_dev *i2c_dev, int reg)
  113. {
  114. return __raw_readw(i2c_dev->base + reg);
  115. }
  116. /*
  117. * This functions configures I2C and brings I2C out of reset.
  118. * This function is called during I2C init function. This function
  119. * also gets called if I2C encounters any errors.
  120. */
  121. static int i2c_davinci_init(struct davinci_i2c_dev *dev)
  122. {
  123. struct davinci_i2c_platform_data *pdata = dev->dev->platform_data;
  124. u16 psc;
  125. u32 clk;
  126. u32 d;
  127. u32 clkh;
  128. u32 clkl;
  129. u32 input_clock = clk_get_rate(dev->clk);
  130. u16 w;
  131. if (!pdata)
  132. pdata = &davinci_i2c_platform_data_default;
  133. /* put I2C into reset */
  134. w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  135. w &= ~DAVINCI_I2C_MDR_IRS;
  136. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  137. /* NOTE: I2C Clock divider programming info
  138. * As per I2C specs the following formulas provide prescaler
  139. * and low/high divider values
  140. * input clk --> PSC Div -----------> ICCL/H Div --> output clock
  141. * module clk
  142. *
  143. * output clk = module clk / (PSC + 1) [ (ICCL + d) + (ICCH + d) ]
  144. *
  145. * Thus,
  146. * (ICCL + ICCH) = clk = (input clk / ((psc +1) * output clk)) - 2d;
  147. *
  148. * where if PSC == 0, d = 7,
  149. * if PSC == 1, d = 6
  150. * if PSC > 1 , d = 5
  151. */
  152. /* get minimum of 7 MHz clock, but max of 12 MHz */
  153. psc = (input_clock / 7000000) - 1;
  154. if ((input_clock / (psc + 1)) > 12000000)
  155. psc++; /* better to run under spec than over */
  156. d = (psc >= 2) ? 5 : 7 - psc;
  157. clk = ((input_clock / (psc + 1)) / (pdata->bus_freq * 1000)) - (d << 1);
  158. clkh = clk >> 1;
  159. clkl = clk - clkh;
  160. davinci_i2c_write_reg(dev, DAVINCI_I2C_PSC_REG, psc);
  161. davinci_i2c_write_reg(dev, DAVINCI_I2C_CLKH_REG, clkh);
  162. davinci_i2c_write_reg(dev, DAVINCI_I2C_CLKL_REG, clkl);
  163. /* Respond at reserved "SMBus Host" slave address" (and zero);
  164. * we seem to have no option to not respond...
  165. */
  166. davinci_i2c_write_reg(dev, DAVINCI_I2C_OAR_REG, 0x08);
  167. dev_dbg(dev->dev, "input_clock = %d, CLK = %d\n", input_clock, clk);
  168. dev_dbg(dev->dev, "PSC = %d\n",
  169. davinci_i2c_read_reg(dev, DAVINCI_I2C_PSC_REG));
  170. dev_dbg(dev->dev, "CLKL = %d\n",
  171. davinci_i2c_read_reg(dev, DAVINCI_I2C_CLKL_REG));
  172. dev_dbg(dev->dev, "CLKH = %d\n",
  173. davinci_i2c_read_reg(dev, DAVINCI_I2C_CLKH_REG));
  174. dev_dbg(dev->dev, "bus_freq = %dkHz, bus_delay = %d\n",
  175. pdata->bus_freq, pdata->bus_delay);
  176. /* Take the I2C module out of reset: */
  177. w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  178. w |= DAVINCI_I2C_MDR_IRS;
  179. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  180. /* Enable interrupts */
  181. davinci_i2c_write_reg(dev, DAVINCI_I2C_IMR_REG, I2C_DAVINCI_INTR_ALL);
  182. return 0;
  183. }
  184. /*
  185. * Waiting for bus not busy
  186. */
  187. static int i2c_davinci_wait_bus_not_busy(struct davinci_i2c_dev *dev,
  188. char allow_sleep)
  189. {
  190. unsigned long timeout;
  191. timeout = jiffies + dev->adapter.timeout;
  192. while (davinci_i2c_read_reg(dev, DAVINCI_I2C_STR_REG)
  193. & DAVINCI_I2C_STR_BB) {
  194. if (time_after(jiffies, timeout)) {
  195. dev_warn(dev->dev,
  196. "timeout waiting for bus ready\n");
  197. return -ETIMEDOUT;
  198. }
  199. if (allow_sleep)
  200. schedule_timeout(1);
  201. }
  202. return 0;
  203. }
  204. /*
  205. * Low level master read/write transaction. This function is called
  206. * from i2c_davinci_xfer.
  207. */
  208. static int
  209. i2c_davinci_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg, int stop)
  210. {
  211. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  212. struct davinci_i2c_platform_data *pdata = dev->dev->platform_data;
  213. u32 flag;
  214. u16 w;
  215. int r;
  216. if (!pdata)
  217. pdata = &davinci_i2c_platform_data_default;
  218. /* Introduce a delay, required for some boards (e.g Davinci EVM) */
  219. if (pdata->bus_delay)
  220. udelay(pdata->bus_delay);
  221. /* set the slave address */
  222. davinci_i2c_write_reg(dev, DAVINCI_I2C_SAR_REG, msg->addr);
  223. dev->buf = msg->buf;
  224. dev->buf_len = msg->len;
  225. dev->stop = stop;
  226. davinci_i2c_write_reg(dev, DAVINCI_I2C_CNT_REG, dev->buf_len);
  227. INIT_COMPLETION(dev->cmd_complete);
  228. dev->cmd_err = 0;
  229. /* Take I2C out of reset, configure it as master and set the
  230. * start bit */
  231. flag = DAVINCI_I2C_MDR_IRS | DAVINCI_I2C_MDR_MST | DAVINCI_I2C_MDR_STT;
  232. /* if the slave address is ten bit address, enable XA bit */
  233. if (msg->flags & I2C_M_TEN)
  234. flag |= DAVINCI_I2C_MDR_XA;
  235. if (!(msg->flags & I2C_M_RD))
  236. flag |= DAVINCI_I2C_MDR_TRX;
  237. if (stop)
  238. flag |= DAVINCI_I2C_MDR_STP;
  239. if (msg->len == 0) {
  240. flag |= DAVINCI_I2C_MDR_RM;
  241. flag &= ~DAVINCI_I2C_MDR_STP;
  242. }
  243. /* Enable receive or transmit interrupts */
  244. w = davinci_i2c_read_reg(dev, DAVINCI_I2C_IMR_REG);
  245. if (msg->flags & I2C_M_RD)
  246. w |= DAVINCI_I2C_IMR_RRDY;
  247. else
  248. w |= DAVINCI_I2C_IMR_XRDY;
  249. davinci_i2c_write_reg(dev, DAVINCI_I2C_IMR_REG, w);
  250. dev->terminate = 0;
  251. /* write the data into mode register */
  252. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, flag);
  253. /*
  254. * First byte should be set here, not after interrupt,
  255. * because transmit-data-ready interrupt can come before
  256. * NACK-interrupt during sending of previous message and
  257. * ICDXR may have wrong data
  258. */
  259. if ((!(msg->flags & I2C_M_RD)) && dev->buf_len) {
  260. davinci_i2c_write_reg(dev, DAVINCI_I2C_DXR_REG, *dev->buf++);
  261. dev->buf_len--;
  262. }
  263. r = wait_for_completion_interruptible_timeout(&dev->cmd_complete,
  264. dev->adapter.timeout);
  265. if (r == 0) {
  266. dev_err(dev->dev, "controller timed out\n");
  267. i2c_davinci_init(dev);
  268. dev->buf_len = 0;
  269. return -ETIMEDOUT;
  270. }
  271. if (dev->buf_len) {
  272. /* This should be 0 if all bytes were transferred
  273. * or dev->cmd_err denotes an error.
  274. * A signal may have aborted the transfer.
  275. */
  276. if (r >= 0) {
  277. dev_err(dev->dev, "abnormal termination buf_len=%i\n",
  278. dev->buf_len);
  279. r = -EREMOTEIO;
  280. }
  281. dev->terminate = 1;
  282. wmb();
  283. dev->buf_len = 0;
  284. }
  285. if (r < 0)
  286. return r;
  287. /* no error */
  288. if (likely(!dev->cmd_err))
  289. return msg->len;
  290. /* We have an error */
  291. if (dev->cmd_err & DAVINCI_I2C_STR_AL) {
  292. i2c_davinci_init(dev);
  293. return -EIO;
  294. }
  295. if (dev->cmd_err & DAVINCI_I2C_STR_NACK) {
  296. if (msg->flags & I2C_M_IGNORE_NAK)
  297. return msg->len;
  298. if (stop) {
  299. w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  300. w |= DAVINCI_I2C_MDR_STP;
  301. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  302. }
  303. return -EREMOTEIO;
  304. }
  305. return -EIO;
  306. }
  307. /*
  308. * Prepare controller for a transaction and call i2c_davinci_xfer_msg
  309. */
  310. static int
  311. i2c_davinci_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  312. {
  313. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  314. int i;
  315. int ret;
  316. dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
  317. ret = i2c_davinci_wait_bus_not_busy(dev, 1);
  318. if (ret < 0) {
  319. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  320. return ret;
  321. }
  322. for (i = 0; i < num; i++) {
  323. ret = i2c_davinci_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  324. dev_dbg(dev->dev, "%s [%d/%d] ret: %d\n", __func__, i + 1, num,
  325. ret);
  326. if (ret < 0)
  327. return ret;
  328. }
  329. return num;
  330. }
  331. static u32 i2c_davinci_func(struct i2c_adapter *adap)
  332. {
  333. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  334. }
  335. static void terminate_read(struct davinci_i2c_dev *dev)
  336. {
  337. u16 w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  338. w |= DAVINCI_I2C_MDR_NACK;
  339. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  340. /* Throw away data */
  341. davinci_i2c_read_reg(dev, DAVINCI_I2C_DRR_REG);
  342. if (!dev->terminate)
  343. dev_err(dev->dev, "RDR IRQ while no data requested\n");
  344. }
  345. static void terminate_write(struct davinci_i2c_dev *dev)
  346. {
  347. u16 w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  348. w |= DAVINCI_I2C_MDR_RM | DAVINCI_I2C_MDR_STP;
  349. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  350. if (!dev->terminate)
  351. dev_dbg(dev->dev, "TDR IRQ while no data to send\n");
  352. }
  353. /*
  354. * Interrupt service routine. This gets called whenever an I2C interrupt
  355. * occurs.
  356. */
  357. static irqreturn_t i2c_davinci_isr(int this_irq, void *dev_id)
  358. {
  359. struct davinci_i2c_dev *dev = dev_id;
  360. u32 stat;
  361. int count = 0;
  362. u16 w;
  363. while ((stat = davinci_i2c_read_reg(dev, DAVINCI_I2C_IVR_REG))) {
  364. dev_dbg(dev->dev, "%s: stat=0x%x\n", __func__, stat);
  365. if (count++ == 100) {
  366. dev_warn(dev->dev, "Too much work in one IRQ\n");
  367. break;
  368. }
  369. switch (stat) {
  370. case DAVINCI_I2C_IVR_AL:
  371. /* Arbitration lost, must retry */
  372. dev->cmd_err |= DAVINCI_I2C_STR_AL;
  373. dev->buf_len = 0;
  374. complete(&dev->cmd_complete);
  375. break;
  376. case DAVINCI_I2C_IVR_NACK:
  377. dev->cmd_err |= DAVINCI_I2C_STR_NACK;
  378. dev->buf_len = 0;
  379. complete(&dev->cmd_complete);
  380. break;
  381. case DAVINCI_I2C_IVR_ARDY:
  382. davinci_i2c_write_reg(dev,
  383. DAVINCI_I2C_STR_REG, DAVINCI_I2C_STR_ARDY);
  384. if (((dev->buf_len == 0) && (dev->stop != 0)) ||
  385. (dev->cmd_err & DAVINCI_I2C_STR_NACK)) {
  386. w = davinci_i2c_read_reg(dev,
  387. DAVINCI_I2C_MDR_REG);
  388. w |= DAVINCI_I2C_MDR_STP;
  389. davinci_i2c_write_reg(dev,
  390. DAVINCI_I2C_MDR_REG, w);
  391. }
  392. complete(&dev->cmd_complete);
  393. break;
  394. case DAVINCI_I2C_IVR_RDR:
  395. if (dev->buf_len) {
  396. *dev->buf++ =
  397. davinci_i2c_read_reg(dev,
  398. DAVINCI_I2C_DRR_REG);
  399. dev->buf_len--;
  400. if (dev->buf_len)
  401. continue;
  402. davinci_i2c_write_reg(dev,
  403. DAVINCI_I2C_STR_REG,
  404. DAVINCI_I2C_IMR_RRDY);
  405. } else {
  406. /* signal can terminate transfer */
  407. terminate_read(dev);
  408. }
  409. break;
  410. case DAVINCI_I2C_IVR_XRDY:
  411. if (dev->buf_len) {
  412. davinci_i2c_write_reg(dev, DAVINCI_I2C_DXR_REG,
  413. *dev->buf++);
  414. dev->buf_len--;
  415. if (dev->buf_len)
  416. continue;
  417. w = davinci_i2c_read_reg(dev,
  418. DAVINCI_I2C_IMR_REG);
  419. w &= ~DAVINCI_I2C_IMR_XRDY;
  420. davinci_i2c_write_reg(dev,
  421. DAVINCI_I2C_IMR_REG,
  422. w);
  423. } else {
  424. /* signal can terminate transfer */
  425. terminate_write(dev);
  426. }
  427. break;
  428. case DAVINCI_I2C_IVR_SCD:
  429. davinci_i2c_write_reg(dev,
  430. DAVINCI_I2C_STR_REG, DAVINCI_I2C_STR_SCD);
  431. complete(&dev->cmd_complete);
  432. break;
  433. case DAVINCI_I2C_IVR_AAS:
  434. dev_dbg(dev->dev, "Address as slave interrupt\n");
  435. break;
  436. default:
  437. dev_warn(dev->dev, "Unrecognized irq stat %d\n", stat);
  438. break;
  439. }
  440. }
  441. return count ? IRQ_HANDLED : IRQ_NONE;
  442. }
  443. static struct i2c_algorithm i2c_davinci_algo = {
  444. .master_xfer = i2c_davinci_xfer,
  445. .functionality = i2c_davinci_func,
  446. };
  447. static int davinci_i2c_probe(struct platform_device *pdev)
  448. {
  449. struct davinci_i2c_dev *dev;
  450. struct i2c_adapter *adap;
  451. struct resource *mem, *irq, *ioarea;
  452. int r;
  453. /* NOTE: driver uses the static register mapping */
  454. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  455. if (!mem) {
  456. dev_err(&pdev->dev, "no mem resource?\n");
  457. return -ENODEV;
  458. }
  459. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  460. if (!irq) {
  461. dev_err(&pdev->dev, "no irq resource?\n");
  462. return -ENODEV;
  463. }
  464. ioarea = request_mem_region(mem->start, resource_size(mem),
  465. pdev->name);
  466. if (!ioarea) {
  467. dev_err(&pdev->dev, "I2C region already claimed\n");
  468. return -EBUSY;
  469. }
  470. dev = kzalloc(sizeof(struct davinci_i2c_dev), GFP_KERNEL);
  471. if (!dev) {
  472. r = -ENOMEM;
  473. goto err_release_region;
  474. }
  475. init_completion(&dev->cmd_complete);
  476. dev->dev = get_device(&pdev->dev);
  477. dev->irq = irq->start;
  478. platform_set_drvdata(pdev, dev);
  479. dev->clk = clk_get(&pdev->dev, NULL);
  480. if (IS_ERR(dev->clk)) {
  481. r = -ENODEV;
  482. goto err_free_mem;
  483. }
  484. clk_enable(dev->clk);
  485. dev->base = ioremap(mem->start, resource_size(mem));
  486. if (!dev->base) {
  487. r = -EBUSY;
  488. goto err_mem_ioremap;
  489. }
  490. i2c_davinci_init(dev);
  491. r = request_irq(dev->irq, i2c_davinci_isr, 0, pdev->name, dev);
  492. if (r) {
  493. dev_err(&pdev->dev, "failure requesting irq %i\n", dev->irq);
  494. goto err_unuse_clocks;
  495. }
  496. adap = &dev->adapter;
  497. i2c_set_adapdata(adap, dev);
  498. adap->owner = THIS_MODULE;
  499. adap->class = I2C_CLASS_HWMON;
  500. strlcpy(adap->name, "DaVinci I2C adapter", sizeof(adap->name));
  501. adap->algo = &i2c_davinci_algo;
  502. adap->dev.parent = &pdev->dev;
  503. adap->timeout = DAVINCI_I2C_TIMEOUT;
  504. adap->nr = pdev->id;
  505. r = i2c_add_numbered_adapter(adap);
  506. if (r) {
  507. dev_err(&pdev->dev, "failure adding adapter\n");
  508. goto err_free_irq;
  509. }
  510. return 0;
  511. err_free_irq:
  512. free_irq(dev->irq, dev);
  513. err_unuse_clocks:
  514. iounmap(dev->base);
  515. err_mem_ioremap:
  516. clk_disable(dev->clk);
  517. clk_put(dev->clk);
  518. dev->clk = NULL;
  519. err_free_mem:
  520. platform_set_drvdata(pdev, NULL);
  521. put_device(&pdev->dev);
  522. kfree(dev);
  523. err_release_region:
  524. release_mem_region(mem->start, resource_size(mem));
  525. return r;
  526. }
  527. static int davinci_i2c_remove(struct platform_device *pdev)
  528. {
  529. struct davinci_i2c_dev *dev = platform_get_drvdata(pdev);
  530. struct resource *mem;
  531. platform_set_drvdata(pdev, NULL);
  532. i2c_del_adapter(&dev->adapter);
  533. put_device(&pdev->dev);
  534. clk_disable(dev->clk);
  535. clk_put(dev->clk);
  536. dev->clk = NULL;
  537. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, 0);
  538. free_irq(IRQ_I2C, dev);
  539. iounmap(dev->base);
  540. kfree(dev);
  541. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  542. release_mem_region(mem->start, resource_size(mem));
  543. return 0;
  544. }
  545. /* work with hotplug and coldplug */
  546. MODULE_ALIAS("platform:i2c_davinci");
  547. static struct platform_driver davinci_i2c_driver = {
  548. .probe = davinci_i2c_probe,
  549. .remove = davinci_i2c_remove,
  550. .driver = {
  551. .name = "i2c_davinci",
  552. .owner = THIS_MODULE,
  553. },
  554. };
  555. /* I2C may be needed to bring up other drivers */
  556. static int __init davinci_i2c_init_driver(void)
  557. {
  558. return platform_driver_register(&davinci_i2c_driver);
  559. }
  560. subsys_initcall(davinci_i2c_init_driver);
  561. static void __exit davinci_i2c_exit_driver(void)
  562. {
  563. platform_driver_unregister(&davinci_i2c_driver);
  564. }
  565. module_exit(davinci_i2c_exit_driver);
  566. MODULE_AUTHOR("Texas Instruments India");
  567. MODULE_DESCRIPTION("TI DaVinci I2C bus adapter");
  568. MODULE_LICENSE("GPL");