intel-gtt.h 1.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253
  1. /* Common header for intel-gtt.ko and i915.ko */
  2. #ifndef _DRM_INTEL_GTT_H
  3. #define _DRM_INTEL_GTT_H
  4. const struct intel_gtt {
  5. /* Size of memory reserved for graphics by the BIOS */
  6. unsigned int stolen_size;
  7. /* Total number of gtt entries. */
  8. unsigned int gtt_total_entries;
  9. /* Part of the gtt that is mappable by the cpu, for those chips where
  10. * this is not the full gtt. */
  11. unsigned int gtt_mappable_entries;
  12. /* Whether i915 needs to use the dmar apis or not. */
  13. unsigned int needs_dmar : 1;
  14. /* Whether we idle the gpu before mapping/unmapping */
  15. unsigned int do_idle_maps : 1;
  16. /* Share the scratch page dma with ppgtts. */
  17. dma_addr_t scratch_page_dma;
  18. /* for ppgtt PDE access */
  19. u32 __iomem *gtt;
  20. /* needed for ioremap in drm/i915 */
  21. phys_addr_t gma_bus_addr;
  22. } *intel_gtt_get(void);
  23. int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
  24. struct agp_bridge_data *bridge);
  25. void intel_gmch_remove(void);
  26. bool intel_enable_gtt(void);
  27. void intel_gtt_chipset_flush(void);
  28. void intel_gtt_insert_sg_entries(struct sg_table *st,
  29. unsigned int pg_start,
  30. unsigned int flags);
  31. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries);
  32. /* Special gtt memory types */
  33. #define AGP_DCACHE_MEMORY 1
  34. #define AGP_PHYS_MEMORY 2
  35. /* New caching attributes for gen6/sandybridge */
  36. #define AGP_USER_CACHED_MEMORY_LLC_MLC (AGP_USER_TYPES + 2)
  37. #define AGP_USER_UNCACHED_MEMORY (AGP_USER_TYPES + 4)
  38. /* flag for GFDT type */
  39. #define AGP_USER_CACHED_MEMORY_GFDT (1 << 3)
  40. #ifdef CONFIG_INTEL_IOMMU
  41. extern int intel_iommu_gfx_mapped;
  42. #endif
  43. #endif