drm_dp_helper.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * Copyright © 2008 Keith Packard
  3. *
  4. * Permission to use, copy, modify, distribute, and sell this software and its
  5. * documentation for any purpose is hereby granted without fee, provided that
  6. * the above copyright notice appear in all copies and that both that copyright
  7. * notice and this permission notice appear in supporting documentation, and
  8. * that the name of the copyright holders not be used in advertising or
  9. * publicity pertaining to distribution of the software without specific,
  10. * written prior permission. The copyright holders make no representations
  11. * about the suitability of this software for any purpose. It is provided "as
  12. * is" without express or implied warranty.
  13. *
  14. * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  15. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  16. * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  17. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
  18. * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
  20. * OF THIS SOFTWARE.
  21. */
  22. #ifndef _DRM_DP_HELPER_H_
  23. #define _DRM_DP_HELPER_H_
  24. #include <linux/types.h>
  25. #include <linux/i2c.h>
  26. /*
  27. * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
  28. * DP and DPCD versions are independent. Differences from 1.0 are not noted,
  29. * 1.0 devices basically don't exist in the wild.
  30. *
  31. * Abbreviations, in chronological order:
  32. *
  33. * eDP: Embedded DisplayPort version 1
  34. * DPI: DisplayPort Interoperability Guideline v1.1a
  35. * 1.2: DisplayPort 1.2
  36. *
  37. * 1.2 formally includes both eDP and DPI definitions.
  38. */
  39. #define AUX_NATIVE_WRITE 0x8
  40. #define AUX_NATIVE_READ 0x9
  41. #define AUX_I2C_WRITE 0x0
  42. #define AUX_I2C_READ 0x1
  43. #define AUX_I2C_STATUS 0x2
  44. #define AUX_I2C_MOT 0x4
  45. #define AUX_NATIVE_REPLY_ACK (0x0 << 4)
  46. #define AUX_NATIVE_REPLY_NACK (0x1 << 4)
  47. #define AUX_NATIVE_REPLY_DEFER (0x2 << 4)
  48. #define AUX_NATIVE_REPLY_MASK (0x3 << 4)
  49. #define AUX_I2C_REPLY_ACK (0x0 << 6)
  50. #define AUX_I2C_REPLY_NACK (0x1 << 6)
  51. #define AUX_I2C_REPLY_DEFER (0x2 << 6)
  52. #define AUX_I2C_REPLY_MASK (0x3 << 6)
  53. /* AUX CH addresses */
  54. /* DPCD */
  55. #define DP_DPCD_REV 0x000
  56. #define DP_MAX_LINK_RATE 0x001
  57. #define DP_MAX_LANE_COUNT 0x002
  58. # define DP_MAX_LANE_COUNT_MASK 0x1f
  59. # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
  60. # define DP_ENHANCED_FRAME_CAP (1 << 7)
  61. #define DP_MAX_DOWNSPREAD 0x003
  62. # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
  63. #define DP_NORP 0x004
  64. #define DP_DOWNSTREAMPORT_PRESENT 0x005
  65. # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
  66. # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
  67. /* 00b = DisplayPort */
  68. /* 01b = Analog */
  69. /* 10b = TMDS or HDMI */
  70. /* 11b = Other */
  71. # define DP_FORMAT_CONVERSION (1 << 3)
  72. # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
  73. #define DP_MAIN_LINK_CHANNEL_CODING 0x006
  74. #define DP_DOWN_STREAM_PORT_COUNT 0x007
  75. # define DP_PORT_COUNT_MASK 0x0f
  76. # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
  77. # define DP_OUI_SUPPORT (1 << 7)
  78. #define DP_I2C_SPEED_CAP 0x00c /* DPI */
  79. # define DP_I2C_SPEED_1K 0x01
  80. # define DP_I2C_SPEED_5K 0x02
  81. # define DP_I2C_SPEED_10K 0x04
  82. # define DP_I2C_SPEED_100K 0x08
  83. # define DP_I2C_SPEED_400K 0x10
  84. # define DP_I2C_SPEED_1M 0x20
  85. #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
  86. #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
  87. /* Multiple stream transport */
  88. #define DP_MSTM_CAP 0x021 /* 1.2 */
  89. # define DP_MST_CAP (1 << 0)
  90. #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
  91. # define DP_PSR_IS_SUPPORTED 1
  92. #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
  93. # define DP_PSR_NO_TRAIN_ON_EXIT 1
  94. # define DP_PSR_SETUP_TIME_330 (0 << 1)
  95. # define DP_PSR_SETUP_TIME_275 (1 << 1)
  96. # define DP_PSR_SETUP_TIME_220 (2 << 1)
  97. # define DP_PSR_SETUP_TIME_165 (3 << 1)
  98. # define DP_PSR_SETUP_TIME_110 (4 << 1)
  99. # define DP_PSR_SETUP_TIME_55 (5 << 1)
  100. # define DP_PSR_SETUP_TIME_0 (6 << 1)
  101. # define DP_PSR_SETUP_TIME_MASK (7 << 1)
  102. # define DP_PSR_SETUP_TIME_SHIFT 1
  103. /*
  104. * 0x80-0x8f describe downstream port capabilities, but there are two layouts
  105. * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
  106. * each port's descriptor is one byte wide. If it was set, each port's is
  107. * four bytes wide, starting with the one byte from the base info. As of
  108. * DP interop v1.1a only VGA defines additional detail.
  109. */
  110. /* offset 0 */
  111. #define DP_DOWNSTREAM_PORT_0 0x80
  112. # define DP_DS_PORT_TYPE_MASK (7 << 0)
  113. # define DP_DS_PORT_TYPE_DP 0
  114. # define DP_DS_PORT_TYPE_VGA 1
  115. # define DP_DS_PORT_TYPE_DVI 2
  116. # define DP_DS_PORT_TYPE_HDMI 3
  117. # define DP_DS_PORT_TYPE_NON_EDID 4
  118. # define DP_DS_PORT_HPD (1 << 3)
  119. /* offset 1 for VGA is maximum megapixels per second / 8 */
  120. /* offset 2 */
  121. # define DP_DS_VGA_MAX_BPC_MASK (3 << 0)
  122. # define DP_DS_VGA_8BPC 0
  123. # define DP_DS_VGA_10BPC 1
  124. # define DP_DS_VGA_12BPC 2
  125. # define DP_DS_VGA_16BPC 3
  126. /* link configuration */
  127. #define DP_LINK_BW_SET 0x100
  128. # define DP_LINK_BW_1_62 0x06
  129. # define DP_LINK_BW_2_7 0x0a
  130. # define DP_LINK_BW_5_4 0x14 /* 1.2 */
  131. #define DP_LANE_COUNT_SET 0x101
  132. # define DP_LANE_COUNT_MASK 0x0f
  133. # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
  134. #define DP_TRAINING_PATTERN_SET 0x102
  135. # define DP_TRAINING_PATTERN_DISABLE 0
  136. # define DP_TRAINING_PATTERN_1 1
  137. # define DP_TRAINING_PATTERN_2 2
  138. # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
  139. # define DP_TRAINING_PATTERN_MASK 0x3
  140. # define DP_LINK_QUAL_PATTERN_DISABLE (0 << 2)
  141. # define DP_LINK_QUAL_PATTERN_D10_2 (1 << 2)
  142. # define DP_LINK_QUAL_PATTERN_ERROR_RATE (2 << 2)
  143. # define DP_LINK_QUAL_PATTERN_PRBS7 (3 << 2)
  144. # define DP_LINK_QUAL_PATTERN_MASK (3 << 2)
  145. # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
  146. # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
  147. # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
  148. # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
  149. # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
  150. # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
  151. #define DP_TRAINING_LANE0_SET 0x103
  152. #define DP_TRAINING_LANE1_SET 0x104
  153. #define DP_TRAINING_LANE2_SET 0x105
  154. #define DP_TRAINING_LANE3_SET 0x106
  155. # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
  156. # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
  157. # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
  158. # define DP_TRAIN_VOLTAGE_SWING_400 (0 << 0)
  159. # define DP_TRAIN_VOLTAGE_SWING_600 (1 << 0)
  160. # define DP_TRAIN_VOLTAGE_SWING_800 (2 << 0)
  161. # define DP_TRAIN_VOLTAGE_SWING_1200 (3 << 0)
  162. # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
  163. # define DP_TRAIN_PRE_EMPHASIS_0 (0 << 3)
  164. # define DP_TRAIN_PRE_EMPHASIS_3_5 (1 << 3)
  165. # define DP_TRAIN_PRE_EMPHASIS_6 (2 << 3)
  166. # define DP_TRAIN_PRE_EMPHASIS_9_5 (3 << 3)
  167. # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
  168. # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
  169. #define DP_DOWNSPREAD_CTRL 0x107
  170. # define DP_SPREAD_AMP_0_5 (1 << 4)
  171. # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
  172. #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
  173. # define DP_SET_ANSI_8B10B (1 << 0)
  174. #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
  175. /* bitmask as for DP_I2C_SPEED_CAP */
  176. #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
  177. #define DP_MSTM_CTRL 0x111 /* 1.2 */
  178. # define DP_MST_EN (1 << 0)
  179. # define DP_UP_REQ_EN (1 << 1)
  180. # define DP_UPSTREAM_IS_SRC (1 << 2)
  181. #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
  182. # define DP_PSR_ENABLE (1 << 0)
  183. # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
  184. # define DP_PSR_CRC_VERIFICATION (1 << 2)
  185. # define DP_PSR_FRAME_CAPTURE (1 << 3)
  186. #define DP_SINK_COUNT 0x200
  187. /* prior to 1.2 bit 7 was reserved mbz */
  188. # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
  189. # define DP_SINK_CP_READY (1 << 6)
  190. #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
  191. # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
  192. # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
  193. # define DP_CP_IRQ (1 << 2)
  194. # define DP_SINK_SPECIFIC_IRQ (1 << 6)
  195. #define DP_LANE0_1_STATUS 0x202
  196. #define DP_LANE2_3_STATUS 0x203
  197. # define DP_LANE_CR_DONE (1 << 0)
  198. # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
  199. # define DP_LANE_SYMBOL_LOCKED (1 << 2)
  200. #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
  201. DP_LANE_CHANNEL_EQ_DONE | \
  202. DP_LANE_SYMBOL_LOCKED)
  203. #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
  204. #define DP_INTERLANE_ALIGN_DONE (1 << 0)
  205. #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
  206. #define DP_LINK_STATUS_UPDATED (1 << 7)
  207. #define DP_SINK_STATUS 0x205
  208. #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
  209. #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
  210. #define DP_ADJUST_REQUEST_LANE0_1 0x206
  211. #define DP_ADJUST_REQUEST_LANE2_3 0x207
  212. # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
  213. # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
  214. # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
  215. # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
  216. # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
  217. # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
  218. # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
  219. # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
  220. #define DP_TEST_REQUEST 0x218
  221. # define DP_TEST_LINK_TRAINING (1 << 0)
  222. # define DP_TEST_LINK_PATTERN (1 << 1)
  223. # define DP_TEST_LINK_EDID_READ (1 << 2)
  224. # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
  225. #define DP_TEST_LINK_RATE 0x219
  226. # define DP_LINK_RATE_162 (0x6)
  227. # define DP_LINK_RATE_27 (0xa)
  228. #define DP_TEST_LANE_COUNT 0x220
  229. #define DP_TEST_PATTERN 0x221
  230. #define DP_TEST_RESPONSE 0x260
  231. # define DP_TEST_ACK (1 << 0)
  232. # define DP_TEST_NAK (1 << 1)
  233. # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
  234. #define DP_SOURCE_OUI 0x300
  235. #define DP_SINK_OUI 0x400
  236. #define DP_BRANCH_OUI 0x500
  237. #define DP_SET_POWER 0x600
  238. # define DP_SET_POWER_D0 0x1
  239. # define DP_SET_POWER_D3 0x2
  240. #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
  241. # define DP_PSR_LINK_CRC_ERROR (1 << 0)
  242. # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
  243. #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
  244. # define DP_PSR_CAPS_CHANGE (1 << 0)
  245. #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
  246. # define DP_PSR_SINK_INACTIVE 0
  247. # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
  248. # define DP_PSR_SINK_ACTIVE_RFB 2
  249. # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
  250. # define DP_PSR_SINK_ACTIVE_RESYNC 4
  251. # define DP_PSR_SINK_INTERNAL_ERROR 7
  252. # define DP_PSR_SINK_STATE_MASK 0x07
  253. #define MODE_I2C_START 1
  254. #define MODE_I2C_WRITE 2
  255. #define MODE_I2C_READ 4
  256. #define MODE_I2C_STOP 8
  257. struct i2c_algo_dp_aux_data {
  258. bool running;
  259. u16 address;
  260. int (*aux_ch) (struct i2c_adapter *adapter,
  261. int mode, uint8_t write_byte,
  262. uint8_t *read_byte);
  263. };
  264. int
  265. i2c_dp_aux_add_bus(struct i2c_adapter *adapter);
  266. #endif /* _DRM_DP_HELPER_H_ */