clockdomain2xxx_3xxx.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * OMAP2 and OMAP3 clockdomain control
  3. *
  4. * Copyright (C) 2008-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2008-2010 Nokia Corporation
  6. *
  7. * Derived from mach-omap2/clockdomain.c written by Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/types.h>
  15. #include <plat/prcm.h>
  16. #include "prm.h"
  17. #include "prm2xxx_3xxx.h"
  18. #include "cm.h"
  19. #include "cm2xxx_3xxx.h"
  20. #include "cm-regbits-24xx.h"
  21. #include "cm-regbits-34xx.h"
  22. #include "prm-regbits-24xx.h"
  23. #include "clockdomain.h"
  24. static int omap2_clkdm_add_wkdep(struct clockdomain *clkdm1,
  25. struct clockdomain *clkdm2)
  26. {
  27. omap2_prm_set_mod_reg_bits((1 << clkdm2->dep_bit),
  28. clkdm1->pwrdm.ptr->prcm_offs, PM_WKDEP);
  29. return 0;
  30. }
  31. static int omap2_clkdm_del_wkdep(struct clockdomain *clkdm1,
  32. struct clockdomain *clkdm2)
  33. {
  34. omap2_prm_clear_mod_reg_bits((1 << clkdm2->dep_bit),
  35. clkdm1->pwrdm.ptr->prcm_offs, PM_WKDEP);
  36. return 0;
  37. }
  38. static int omap2_clkdm_read_wkdep(struct clockdomain *clkdm1,
  39. struct clockdomain *clkdm2)
  40. {
  41. return omap2_prm_read_mod_bits_shift(clkdm1->pwrdm.ptr->prcm_offs,
  42. PM_WKDEP, (1 << clkdm2->dep_bit));
  43. }
  44. static int omap2_clkdm_clear_all_wkdeps(struct clockdomain *clkdm)
  45. {
  46. struct clkdm_dep *cd;
  47. u32 mask = 0;
  48. for (cd = clkdm->wkdep_srcs; cd && cd->clkdm_name; cd++) {
  49. if (!cd->clkdm)
  50. continue; /* only happens if data is erroneous */
  51. /* PRM accesses are slow, so minimize them */
  52. mask |= 1 << cd->clkdm->dep_bit;
  53. atomic_set(&cd->wkdep_usecount, 0);
  54. }
  55. omap2_prm_clear_mod_reg_bits(mask, clkdm->pwrdm.ptr->prcm_offs,
  56. PM_WKDEP);
  57. return 0;
  58. }
  59. static int omap3_clkdm_add_sleepdep(struct clockdomain *clkdm1,
  60. struct clockdomain *clkdm2)
  61. {
  62. omap2_cm_set_mod_reg_bits((1 << clkdm2->dep_bit),
  63. clkdm1->pwrdm.ptr->prcm_offs,
  64. OMAP3430_CM_SLEEPDEP);
  65. return 0;
  66. }
  67. static int omap3_clkdm_del_sleepdep(struct clockdomain *clkdm1,
  68. struct clockdomain *clkdm2)
  69. {
  70. omap2_cm_clear_mod_reg_bits((1 << clkdm2->dep_bit),
  71. clkdm1->pwrdm.ptr->prcm_offs,
  72. OMAP3430_CM_SLEEPDEP);
  73. return 0;
  74. }
  75. static int omap3_clkdm_read_sleepdep(struct clockdomain *clkdm1,
  76. struct clockdomain *clkdm2)
  77. {
  78. return omap2_prm_read_mod_bits_shift(clkdm1->pwrdm.ptr->prcm_offs,
  79. OMAP3430_CM_SLEEPDEP, (1 << clkdm2->dep_bit));
  80. }
  81. static int omap3_clkdm_clear_all_sleepdeps(struct clockdomain *clkdm)
  82. {
  83. struct clkdm_dep *cd;
  84. u32 mask = 0;
  85. for (cd = clkdm->sleepdep_srcs; cd && cd->clkdm_name; cd++) {
  86. if (!cd->clkdm)
  87. continue; /* only happens if data is erroneous */
  88. /* PRM accesses are slow, so minimize them */
  89. mask |= 1 << cd->clkdm->dep_bit;
  90. atomic_set(&cd->sleepdep_usecount, 0);
  91. }
  92. omap2_prm_clear_mod_reg_bits(mask, clkdm->pwrdm.ptr->prcm_offs,
  93. OMAP3430_CM_SLEEPDEP);
  94. return 0;
  95. }
  96. static int omap2_clkdm_sleep(struct clockdomain *clkdm)
  97. {
  98. omap2_cm_set_mod_reg_bits(OMAP24XX_FORCESTATE_MASK,
  99. clkdm->pwrdm.ptr->prcm_offs,
  100. OMAP2_PM_PWSTCTRL);
  101. return 0;
  102. }
  103. static int omap2_clkdm_wakeup(struct clockdomain *clkdm)
  104. {
  105. omap2_cm_clear_mod_reg_bits(OMAP24XX_FORCESTATE_MASK,
  106. clkdm->pwrdm.ptr->prcm_offs,
  107. OMAP2_PM_PWSTCTRL);
  108. return 0;
  109. }
  110. static void omap2_clkdm_allow_idle(struct clockdomain *clkdm)
  111. {
  112. if (atomic_read(&clkdm->usecount) > 0)
  113. _clkdm_add_autodeps(clkdm);
  114. omap2xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  115. clkdm->clktrctrl_mask);
  116. }
  117. static void omap2_clkdm_deny_idle(struct clockdomain *clkdm)
  118. {
  119. omap2xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  120. clkdm->clktrctrl_mask);
  121. if (atomic_read(&clkdm->usecount) > 0)
  122. _clkdm_del_autodeps(clkdm);
  123. }
  124. static void _enable_hwsup(struct clockdomain *clkdm)
  125. {
  126. if (cpu_is_omap24xx())
  127. omap2xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  128. clkdm->clktrctrl_mask);
  129. else if (cpu_is_omap34xx())
  130. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  131. clkdm->clktrctrl_mask);
  132. }
  133. static void _disable_hwsup(struct clockdomain *clkdm)
  134. {
  135. if (cpu_is_omap24xx())
  136. omap2xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  137. clkdm->clktrctrl_mask);
  138. else if (cpu_is_omap34xx())
  139. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  140. clkdm->clktrctrl_mask);
  141. }
  142. static int omap3_clkdm_sleep(struct clockdomain *clkdm)
  143. {
  144. omap3xxx_cm_clkdm_force_sleep(clkdm->pwrdm.ptr->prcm_offs,
  145. clkdm->clktrctrl_mask);
  146. return 0;
  147. }
  148. static int omap3_clkdm_wakeup(struct clockdomain *clkdm)
  149. {
  150. omap3xxx_cm_clkdm_force_wakeup(clkdm->pwrdm.ptr->prcm_offs,
  151. clkdm->clktrctrl_mask);
  152. return 0;
  153. }
  154. static int omap2_clkdm_clk_enable(struct clockdomain *clkdm)
  155. {
  156. bool hwsup = false;
  157. if (!clkdm->clktrctrl_mask)
  158. return 0;
  159. hwsup = omap2_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  160. clkdm->clktrctrl_mask);
  161. if (hwsup) {
  162. /* Disable HW transitions when we are changing deps */
  163. _disable_hwsup(clkdm);
  164. _clkdm_add_autodeps(clkdm);
  165. _enable_hwsup(clkdm);
  166. } else {
  167. if (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
  168. omap2_clkdm_wakeup(clkdm);
  169. }
  170. return 0;
  171. }
  172. static int omap2_clkdm_clk_disable(struct clockdomain *clkdm)
  173. {
  174. bool hwsup = false;
  175. if (!clkdm->clktrctrl_mask)
  176. return 0;
  177. hwsup = omap2_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  178. clkdm->clktrctrl_mask);
  179. if (hwsup) {
  180. /* Disable HW transitions when we are changing deps */
  181. _disable_hwsup(clkdm);
  182. _clkdm_del_autodeps(clkdm);
  183. _enable_hwsup(clkdm);
  184. } else {
  185. if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP)
  186. omap2_clkdm_sleep(clkdm);
  187. }
  188. return 0;
  189. }
  190. static void omap3_clkdm_allow_idle(struct clockdomain *clkdm)
  191. {
  192. if (atomic_read(&clkdm->usecount) > 0)
  193. _clkdm_add_autodeps(clkdm);
  194. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  195. clkdm->clktrctrl_mask);
  196. }
  197. static void omap3_clkdm_deny_idle(struct clockdomain *clkdm)
  198. {
  199. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  200. clkdm->clktrctrl_mask);
  201. if (atomic_read(&clkdm->usecount) > 0)
  202. _clkdm_del_autodeps(clkdm);
  203. }
  204. static int omap3xxx_clkdm_clk_enable(struct clockdomain *clkdm)
  205. {
  206. bool hwsup = false;
  207. if (!clkdm->clktrctrl_mask)
  208. return 0;
  209. /*
  210. * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
  211. * more details on the unpleasant problem this is working
  212. * around
  213. */
  214. if ((clkdm->flags & CLKDM_MISSING_IDLE_REPORTING) &&
  215. (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)) {
  216. omap3_clkdm_wakeup(clkdm);
  217. return 0;
  218. }
  219. hwsup = omap2_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  220. clkdm->clktrctrl_mask);
  221. if (hwsup) {
  222. /* Disable HW transitions when we are changing deps */
  223. _disable_hwsup(clkdm);
  224. _clkdm_add_autodeps(clkdm);
  225. _enable_hwsup(clkdm);
  226. } else {
  227. if (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
  228. omap3_clkdm_wakeup(clkdm);
  229. }
  230. return 0;
  231. }
  232. static int omap3xxx_clkdm_clk_disable(struct clockdomain *clkdm)
  233. {
  234. bool hwsup = false;
  235. if (!clkdm->clktrctrl_mask)
  236. return 0;
  237. /*
  238. * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
  239. * more details on the unpleasant problem this is working
  240. * around
  241. */
  242. if (clkdm->flags & CLKDM_MISSING_IDLE_REPORTING &&
  243. !(clkdm->flags & CLKDM_CAN_FORCE_SLEEP)) {
  244. _enable_hwsup(clkdm);
  245. return 0;
  246. }
  247. hwsup = omap2_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  248. clkdm->clktrctrl_mask);
  249. if (hwsup) {
  250. /* Disable HW transitions when we are changing deps */
  251. _disable_hwsup(clkdm);
  252. _clkdm_del_autodeps(clkdm);
  253. _enable_hwsup(clkdm);
  254. } else {
  255. if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP)
  256. omap3_clkdm_sleep(clkdm);
  257. }
  258. return 0;
  259. }
  260. struct clkdm_ops omap2_clkdm_operations = {
  261. .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
  262. .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
  263. .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
  264. .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
  265. .clkdm_sleep = omap2_clkdm_sleep,
  266. .clkdm_wakeup = omap2_clkdm_wakeup,
  267. .clkdm_allow_idle = omap2_clkdm_allow_idle,
  268. .clkdm_deny_idle = omap2_clkdm_deny_idle,
  269. .clkdm_clk_enable = omap2_clkdm_clk_enable,
  270. .clkdm_clk_disable = omap2_clkdm_clk_disable,
  271. };
  272. struct clkdm_ops omap3_clkdm_operations = {
  273. .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
  274. .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
  275. .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
  276. .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
  277. .clkdm_add_sleepdep = omap3_clkdm_add_sleepdep,
  278. .clkdm_del_sleepdep = omap3_clkdm_del_sleepdep,
  279. .clkdm_read_sleepdep = omap3_clkdm_read_sleepdep,
  280. .clkdm_clear_all_sleepdeps = omap3_clkdm_clear_all_sleepdeps,
  281. .clkdm_sleep = omap3_clkdm_sleep,
  282. .clkdm_wakeup = omap3_clkdm_wakeup,
  283. .clkdm_allow_idle = omap3_clkdm_allow_idle,
  284. .clkdm_deny_idle = omap3_clkdm_deny_idle,
  285. .clkdm_clk_enable = omap3xxx_clkdm_clk_enable,
  286. .clkdm_clk_disable = omap3xxx_clkdm_clk_disable,
  287. };