emulate.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  140. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  141. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  142. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  143. #define X2(x...) x, x
  144. #define X3(x...) X2(x), x
  145. #define X4(x...) X2(x), X2(x)
  146. #define X5(x...) X4(x), x
  147. #define X6(x...) X4(x), X2(x)
  148. #define X7(x...) X4(x), X3(x)
  149. #define X8(x...) X4(x), X4(x)
  150. #define X16(x...) X8(x), X8(x)
  151. struct opcode {
  152. u64 flags : 56;
  153. u64 intercept : 8;
  154. union {
  155. int (*execute)(struct x86_emulate_ctxt *ctxt);
  156. struct opcode *group;
  157. struct group_dual *gdual;
  158. struct gprefix *gprefix;
  159. } u;
  160. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  161. };
  162. struct group_dual {
  163. struct opcode mod012[8];
  164. struct opcode mod3[8];
  165. };
  166. struct gprefix {
  167. struct opcode pfx_no;
  168. struct opcode pfx_66;
  169. struct opcode pfx_f2;
  170. struct opcode pfx_f3;
  171. };
  172. /* EFLAGS bit definitions. */
  173. #define EFLG_ID (1<<21)
  174. #define EFLG_VIP (1<<20)
  175. #define EFLG_VIF (1<<19)
  176. #define EFLG_AC (1<<18)
  177. #define EFLG_VM (1<<17)
  178. #define EFLG_RF (1<<16)
  179. #define EFLG_IOPL (3<<12)
  180. #define EFLG_NT (1<<14)
  181. #define EFLG_OF (1<<11)
  182. #define EFLG_DF (1<<10)
  183. #define EFLG_IF (1<<9)
  184. #define EFLG_TF (1<<8)
  185. #define EFLG_SF (1<<7)
  186. #define EFLG_ZF (1<<6)
  187. #define EFLG_AF (1<<4)
  188. #define EFLG_PF (1<<2)
  189. #define EFLG_CF (1<<0)
  190. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  191. #define EFLG_RESERVED_ONE_MASK 2
  192. /*
  193. * Instruction emulation:
  194. * Most instructions are emulated directly via a fragment of inline assembly
  195. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  196. * any modified flags.
  197. */
  198. #if defined(CONFIG_X86_64)
  199. #define _LO32 "k" /* force 32-bit operand */
  200. #define _STK "%%rsp" /* stack pointer */
  201. #elif defined(__i386__)
  202. #define _LO32 "" /* force 32-bit operand */
  203. #define _STK "%%esp" /* stack pointer */
  204. #endif
  205. /*
  206. * These EFLAGS bits are restored from saved value during emulation, and
  207. * any changes are written back to the saved value after emulation.
  208. */
  209. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  210. /* Before executing instruction: restore necessary bits in EFLAGS. */
  211. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  212. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  213. "movl %"_sav",%"_LO32 _tmp"; " \
  214. "push %"_tmp"; " \
  215. "push %"_tmp"; " \
  216. "movl %"_msk",%"_LO32 _tmp"; " \
  217. "andl %"_LO32 _tmp",("_STK"); " \
  218. "pushf; " \
  219. "notl %"_LO32 _tmp"; " \
  220. "andl %"_LO32 _tmp",("_STK"); " \
  221. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  222. "pop %"_tmp"; " \
  223. "orl %"_LO32 _tmp",("_STK"); " \
  224. "popf; " \
  225. "pop %"_sav"; "
  226. /* After executing instruction: write-back necessary bits in EFLAGS. */
  227. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  228. /* _sav |= EFLAGS & _msk; */ \
  229. "pushf; " \
  230. "pop %"_tmp"; " \
  231. "andl %"_msk",%"_LO32 _tmp"; " \
  232. "orl %"_LO32 _tmp",%"_sav"; "
  233. #ifdef CONFIG_X86_64
  234. #define ON64(x) x
  235. #else
  236. #define ON64(x)
  237. #endif
  238. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  239. do { \
  240. __asm__ __volatile__ ( \
  241. _PRE_EFLAGS("0", "4", "2") \
  242. _op _suffix " %"_x"3,%1; " \
  243. _POST_EFLAGS("0", "4", "2") \
  244. : "=m" ((ctxt)->eflags), \
  245. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  246. "=&r" (_tmp) \
  247. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  248. } while (0)
  249. /* Raw emulation: instruction has two explicit operands. */
  250. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  251. do { \
  252. unsigned long _tmp; \
  253. \
  254. switch ((ctxt)->dst.bytes) { \
  255. case 2: \
  256. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  257. break; \
  258. case 4: \
  259. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  260. break; \
  261. case 8: \
  262. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  263. break; \
  264. } \
  265. } while (0)
  266. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  267. do { \
  268. unsigned long _tmp; \
  269. switch ((ctxt)->dst.bytes) { \
  270. case 1: \
  271. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  272. break; \
  273. default: \
  274. __emulate_2op_nobyte(ctxt, _op, \
  275. _wx, _wy, _lx, _ly, _qx, _qy); \
  276. break; \
  277. } \
  278. } while (0)
  279. /* Source operand is byte-sized and may be restricted to just %cl. */
  280. #define emulate_2op_SrcB(ctxt, _op) \
  281. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  282. /* Source operand is byte, word, long or quad sized. */
  283. #define emulate_2op_SrcV(ctxt, _op) \
  284. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  285. /* Source operand is word, long or quad sized. */
  286. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  287. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  288. /* Instruction has three operands and one operand is stored in ECX register */
  289. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  290. do { \
  291. unsigned long _tmp; \
  292. _type _clv = (ctxt)->src2.val; \
  293. _type _srcv = (ctxt)->src.val; \
  294. _type _dstv = (ctxt)->dst.val; \
  295. \
  296. __asm__ __volatile__ ( \
  297. _PRE_EFLAGS("0", "5", "2") \
  298. _op _suffix " %4,%1 \n" \
  299. _POST_EFLAGS("0", "5", "2") \
  300. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  301. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  302. ); \
  303. \
  304. (ctxt)->src2.val = (unsigned long) _clv; \
  305. (ctxt)->src2.val = (unsigned long) _srcv; \
  306. (ctxt)->dst.val = (unsigned long) _dstv; \
  307. } while (0)
  308. #define emulate_2op_cl(ctxt, _op) \
  309. do { \
  310. switch ((ctxt)->dst.bytes) { \
  311. case 2: \
  312. __emulate_2op_cl(ctxt, _op, "w", u16); \
  313. break; \
  314. case 4: \
  315. __emulate_2op_cl(ctxt, _op, "l", u32); \
  316. break; \
  317. case 8: \
  318. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  319. break; \
  320. } \
  321. } while (0)
  322. #define __emulate_1op(ctxt, _op, _suffix) \
  323. do { \
  324. unsigned long _tmp; \
  325. \
  326. __asm__ __volatile__ ( \
  327. _PRE_EFLAGS("0", "3", "2") \
  328. _op _suffix " %1; " \
  329. _POST_EFLAGS("0", "3", "2") \
  330. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  331. "=&r" (_tmp) \
  332. : "i" (EFLAGS_MASK)); \
  333. } while (0)
  334. /* Instruction has only one explicit operand (no source operand). */
  335. #define emulate_1op(ctxt, _op) \
  336. do { \
  337. switch ((ctxt)->dst.bytes) { \
  338. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  339. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  340. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  341. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  342. } \
  343. } while (0)
  344. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  345. do { \
  346. unsigned long _tmp; \
  347. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  348. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  349. \
  350. __asm__ __volatile__ ( \
  351. _PRE_EFLAGS("0", "5", "1") \
  352. "1: \n\t" \
  353. _op _suffix " %6; " \
  354. "2: \n\t" \
  355. _POST_EFLAGS("0", "5", "1") \
  356. ".pushsection .fixup,\"ax\" \n\t" \
  357. "3: movb $1, %4 \n\t" \
  358. "jmp 2b \n\t" \
  359. ".popsection \n\t" \
  360. _ASM_EXTABLE(1b, 3b) \
  361. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  362. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  363. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  364. "a" (*rax), "d" (*rdx)); \
  365. } while (0)
  366. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  367. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  368. do { \
  369. switch((ctxt)->src.bytes) { \
  370. case 1: \
  371. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  372. break; \
  373. case 2: \
  374. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  375. break; \
  376. case 4: \
  377. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  378. break; \
  379. case 8: ON64( \
  380. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  381. break; \
  382. } \
  383. } while (0)
  384. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  385. enum x86_intercept intercept,
  386. enum x86_intercept_stage stage)
  387. {
  388. struct x86_instruction_info info = {
  389. .intercept = intercept,
  390. .rep_prefix = ctxt->rep_prefix,
  391. .modrm_mod = ctxt->modrm_mod,
  392. .modrm_reg = ctxt->modrm_reg,
  393. .modrm_rm = ctxt->modrm_rm,
  394. .src_val = ctxt->src.val64,
  395. .src_bytes = ctxt->src.bytes,
  396. .dst_bytes = ctxt->dst.bytes,
  397. .ad_bytes = ctxt->ad_bytes,
  398. .next_rip = ctxt->eip,
  399. };
  400. return ctxt->ops->intercept(ctxt, &info, stage);
  401. }
  402. static void assign_masked(ulong *dest, ulong src, ulong mask)
  403. {
  404. *dest = (*dest & ~mask) | (src & mask);
  405. }
  406. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  407. {
  408. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  409. }
  410. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  411. {
  412. u16 sel;
  413. struct desc_struct ss;
  414. if (ctxt->mode == X86EMUL_MODE_PROT64)
  415. return ~0UL;
  416. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  417. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  418. }
  419. static int stack_size(struct x86_emulate_ctxt *ctxt)
  420. {
  421. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  422. }
  423. /* Access/update address held in a register, based on addressing mode. */
  424. static inline unsigned long
  425. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  426. {
  427. if (ctxt->ad_bytes == sizeof(unsigned long))
  428. return reg;
  429. else
  430. return reg & ad_mask(ctxt);
  431. }
  432. static inline unsigned long
  433. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  434. {
  435. return address_mask(ctxt, reg);
  436. }
  437. static void masked_increment(ulong *reg, ulong mask, int inc)
  438. {
  439. assign_masked(reg, *reg + inc, mask);
  440. }
  441. static inline void
  442. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  443. {
  444. ulong mask;
  445. if (ctxt->ad_bytes == sizeof(unsigned long))
  446. mask = ~0UL;
  447. else
  448. mask = ad_mask(ctxt);
  449. masked_increment(reg, mask, inc);
  450. }
  451. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  452. {
  453. masked_increment(&ctxt->regs[VCPU_REGS_RSP], stack_mask(ctxt), inc);
  454. }
  455. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  456. {
  457. register_address_increment(ctxt, &ctxt->_eip, rel);
  458. }
  459. static u32 desc_limit_scaled(struct desc_struct *desc)
  460. {
  461. u32 limit = get_desc_limit(desc);
  462. return desc->g ? (limit << 12) | 0xfff : limit;
  463. }
  464. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  465. {
  466. ctxt->has_seg_override = true;
  467. ctxt->seg_override = seg;
  468. }
  469. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  470. {
  471. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  472. return 0;
  473. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  474. }
  475. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  476. {
  477. if (!ctxt->has_seg_override)
  478. return 0;
  479. return ctxt->seg_override;
  480. }
  481. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  482. u32 error, bool valid)
  483. {
  484. ctxt->exception.vector = vec;
  485. ctxt->exception.error_code = error;
  486. ctxt->exception.error_code_valid = valid;
  487. return X86EMUL_PROPAGATE_FAULT;
  488. }
  489. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  490. {
  491. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  492. }
  493. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  494. {
  495. return emulate_exception(ctxt, GP_VECTOR, err, true);
  496. }
  497. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  498. {
  499. return emulate_exception(ctxt, SS_VECTOR, err, true);
  500. }
  501. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  502. {
  503. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  504. }
  505. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  506. {
  507. return emulate_exception(ctxt, TS_VECTOR, err, true);
  508. }
  509. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  510. {
  511. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  512. }
  513. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  514. {
  515. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  516. }
  517. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  518. {
  519. u16 selector;
  520. struct desc_struct desc;
  521. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  522. return selector;
  523. }
  524. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  525. unsigned seg)
  526. {
  527. u16 dummy;
  528. u32 base3;
  529. struct desc_struct desc;
  530. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  531. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  532. }
  533. /*
  534. * x86 defines three classes of vector instructions: explicitly
  535. * aligned, explicitly unaligned, and the rest, which change behaviour
  536. * depending on whether they're AVX encoded or not.
  537. *
  538. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  539. * subject to the same check.
  540. */
  541. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  542. {
  543. if (likely(size < 16))
  544. return false;
  545. if (ctxt->d & Aligned)
  546. return true;
  547. else if (ctxt->d & Unaligned)
  548. return false;
  549. else if (ctxt->d & Avx)
  550. return false;
  551. else
  552. return true;
  553. }
  554. static int __linearize(struct x86_emulate_ctxt *ctxt,
  555. struct segmented_address addr,
  556. unsigned size, bool write, bool fetch,
  557. ulong *linear)
  558. {
  559. struct desc_struct desc;
  560. bool usable;
  561. ulong la;
  562. u32 lim;
  563. u16 sel;
  564. unsigned cpl, rpl;
  565. la = seg_base(ctxt, addr.seg) + addr.ea;
  566. switch (ctxt->mode) {
  567. case X86EMUL_MODE_REAL:
  568. break;
  569. case X86EMUL_MODE_PROT64:
  570. if (((signed long)la << 16) >> 16 != la)
  571. return emulate_gp(ctxt, 0);
  572. break;
  573. default:
  574. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  575. addr.seg);
  576. if (!usable)
  577. goto bad;
  578. /* code segment or read-only data segment */
  579. if (((desc.type & 8) || !(desc.type & 2)) && write)
  580. goto bad;
  581. /* unreadable code segment */
  582. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  583. goto bad;
  584. lim = desc_limit_scaled(&desc);
  585. if ((desc.type & 8) || !(desc.type & 4)) {
  586. /* expand-up segment */
  587. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  588. goto bad;
  589. } else {
  590. /* exapand-down segment */
  591. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  592. goto bad;
  593. lim = desc.d ? 0xffffffff : 0xffff;
  594. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  595. goto bad;
  596. }
  597. cpl = ctxt->ops->cpl(ctxt);
  598. rpl = sel & 3;
  599. cpl = max(cpl, rpl);
  600. if (!(desc.type & 8)) {
  601. /* data segment */
  602. if (cpl > desc.dpl)
  603. goto bad;
  604. } else if ((desc.type & 8) && !(desc.type & 4)) {
  605. /* nonconforming code segment */
  606. if (cpl != desc.dpl)
  607. goto bad;
  608. } else if ((desc.type & 8) && (desc.type & 4)) {
  609. /* conforming code segment */
  610. if (cpl < desc.dpl)
  611. goto bad;
  612. }
  613. break;
  614. }
  615. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  616. la &= (u32)-1;
  617. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  618. return emulate_gp(ctxt, 0);
  619. *linear = la;
  620. return X86EMUL_CONTINUE;
  621. bad:
  622. if (addr.seg == VCPU_SREG_SS)
  623. return emulate_ss(ctxt, addr.seg);
  624. else
  625. return emulate_gp(ctxt, addr.seg);
  626. }
  627. static int linearize(struct x86_emulate_ctxt *ctxt,
  628. struct segmented_address addr,
  629. unsigned size, bool write,
  630. ulong *linear)
  631. {
  632. return __linearize(ctxt, addr, size, write, false, linear);
  633. }
  634. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  635. struct segmented_address addr,
  636. void *data,
  637. unsigned size)
  638. {
  639. int rc;
  640. ulong linear;
  641. rc = linearize(ctxt, addr, size, false, &linear);
  642. if (rc != X86EMUL_CONTINUE)
  643. return rc;
  644. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  645. }
  646. /*
  647. * Fetch the next byte of the instruction being emulated which is pointed to
  648. * by ctxt->_eip, then increment ctxt->_eip.
  649. *
  650. * Also prefetch the remaining bytes of the instruction without crossing page
  651. * boundary if they are not in fetch_cache yet.
  652. */
  653. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  654. {
  655. struct fetch_cache *fc = &ctxt->fetch;
  656. int rc;
  657. int size, cur_size;
  658. if (ctxt->_eip == fc->end) {
  659. unsigned long linear;
  660. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  661. .ea = ctxt->_eip };
  662. cur_size = fc->end - fc->start;
  663. size = min(15UL - cur_size,
  664. PAGE_SIZE - offset_in_page(ctxt->_eip));
  665. rc = __linearize(ctxt, addr, size, false, true, &linear);
  666. if (unlikely(rc != X86EMUL_CONTINUE))
  667. return rc;
  668. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  669. size, &ctxt->exception);
  670. if (unlikely(rc != X86EMUL_CONTINUE))
  671. return rc;
  672. fc->end += size;
  673. }
  674. *dest = fc->data[ctxt->_eip - fc->start];
  675. ctxt->_eip++;
  676. return X86EMUL_CONTINUE;
  677. }
  678. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  679. void *dest, unsigned size)
  680. {
  681. int rc;
  682. /* x86 instructions are limited to 15 bytes. */
  683. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  684. return X86EMUL_UNHANDLEABLE;
  685. while (size--) {
  686. rc = do_insn_fetch_byte(ctxt, dest++);
  687. if (rc != X86EMUL_CONTINUE)
  688. return rc;
  689. }
  690. return X86EMUL_CONTINUE;
  691. }
  692. /* Fetch next part of the instruction being emulated. */
  693. #define insn_fetch(_type, _ctxt) \
  694. ({ unsigned long _x; \
  695. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  696. if (rc != X86EMUL_CONTINUE) \
  697. goto done; \
  698. (_type)_x; \
  699. })
  700. #define insn_fetch_arr(_arr, _size, _ctxt) \
  701. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  702. if (rc != X86EMUL_CONTINUE) \
  703. goto done; \
  704. })
  705. /*
  706. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  707. * pointer into the block that addresses the relevant register.
  708. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  709. */
  710. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  711. int highbyte_regs)
  712. {
  713. void *p;
  714. p = &regs[modrm_reg];
  715. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  716. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  717. return p;
  718. }
  719. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  720. struct segmented_address addr,
  721. u16 *size, unsigned long *address, int op_bytes)
  722. {
  723. int rc;
  724. if (op_bytes == 2)
  725. op_bytes = 3;
  726. *address = 0;
  727. rc = segmented_read_std(ctxt, addr, size, 2);
  728. if (rc != X86EMUL_CONTINUE)
  729. return rc;
  730. addr.ea += 2;
  731. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  732. return rc;
  733. }
  734. static int test_cc(unsigned int condition, unsigned int flags)
  735. {
  736. int rc = 0;
  737. switch ((condition & 15) >> 1) {
  738. case 0: /* o */
  739. rc |= (flags & EFLG_OF);
  740. break;
  741. case 1: /* b/c/nae */
  742. rc |= (flags & EFLG_CF);
  743. break;
  744. case 2: /* z/e */
  745. rc |= (flags & EFLG_ZF);
  746. break;
  747. case 3: /* be/na */
  748. rc |= (flags & (EFLG_CF|EFLG_ZF));
  749. break;
  750. case 4: /* s */
  751. rc |= (flags & EFLG_SF);
  752. break;
  753. case 5: /* p/pe */
  754. rc |= (flags & EFLG_PF);
  755. break;
  756. case 7: /* le/ng */
  757. rc |= (flags & EFLG_ZF);
  758. /* fall through */
  759. case 6: /* l/nge */
  760. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  761. break;
  762. }
  763. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  764. return (!!rc ^ (condition & 1));
  765. }
  766. static void fetch_register_operand(struct operand *op)
  767. {
  768. switch (op->bytes) {
  769. case 1:
  770. op->val = *(u8 *)op->addr.reg;
  771. break;
  772. case 2:
  773. op->val = *(u16 *)op->addr.reg;
  774. break;
  775. case 4:
  776. op->val = *(u32 *)op->addr.reg;
  777. break;
  778. case 8:
  779. op->val = *(u64 *)op->addr.reg;
  780. break;
  781. }
  782. }
  783. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  784. {
  785. ctxt->ops->get_fpu(ctxt);
  786. switch (reg) {
  787. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  788. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  789. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  790. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  791. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  792. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  793. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  794. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  795. #ifdef CONFIG_X86_64
  796. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  797. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  798. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  799. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  800. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  801. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  802. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  803. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  804. #endif
  805. default: BUG();
  806. }
  807. ctxt->ops->put_fpu(ctxt);
  808. }
  809. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  810. int reg)
  811. {
  812. ctxt->ops->get_fpu(ctxt);
  813. switch (reg) {
  814. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  815. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  816. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  817. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  818. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  819. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  820. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  821. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  822. #ifdef CONFIG_X86_64
  823. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  824. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  825. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  826. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  827. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  828. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  829. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  830. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  831. #endif
  832. default: BUG();
  833. }
  834. ctxt->ops->put_fpu(ctxt);
  835. }
  836. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  837. {
  838. ctxt->ops->get_fpu(ctxt);
  839. switch (reg) {
  840. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  841. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  842. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  843. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  844. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  845. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  846. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  847. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  848. default: BUG();
  849. }
  850. ctxt->ops->put_fpu(ctxt);
  851. }
  852. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  853. {
  854. ctxt->ops->get_fpu(ctxt);
  855. switch (reg) {
  856. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  857. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  858. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  859. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  860. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  861. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  862. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  863. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  864. default: BUG();
  865. }
  866. ctxt->ops->put_fpu(ctxt);
  867. }
  868. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  869. struct operand *op)
  870. {
  871. unsigned reg = ctxt->modrm_reg;
  872. int highbyte_regs = ctxt->rex_prefix == 0;
  873. if (!(ctxt->d & ModRM))
  874. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  875. if (ctxt->d & Sse) {
  876. op->type = OP_XMM;
  877. op->bytes = 16;
  878. op->addr.xmm = reg;
  879. read_sse_reg(ctxt, &op->vec_val, reg);
  880. return;
  881. }
  882. if (ctxt->d & Mmx) {
  883. reg &= 7;
  884. op->type = OP_MM;
  885. op->bytes = 8;
  886. op->addr.mm = reg;
  887. return;
  888. }
  889. op->type = OP_REG;
  890. if (ctxt->d & ByteOp) {
  891. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  892. op->bytes = 1;
  893. } else {
  894. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  895. op->bytes = ctxt->op_bytes;
  896. }
  897. fetch_register_operand(op);
  898. op->orig_val = op->val;
  899. }
  900. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  901. {
  902. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  903. ctxt->modrm_seg = VCPU_SREG_SS;
  904. }
  905. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  906. struct operand *op)
  907. {
  908. u8 sib;
  909. int index_reg = 0, base_reg = 0, scale;
  910. int rc = X86EMUL_CONTINUE;
  911. ulong modrm_ea = 0;
  912. if (ctxt->rex_prefix) {
  913. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  914. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  915. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  916. }
  917. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  918. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  919. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  920. ctxt->modrm_seg = VCPU_SREG_DS;
  921. if (ctxt->modrm_mod == 3) {
  922. op->type = OP_REG;
  923. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  924. op->addr.reg = decode_register(ctxt->modrm_rm,
  925. ctxt->regs, ctxt->d & ByteOp);
  926. if (ctxt->d & Sse) {
  927. op->type = OP_XMM;
  928. op->bytes = 16;
  929. op->addr.xmm = ctxt->modrm_rm;
  930. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  931. return rc;
  932. }
  933. if (ctxt->d & Mmx) {
  934. op->type = OP_MM;
  935. op->bytes = 8;
  936. op->addr.xmm = ctxt->modrm_rm & 7;
  937. return rc;
  938. }
  939. fetch_register_operand(op);
  940. return rc;
  941. }
  942. op->type = OP_MEM;
  943. if (ctxt->ad_bytes == 2) {
  944. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  945. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  946. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  947. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  948. /* 16-bit ModR/M decode. */
  949. switch (ctxt->modrm_mod) {
  950. case 0:
  951. if (ctxt->modrm_rm == 6)
  952. modrm_ea += insn_fetch(u16, ctxt);
  953. break;
  954. case 1:
  955. modrm_ea += insn_fetch(s8, ctxt);
  956. break;
  957. case 2:
  958. modrm_ea += insn_fetch(u16, ctxt);
  959. break;
  960. }
  961. switch (ctxt->modrm_rm) {
  962. case 0:
  963. modrm_ea += bx + si;
  964. break;
  965. case 1:
  966. modrm_ea += bx + di;
  967. break;
  968. case 2:
  969. modrm_ea += bp + si;
  970. break;
  971. case 3:
  972. modrm_ea += bp + di;
  973. break;
  974. case 4:
  975. modrm_ea += si;
  976. break;
  977. case 5:
  978. modrm_ea += di;
  979. break;
  980. case 6:
  981. if (ctxt->modrm_mod != 0)
  982. modrm_ea += bp;
  983. break;
  984. case 7:
  985. modrm_ea += bx;
  986. break;
  987. }
  988. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  989. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  990. ctxt->modrm_seg = VCPU_SREG_SS;
  991. modrm_ea = (u16)modrm_ea;
  992. } else {
  993. /* 32/64-bit ModR/M decode. */
  994. if ((ctxt->modrm_rm & 7) == 4) {
  995. sib = insn_fetch(u8, ctxt);
  996. index_reg |= (sib >> 3) & 7;
  997. base_reg |= sib & 7;
  998. scale = sib >> 6;
  999. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1000. modrm_ea += insn_fetch(s32, ctxt);
  1001. else {
  1002. modrm_ea += ctxt->regs[base_reg];
  1003. adjust_modrm_seg(ctxt, base_reg);
  1004. }
  1005. if (index_reg != 4)
  1006. modrm_ea += ctxt->regs[index_reg] << scale;
  1007. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1008. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1009. ctxt->rip_relative = 1;
  1010. } else {
  1011. base_reg = ctxt->modrm_rm;
  1012. modrm_ea += ctxt->regs[base_reg];
  1013. adjust_modrm_seg(ctxt, base_reg);
  1014. }
  1015. switch (ctxt->modrm_mod) {
  1016. case 0:
  1017. if (ctxt->modrm_rm == 5)
  1018. modrm_ea += insn_fetch(s32, ctxt);
  1019. break;
  1020. case 1:
  1021. modrm_ea += insn_fetch(s8, ctxt);
  1022. break;
  1023. case 2:
  1024. modrm_ea += insn_fetch(s32, ctxt);
  1025. break;
  1026. }
  1027. }
  1028. op->addr.mem.ea = modrm_ea;
  1029. done:
  1030. return rc;
  1031. }
  1032. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1033. struct operand *op)
  1034. {
  1035. int rc = X86EMUL_CONTINUE;
  1036. op->type = OP_MEM;
  1037. switch (ctxt->ad_bytes) {
  1038. case 2:
  1039. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1040. break;
  1041. case 4:
  1042. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1043. break;
  1044. case 8:
  1045. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1046. break;
  1047. }
  1048. done:
  1049. return rc;
  1050. }
  1051. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1052. {
  1053. long sv = 0, mask;
  1054. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1055. mask = ~(ctxt->dst.bytes * 8 - 1);
  1056. if (ctxt->src.bytes == 2)
  1057. sv = (s16)ctxt->src.val & (s16)mask;
  1058. else if (ctxt->src.bytes == 4)
  1059. sv = (s32)ctxt->src.val & (s32)mask;
  1060. ctxt->dst.addr.mem.ea += (sv >> 3);
  1061. }
  1062. /* only subword offset */
  1063. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1064. }
  1065. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1066. unsigned long addr, void *dest, unsigned size)
  1067. {
  1068. int rc;
  1069. struct read_cache *mc = &ctxt->mem_read;
  1070. while (size) {
  1071. int n = min(size, 8u);
  1072. size -= n;
  1073. if (mc->pos < mc->end)
  1074. goto read_cached;
  1075. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  1076. &ctxt->exception);
  1077. if (rc != X86EMUL_CONTINUE)
  1078. return rc;
  1079. mc->end += n;
  1080. read_cached:
  1081. memcpy(dest, mc->data + mc->pos, n);
  1082. mc->pos += n;
  1083. dest += n;
  1084. addr += n;
  1085. }
  1086. return X86EMUL_CONTINUE;
  1087. }
  1088. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1089. struct segmented_address addr,
  1090. void *data,
  1091. unsigned size)
  1092. {
  1093. int rc;
  1094. ulong linear;
  1095. rc = linearize(ctxt, addr, size, false, &linear);
  1096. if (rc != X86EMUL_CONTINUE)
  1097. return rc;
  1098. return read_emulated(ctxt, linear, data, size);
  1099. }
  1100. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1101. struct segmented_address addr,
  1102. const void *data,
  1103. unsigned size)
  1104. {
  1105. int rc;
  1106. ulong linear;
  1107. rc = linearize(ctxt, addr, size, true, &linear);
  1108. if (rc != X86EMUL_CONTINUE)
  1109. return rc;
  1110. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1111. &ctxt->exception);
  1112. }
  1113. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1114. struct segmented_address addr,
  1115. const void *orig_data, const void *data,
  1116. unsigned size)
  1117. {
  1118. int rc;
  1119. ulong linear;
  1120. rc = linearize(ctxt, addr, size, true, &linear);
  1121. if (rc != X86EMUL_CONTINUE)
  1122. return rc;
  1123. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1124. size, &ctxt->exception);
  1125. }
  1126. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1127. unsigned int size, unsigned short port,
  1128. void *dest)
  1129. {
  1130. struct read_cache *rc = &ctxt->io_read;
  1131. if (rc->pos == rc->end) { /* refill pio read ahead */
  1132. unsigned int in_page, n;
  1133. unsigned int count = ctxt->rep_prefix ?
  1134. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1135. in_page = (ctxt->eflags & EFLG_DF) ?
  1136. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1137. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1138. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1139. count);
  1140. if (n == 0)
  1141. n = 1;
  1142. rc->pos = rc->end = 0;
  1143. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1144. return 0;
  1145. rc->end = n * size;
  1146. }
  1147. memcpy(dest, rc->data + rc->pos, size);
  1148. rc->pos += size;
  1149. return 1;
  1150. }
  1151. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1152. u16 index, struct desc_struct *desc)
  1153. {
  1154. struct desc_ptr dt;
  1155. ulong addr;
  1156. ctxt->ops->get_idt(ctxt, &dt);
  1157. if (dt.size < index * 8 + 7)
  1158. return emulate_gp(ctxt, index << 3 | 0x2);
  1159. addr = dt.address + index * 8;
  1160. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1161. &ctxt->exception);
  1162. }
  1163. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1164. u16 selector, struct desc_ptr *dt)
  1165. {
  1166. struct x86_emulate_ops *ops = ctxt->ops;
  1167. if (selector & 1 << 2) {
  1168. struct desc_struct desc;
  1169. u16 sel;
  1170. memset (dt, 0, sizeof *dt);
  1171. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1172. return;
  1173. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1174. dt->address = get_desc_base(&desc);
  1175. } else
  1176. ops->get_gdt(ctxt, dt);
  1177. }
  1178. /* allowed just for 8 bytes segments */
  1179. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1180. u16 selector, struct desc_struct *desc,
  1181. ulong *desc_addr_p)
  1182. {
  1183. struct desc_ptr dt;
  1184. u16 index = selector >> 3;
  1185. ulong addr;
  1186. get_descriptor_table_ptr(ctxt, selector, &dt);
  1187. if (dt.size < index * 8 + 7)
  1188. return emulate_gp(ctxt, selector & 0xfffc);
  1189. *desc_addr_p = addr = dt.address + index * 8;
  1190. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1191. &ctxt->exception);
  1192. }
  1193. /* allowed just for 8 bytes segments */
  1194. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1195. u16 selector, struct desc_struct *desc)
  1196. {
  1197. struct desc_ptr dt;
  1198. u16 index = selector >> 3;
  1199. ulong addr;
  1200. get_descriptor_table_ptr(ctxt, selector, &dt);
  1201. if (dt.size < index * 8 + 7)
  1202. return emulate_gp(ctxt, selector & 0xfffc);
  1203. addr = dt.address + index * 8;
  1204. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1205. &ctxt->exception);
  1206. }
  1207. /* Does not support long mode */
  1208. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1209. u16 selector, int seg)
  1210. {
  1211. struct desc_struct seg_desc, old_desc;
  1212. u8 dpl, rpl, cpl;
  1213. unsigned err_vec = GP_VECTOR;
  1214. u32 err_code = 0;
  1215. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1216. ulong desc_addr;
  1217. int ret;
  1218. memset(&seg_desc, 0, sizeof seg_desc);
  1219. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1220. || ctxt->mode == X86EMUL_MODE_REAL) {
  1221. /* set real mode segment descriptor */
  1222. set_desc_base(&seg_desc, selector << 4);
  1223. set_desc_limit(&seg_desc, 0xffff);
  1224. seg_desc.type = 3;
  1225. seg_desc.p = 1;
  1226. seg_desc.s = 1;
  1227. if (ctxt->mode == X86EMUL_MODE_VM86)
  1228. seg_desc.dpl = 3;
  1229. goto load;
  1230. }
  1231. rpl = selector & 3;
  1232. cpl = ctxt->ops->cpl(ctxt);
  1233. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1234. if ((seg == VCPU_SREG_CS
  1235. || (seg == VCPU_SREG_SS
  1236. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1237. || seg == VCPU_SREG_TR)
  1238. && null_selector)
  1239. goto exception;
  1240. /* TR should be in GDT only */
  1241. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1242. goto exception;
  1243. if (null_selector) /* for NULL selector skip all following checks */
  1244. goto load;
  1245. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1246. if (ret != X86EMUL_CONTINUE)
  1247. return ret;
  1248. err_code = selector & 0xfffc;
  1249. err_vec = GP_VECTOR;
  1250. /* can't load system descriptor into segment selecor */
  1251. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1252. goto exception;
  1253. if (!seg_desc.p) {
  1254. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1255. goto exception;
  1256. }
  1257. dpl = seg_desc.dpl;
  1258. switch (seg) {
  1259. case VCPU_SREG_SS:
  1260. /*
  1261. * segment is not a writable data segment or segment
  1262. * selector's RPL != CPL or segment selector's RPL != CPL
  1263. */
  1264. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1265. goto exception;
  1266. break;
  1267. case VCPU_SREG_CS:
  1268. if (!(seg_desc.type & 8))
  1269. goto exception;
  1270. if (seg_desc.type & 4) {
  1271. /* conforming */
  1272. if (dpl > cpl)
  1273. goto exception;
  1274. } else {
  1275. /* nonconforming */
  1276. if (rpl > cpl || dpl != cpl)
  1277. goto exception;
  1278. }
  1279. /* CS(RPL) <- CPL */
  1280. selector = (selector & 0xfffc) | cpl;
  1281. break;
  1282. case VCPU_SREG_TR:
  1283. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1284. goto exception;
  1285. old_desc = seg_desc;
  1286. seg_desc.type |= 2; /* busy */
  1287. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1288. sizeof(seg_desc), &ctxt->exception);
  1289. if (ret != X86EMUL_CONTINUE)
  1290. return ret;
  1291. break;
  1292. case VCPU_SREG_LDTR:
  1293. if (seg_desc.s || seg_desc.type != 2)
  1294. goto exception;
  1295. break;
  1296. default: /* DS, ES, FS, or GS */
  1297. /*
  1298. * segment is not a data or readable code segment or
  1299. * ((segment is a data or nonconforming code segment)
  1300. * and (both RPL and CPL > DPL))
  1301. */
  1302. if ((seg_desc.type & 0xa) == 0x8 ||
  1303. (((seg_desc.type & 0xc) != 0xc) &&
  1304. (rpl > dpl && cpl > dpl)))
  1305. goto exception;
  1306. break;
  1307. }
  1308. if (seg_desc.s) {
  1309. /* mark segment as accessed */
  1310. seg_desc.type |= 1;
  1311. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1312. if (ret != X86EMUL_CONTINUE)
  1313. return ret;
  1314. }
  1315. load:
  1316. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1317. return X86EMUL_CONTINUE;
  1318. exception:
  1319. emulate_exception(ctxt, err_vec, err_code, true);
  1320. return X86EMUL_PROPAGATE_FAULT;
  1321. }
  1322. static void write_register_operand(struct operand *op)
  1323. {
  1324. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1325. switch (op->bytes) {
  1326. case 1:
  1327. *(u8 *)op->addr.reg = (u8)op->val;
  1328. break;
  1329. case 2:
  1330. *(u16 *)op->addr.reg = (u16)op->val;
  1331. break;
  1332. case 4:
  1333. *op->addr.reg = (u32)op->val;
  1334. break; /* 64b: zero-extend */
  1335. case 8:
  1336. *op->addr.reg = op->val;
  1337. break;
  1338. }
  1339. }
  1340. static int writeback(struct x86_emulate_ctxt *ctxt)
  1341. {
  1342. int rc;
  1343. switch (ctxt->dst.type) {
  1344. case OP_REG:
  1345. write_register_operand(&ctxt->dst);
  1346. break;
  1347. case OP_MEM:
  1348. if (ctxt->lock_prefix)
  1349. rc = segmented_cmpxchg(ctxt,
  1350. ctxt->dst.addr.mem,
  1351. &ctxt->dst.orig_val,
  1352. &ctxt->dst.val,
  1353. ctxt->dst.bytes);
  1354. else
  1355. rc = segmented_write(ctxt,
  1356. ctxt->dst.addr.mem,
  1357. &ctxt->dst.val,
  1358. ctxt->dst.bytes);
  1359. if (rc != X86EMUL_CONTINUE)
  1360. return rc;
  1361. break;
  1362. case OP_XMM:
  1363. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1364. break;
  1365. case OP_MM:
  1366. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1367. break;
  1368. case OP_NONE:
  1369. /* no writeback */
  1370. break;
  1371. default:
  1372. break;
  1373. }
  1374. return X86EMUL_CONTINUE;
  1375. }
  1376. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1377. {
  1378. struct segmented_address addr;
  1379. rsp_increment(ctxt, -bytes);
  1380. addr.ea = ctxt->regs[VCPU_REGS_RSP] & stack_mask(ctxt);
  1381. addr.seg = VCPU_SREG_SS;
  1382. return segmented_write(ctxt, addr, data, bytes);
  1383. }
  1384. static int em_push(struct x86_emulate_ctxt *ctxt)
  1385. {
  1386. /* Disable writeback. */
  1387. ctxt->dst.type = OP_NONE;
  1388. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1389. }
  1390. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1391. void *dest, int len)
  1392. {
  1393. int rc;
  1394. struct segmented_address addr;
  1395. addr.ea = ctxt->regs[VCPU_REGS_RSP] & stack_mask(ctxt);
  1396. addr.seg = VCPU_SREG_SS;
  1397. rc = segmented_read(ctxt, addr, dest, len);
  1398. if (rc != X86EMUL_CONTINUE)
  1399. return rc;
  1400. rsp_increment(ctxt, len);
  1401. return rc;
  1402. }
  1403. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1404. {
  1405. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1406. }
  1407. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1408. void *dest, int len)
  1409. {
  1410. int rc;
  1411. unsigned long val, change_mask;
  1412. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1413. int cpl = ctxt->ops->cpl(ctxt);
  1414. rc = emulate_pop(ctxt, &val, len);
  1415. if (rc != X86EMUL_CONTINUE)
  1416. return rc;
  1417. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1418. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1419. switch(ctxt->mode) {
  1420. case X86EMUL_MODE_PROT64:
  1421. case X86EMUL_MODE_PROT32:
  1422. case X86EMUL_MODE_PROT16:
  1423. if (cpl == 0)
  1424. change_mask |= EFLG_IOPL;
  1425. if (cpl <= iopl)
  1426. change_mask |= EFLG_IF;
  1427. break;
  1428. case X86EMUL_MODE_VM86:
  1429. if (iopl < 3)
  1430. return emulate_gp(ctxt, 0);
  1431. change_mask |= EFLG_IF;
  1432. break;
  1433. default: /* real mode */
  1434. change_mask |= (EFLG_IOPL | EFLG_IF);
  1435. break;
  1436. }
  1437. *(unsigned long *)dest =
  1438. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1439. return rc;
  1440. }
  1441. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1442. {
  1443. ctxt->dst.type = OP_REG;
  1444. ctxt->dst.addr.reg = &ctxt->eflags;
  1445. ctxt->dst.bytes = ctxt->op_bytes;
  1446. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1447. }
  1448. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1449. {
  1450. int rc;
  1451. unsigned frame_size = ctxt->src.val;
  1452. unsigned nesting_level = ctxt->src2.val & 31;
  1453. if (nesting_level)
  1454. return X86EMUL_UNHANDLEABLE;
  1455. rc = push(ctxt, &ctxt->regs[VCPU_REGS_RBP], stack_size(ctxt));
  1456. if (rc != X86EMUL_CONTINUE)
  1457. return rc;
  1458. assign_masked(&ctxt->regs[VCPU_REGS_RBP], ctxt->regs[VCPU_REGS_RSP],
  1459. stack_mask(ctxt));
  1460. assign_masked(&ctxt->regs[VCPU_REGS_RSP],
  1461. ctxt->regs[VCPU_REGS_RSP] - frame_size,
  1462. stack_mask(ctxt));
  1463. return X86EMUL_CONTINUE;
  1464. }
  1465. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1466. {
  1467. assign_masked(&ctxt->regs[VCPU_REGS_RSP], ctxt->regs[VCPU_REGS_RBP],
  1468. stack_mask(ctxt));
  1469. return emulate_pop(ctxt, &ctxt->regs[VCPU_REGS_RBP], ctxt->op_bytes);
  1470. }
  1471. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1472. {
  1473. int seg = ctxt->src2.val;
  1474. ctxt->src.val = get_segment_selector(ctxt, seg);
  1475. return em_push(ctxt);
  1476. }
  1477. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1478. {
  1479. int seg = ctxt->src2.val;
  1480. unsigned long selector;
  1481. int rc;
  1482. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1483. if (rc != X86EMUL_CONTINUE)
  1484. return rc;
  1485. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1486. return rc;
  1487. }
  1488. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1489. {
  1490. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1491. int rc = X86EMUL_CONTINUE;
  1492. int reg = VCPU_REGS_RAX;
  1493. while (reg <= VCPU_REGS_RDI) {
  1494. (reg == VCPU_REGS_RSP) ?
  1495. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1496. rc = em_push(ctxt);
  1497. if (rc != X86EMUL_CONTINUE)
  1498. return rc;
  1499. ++reg;
  1500. }
  1501. return rc;
  1502. }
  1503. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1504. {
  1505. ctxt->src.val = (unsigned long)ctxt->eflags;
  1506. return em_push(ctxt);
  1507. }
  1508. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1509. {
  1510. int rc = X86EMUL_CONTINUE;
  1511. int reg = VCPU_REGS_RDI;
  1512. while (reg >= VCPU_REGS_RAX) {
  1513. if (reg == VCPU_REGS_RSP) {
  1514. rsp_increment(ctxt, ctxt->op_bytes);
  1515. --reg;
  1516. }
  1517. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1518. if (rc != X86EMUL_CONTINUE)
  1519. break;
  1520. --reg;
  1521. }
  1522. return rc;
  1523. }
  1524. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1525. {
  1526. struct x86_emulate_ops *ops = ctxt->ops;
  1527. int rc;
  1528. struct desc_ptr dt;
  1529. gva_t cs_addr;
  1530. gva_t eip_addr;
  1531. u16 cs, eip;
  1532. /* TODO: Add limit checks */
  1533. ctxt->src.val = ctxt->eflags;
  1534. rc = em_push(ctxt);
  1535. if (rc != X86EMUL_CONTINUE)
  1536. return rc;
  1537. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1538. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1539. rc = em_push(ctxt);
  1540. if (rc != X86EMUL_CONTINUE)
  1541. return rc;
  1542. ctxt->src.val = ctxt->_eip;
  1543. rc = em_push(ctxt);
  1544. if (rc != X86EMUL_CONTINUE)
  1545. return rc;
  1546. ops->get_idt(ctxt, &dt);
  1547. eip_addr = dt.address + (irq << 2);
  1548. cs_addr = dt.address + (irq << 2) + 2;
  1549. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1550. if (rc != X86EMUL_CONTINUE)
  1551. return rc;
  1552. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1553. if (rc != X86EMUL_CONTINUE)
  1554. return rc;
  1555. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1556. if (rc != X86EMUL_CONTINUE)
  1557. return rc;
  1558. ctxt->_eip = eip;
  1559. return rc;
  1560. }
  1561. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1562. {
  1563. switch(ctxt->mode) {
  1564. case X86EMUL_MODE_REAL:
  1565. return emulate_int_real(ctxt, irq);
  1566. case X86EMUL_MODE_VM86:
  1567. case X86EMUL_MODE_PROT16:
  1568. case X86EMUL_MODE_PROT32:
  1569. case X86EMUL_MODE_PROT64:
  1570. default:
  1571. /* Protected mode interrupts unimplemented yet */
  1572. return X86EMUL_UNHANDLEABLE;
  1573. }
  1574. }
  1575. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1576. {
  1577. int rc = X86EMUL_CONTINUE;
  1578. unsigned long temp_eip = 0;
  1579. unsigned long temp_eflags = 0;
  1580. unsigned long cs = 0;
  1581. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1582. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1583. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1584. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1585. /* TODO: Add stack limit check */
  1586. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1587. if (rc != X86EMUL_CONTINUE)
  1588. return rc;
  1589. if (temp_eip & ~0xffff)
  1590. return emulate_gp(ctxt, 0);
  1591. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1592. if (rc != X86EMUL_CONTINUE)
  1593. return rc;
  1594. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1595. if (rc != X86EMUL_CONTINUE)
  1596. return rc;
  1597. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1598. if (rc != X86EMUL_CONTINUE)
  1599. return rc;
  1600. ctxt->_eip = temp_eip;
  1601. if (ctxt->op_bytes == 4)
  1602. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1603. else if (ctxt->op_bytes == 2) {
  1604. ctxt->eflags &= ~0xffff;
  1605. ctxt->eflags |= temp_eflags;
  1606. }
  1607. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1608. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1609. return rc;
  1610. }
  1611. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1612. {
  1613. switch(ctxt->mode) {
  1614. case X86EMUL_MODE_REAL:
  1615. return emulate_iret_real(ctxt);
  1616. case X86EMUL_MODE_VM86:
  1617. case X86EMUL_MODE_PROT16:
  1618. case X86EMUL_MODE_PROT32:
  1619. case X86EMUL_MODE_PROT64:
  1620. default:
  1621. /* iret from protected mode unimplemented yet */
  1622. return X86EMUL_UNHANDLEABLE;
  1623. }
  1624. }
  1625. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1626. {
  1627. int rc;
  1628. unsigned short sel;
  1629. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1630. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1631. if (rc != X86EMUL_CONTINUE)
  1632. return rc;
  1633. ctxt->_eip = 0;
  1634. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1635. return X86EMUL_CONTINUE;
  1636. }
  1637. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1638. {
  1639. switch (ctxt->modrm_reg) {
  1640. case 0: /* rol */
  1641. emulate_2op_SrcB(ctxt, "rol");
  1642. break;
  1643. case 1: /* ror */
  1644. emulate_2op_SrcB(ctxt, "ror");
  1645. break;
  1646. case 2: /* rcl */
  1647. emulate_2op_SrcB(ctxt, "rcl");
  1648. break;
  1649. case 3: /* rcr */
  1650. emulate_2op_SrcB(ctxt, "rcr");
  1651. break;
  1652. case 4: /* sal/shl */
  1653. case 6: /* sal/shl */
  1654. emulate_2op_SrcB(ctxt, "sal");
  1655. break;
  1656. case 5: /* shr */
  1657. emulate_2op_SrcB(ctxt, "shr");
  1658. break;
  1659. case 7: /* sar */
  1660. emulate_2op_SrcB(ctxt, "sar");
  1661. break;
  1662. }
  1663. return X86EMUL_CONTINUE;
  1664. }
  1665. static int em_not(struct x86_emulate_ctxt *ctxt)
  1666. {
  1667. ctxt->dst.val = ~ctxt->dst.val;
  1668. return X86EMUL_CONTINUE;
  1669. }
  1670. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1671. {
  1672. emulate_1op(ctxt, "neg");
  1673. return X86EMUL_CONTINUE;
  1674. }
  1675. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1676. {
  1677. u8 ex = 0;
  1678. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1679. return X86EMUL_CONTINUE;
  1680. }
  1681. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1682. {
  1683. u8 ex = 0;
  1684. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1685. return X86EMUL_CONTINUE;
  1686. }
  1687. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1688. {
  1689. u8 de = 0;
  1690. emulate_1op_rax_rdx(ctxt, "div", de);
  1691. if (de)
  1692. return emulate_de(ctxt);
  1693. return X86EMUL_CONTINUE;
  1694. }
  1695. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1696. {
  1697. u8 de = 0;
  1698. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1699. if (de)
  1700. return emulate_de(ctxt);
  1701. return X86EMUL_CONTINUE;
  1702. }
  1703. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1704. {
  1705. int rc = X86EMUL_CONTINUE;
  1706. switch (ctxt->modrm_reg) {
  1707. case 0: /* inc */
  1708. emulate_1op(ctxt, "inc");
  1709. break;
  1710. case 1: /* dec */
  1711. emulate_1op(ctxt, "dec");
  1712. break;
  1713. case 2: /* call near abs */ {
  1714. long int old_eip;
  1715. old_eip = ctxt->_eip;
  1716. ctxt->_eip = ctxt->src.val;
  1717. ctxt->src.val = old_eip;
  1718. rc = em_push(ctxt);
  1719. break;
  1720. }
  1721. case 4: /* jmp abs */
  1722. ctxt->_eip = ctxt->src.val;
  1723. break;
  1724. case 5: /* jmp far */
  1725. rc = em_jmp_far(ctxt);
  1726. break;
  1727. case 6: /* push */
  1728. rc = em_push(ctxt);
  1729. break;
  1730. }
  1731. return rc;
  1732. }
  1733. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1734. {
  1735. u64 old = ctxt->dst.orig_val64;
  1736. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1737. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1738. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1739. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1740. ctxt->eflags &= ~EFLG_ZF;
  1741. } else {
  1742. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1743. (u32) ctxt->regs[VCPU_REGS_RBX];
  1744. ctxt->eflags |= EFLG_ZF;
  1745. }
  1746. return X86EMUL_CONTINUE;
  1747. }
  1748. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1749. {
  1750. ctxt->dst.type = OP_REG;
  1751. ctxt->dst.addr.reg = &ctxt->_eip;
  1752. ctxt->dst.bytes = ctxt->op_bytes;
  1753. return em_pop(ctxt);
  1754. }
  1755. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1756. {
  1757. int rc;
  1758. unsigned long cs;
  1759. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1760. if (rc != X86EMUL_CONTINUE)
  1761. return rc;
  1762. if (ctxt->op_bytes == 4)
  1763. ctxt->_eip = (u32)ctxt->_eip;
  1764. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1765. if (rc != X86EMUL_CONTINUE)
  1766. return rc;
  1767. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1768. return rc;
  1769. }
  1770. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1771. {
  1772. /* Save real source value, then compare EAX against destination. */
  1773. ctxt->src.orig_val = ctxt->src.val;
  1774. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1775. emulate_2op_SrcV(ctxt, "cmp");
  1776. if (ctxt->eflags & EFLG_ZF) {
  1777. /* Success: write back to memory. */
  1778. ctxt->dst.val = ctxt->src.orig_val;
  1779. } else {
  1780. /* Failure: write the value we saw to EAX. */
  1781. ctxt->dst.type = OP_REG;
  1782. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1783. }
  1784. return X86EMUL_CONTINUE;
  1785. }
  1786. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1787. {
  1788. int seg = ctxt->src2.val;
  1789. unsigned short sel;
  1790. int rc;
  1791. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1792. rc = load_segment_descriptor(ctxt, sel, seg);
  1793. if (rc != X86EMUL_CONTINUE)
  1794. return rc;
  1795. ctxt->dst.val = ctxt->src.val;
  1796. return rc;
  1797. }
  1798. static void
  1799. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1800. struct desc_struct *cs, struct desc_struct *ss)
  1801. {
  1802. u16 selector;
  1803. memset(cs, 0, sizeof(struct desc_struct));
  1804. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1805. memset(ss, 0, sizeof(struct desc_struct));
  1806. cs->l = 0; /* will be adjusted later */
  1807. set_desc_base(cs, 0); /* flat segment */
  1808. cs->g = 1; /* 4kb granularity */
  1809. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1810. cs->type = 0x0b; /* Read, Execute, Accessed */
  1811. cs->s = 1;
  1812. cs->dpl = 0; /* will be adjusted later */
  1813. cs->p = 1;
  1814. cs->d = 1;
  1815. set_desc_base(ss, 0); /* flat segment */
  1816. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1817. ss->g = 1; /* 4kb granularity */
  1818. ss->s = 1;
  1819. ss->type = 0x03; /* Read/Write, Accessed */
  1820. ss->d = 1; /* 32bit stack segment */
  1821. ss->dpl = 0;
  1822. ss->p = 1;
  1823. }
  1824. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1825. {
  1826. u32 eax, ebx, ecx, edx;
  1827. eax = ecx = 0;
  1828. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1829. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1830. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1831. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1832. }
  1833. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1834. {
  1835. struct x86_emulate_ops *ops = ctxt->ops;
  1836. u32 eax, ebx, ecx, edx;
  1837. /*
  1838. * syscall should always be enabled in longmode - so only become
  1839. * vendor specific (cpuid) if other modes are active...
  1840. */
  1841. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1842. return true;
  1843. eax = 0x00000000;
  1844. ecx = 0x00000000;
  1845. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1846. /*
  1847. * Intel ("GenuineIntel")
  1848. * remark: Intel CPUs only support "syscall" in 64bit
  1849. * longmode. Also an 64bit guest with a
  1850. * 32bit compat-app running will #UD !! While this
  1851. * behaviour can be fixed (by emulating) into AMD
  1852. * response - CPUs of AMD can't behave like Intel.
  1853. */
  1854. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1855. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1856. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1857. return false;
  1858. /* AMD ("AuthenticAMD") */
  1859. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1860. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1861. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1862. return true;
  1863. /* AMD ("AMDisbetter!") */
  1864. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1865. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1866. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1867. return true;
  1868. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1869. return false;
  1870. }
  1871. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1872. {
  1873. struct x86_emulate_ops *ops = ctxt->ops;
  1874. struct desc_struct cs, ss;
  1875. u64 msr_data;
  1876. u16 cs_sel, ss_sel;
  1877. u64 efer = 0;
  1878. /* syscall is not available in real mode */
  1879. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1880. ctxt->mode == X86EMUL_MODE_VM86)
  1881. return emulate_ud(ctxt);
  1882. if (!(em_syscall_is_enabled(ctxt)))
  1883. return emulate_ud(ctxt);
  1884. ops->get_msr(ctxt, MSR_EFER, &efer);
  1885. setup_syscalls_segments(ctxt, &cs, &ss);
  1886. if (!(efer & EFER_SCE))
  1887. return emulate_ud(ctxt);
  1888. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1889. msr_data >>= 32;
  1890. cs_sel = (u16)(msr_data & 0xfffc);
  1891. ss_sel = (u16)(msr_data + 8);
  1892. if (efer & EFER_LMA) {
  1893. cs.d = 0;
  1894. cs.l = 1;
  1895. }
  1896. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1897. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1898. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1899. if (efer & EFER_LMA) {
  1900. #ifdef CONFIG_X86_64
  1901. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1902. ops->get_msr(ctxt,
  1903. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1904. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1905. ctxt->_eip = msr_data;
  1906. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1907. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1908. #endif
  1909. } else {
  1910. /* legacy mode */
  1911. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1912. ctxt->_eip = (u32)msr_data;
  1913. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1914. }
  1915. return X86EMUL_CONTINUE;
  1916. }
  1917. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1918. {
  1919. struct x86_emulate_ops *ops = ctxt->ops;
  1920. struct desc_struct cs, ss;
  1921. u64 msr_data;
  1922. u16 cs_sel, ss_sel;
  1923. u64 efer = 0;
  1924. ops->get_msr(ctxt, MSR_EFER, &efer);
  1925. /* inject #GP if in real mode */
  1926. if (ctxt->mode == X86EMUL_MODE_REAL)
  1927. return emulate_gp(ctxt, 0);
  1928. /*
  1929. * Not recognized on AMD in compat mode (but is recognized in legacy
  1930. * mode).
  1931. */
  1932. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1933. && !vendor_intel(ctxt))
  1934. return emulate_ud(ctxt);
  1935. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1936. * Therefore, we inject an #UD.
  1937. */
  1938. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1939. return emulate_ud(ctxt);
  1940. setup_syscalls_segments(ctxt, &cs, &ss);
  1941. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1942. switch (ctxt->mode) {
  1943. case X86EMUL_MODE_PROT32:
  1944. if ((msr_data & 0xfffc) == 0x0)
  1945. return emulate_gp(ctxt, 0);
  1946. break;
  1947. case X86EMUL_MODE_PROT64:
  1948. if (msr_data == 0x0)
  1949. return emulate_gp(ctxt, 0);
  1950. break;
  1951. }
  1952. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1953. cs_sel = (u16)msr_data;
  1954. cs_sel &= ~SELECTOR_RPL_MASK;
  1955. ss_sel = cs_sel + 8;
  1956. ss_sel &= ~SELECTOR_RPL_MASK;
  1957. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1958. cs.d = 0;
  1959. cs.l = 1;
  1960. }
  1961. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1962. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1963. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1964. ctxt->_eip = msr_data;
  1965. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1966. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1967. return X86EMUL_CONTINUE;
  1968. }
  1969. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1970. {
  1971. struct x86_emulate_ops *ops = ctxt->ops;
  1972. struct desc_struct cs, ss;
  1973. u64 msr_data;
  1974. int usermode;
  1975. u16 cs_sel = 0, ss_sel = 0;
  1976. /* inject #GP if in real mode or Virtual 8086 mode */
  1977. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1978. ctxt->mode == X86EMUL_MODE_VM86)
  1979. return emulate_gp(ctxt, 0);
  1980. setup_syscalls_segments(ctxt, &cs, &ss);
  1981. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1982. usermode = X86EMUL_MODE_PROT64;
  1983. else
  1984. usermode = X86EMUL_MODE_PROT32;
  1985. cs.dpl = 3;
  1986. ss.dpl = 3;
  1987. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1988. switch (usermode) {
  1989. case X86EMUL_MODE_PROT32:
  1990. cs_sel = (u16)(msr_data + 16);
  1991. if ((msr_data & 0xfffc) == 0x0)
  1992. return emulate_gp(ctxt, 0);
  1993. ss_sel = (u16)(msr_data + 24);
  1994. break;
  1995. case X86EMUL_MODE_PROT64:
  1996. cs_sel = (u16)(msr_data + 32);
  1997. if (msr_data == 0x0)
  1998. return emulate_gp(ctxt, 0);
  1999. ss_sel = cs_sel + 8;
  2000. cs.d = 0;
  2001. cs.l = 1;
  2002. break;
  2003. }
  2004. cs_sel |= SELECTOR_RPL_MASK;
  2005. ss_sel |= SELECTOR_RPL_MASK;
  2006. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2007. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2008. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  2009. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  2010. return X86EMUL_CONTINUE;
  2011. }
  2012. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2013. {
  2014. int iopl;
  2015. if (ctxt->mode == X86EMUL_MODE_REAL)
  2016. return false;
  2017. if (ctxt->mode == X86EMUL_MODE_VM86)
  2018. return true;
  2019. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2020. return ctxt->ops->cpl(ctxt) > iopl;
  2021. }
  2022. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2023. u16 port, u16 len)
  2024. {
  2025. struct x86_emulate_ops *ops = ctxt->ops;
  2026. struct desc_struct tr_seg;
  2027. u32 base3;
  2028. int r;
  2029. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2030. unsigned mask = (1 << len) - 1;
  2031. unsigned long base;
  2032. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2033. if (!tr_seg.p)
  2034. return false;
  2035. if (desc_limit_scaled(&tr_seg) < 103)
  2036. return false;
  2037. base = get_desc_base(&tr_seg);
  2038. #ifdef CONFIG_X86_64
  2039. base |= ((u64)base3) << 32;
  2040. #endif
  2041. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2042. if (r != X86EMUL_CONTINUE)
  2043. return false;
  2044. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2045. return false;
  2046. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2047. if (r != X86EMUL_CONTINUE)
  2048. return false;
  2049. if ((perm >> bit_idx) & mask)
  2050. return false;
  2051. return true;
  2052. }
  2053. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2054. u16 port, u16 len)
  2055. {
  2056. if (ctxt->perm_ok)
  2057. return true;
  2058. if (emulator_bad_iopl(ctxt))
  2059. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2060. return false;
  2061. ctxt->perm_ok = true;
  2062. return true;
  2063. }
  2064. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2065. struct tss_segment_16 *tss)
  2066. {
  2067. tss->ip = ctxt->_eip;
  2068. tss->flag = ctxt->eflags;
  2069. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  2070. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  2071. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  2072. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  2073. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  2074. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  2075. tss->si = ctxt->regs[VCPU_REGS_RSI];
  2076. tss->di = ctxt->regs[VCPU_REGS_RDI];
  2077. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2078. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2079. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2080. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2081. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2082. }
  2083. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2084. struct tss_segment_16 *tss)
  2085. {
  2086. int ret;
  2087. ctxt->_eip = tss->ip;
  2088. ctxt->eflags = tss->flag | 2;
  2089. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  2090. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  2091. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  2092. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  2093. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  2094. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  2095. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  2096. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  2097. /*
  2098. * SDM says that segment selectors are loaded before segment
  2099. * descriptors
  2100. */
  2101. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2102. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2103. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2104. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2105. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2106. /*
  2107. * Now load segment descriptors. If fault happenes at this stage
  2108. * it is handled in a context of new task
  2109. */
  2110. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2111. if (ret != X86EMUL_CONTINUE)
  2112. return ret;
  2113. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2114. if (ret != X86EMUL_CONTINUE)
  2115. return ret;
  2116. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2117. if (ret != X86EMUL_CONTINUE)
  2118. return ret;
  2119. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2120. if (ret != X86EMUL_CONTINUE)
  2121. return ret;
  2122. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2123. if (ret != X86EMUL_CONTINUE)
  2124. return ret;
  2125. return X86EMUL_CONTINUE;
  2126. }
  2127. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2128. u16 tss_selector, u16 old_tss_sel,
  2129. ulong old_tss_base, struct desc_struct *new_desc)
  2130. {
  2131. struct x86_emulate_ops *ops = ctxt->ops;
  2132. struct tss_segment_16 tss_seg;
  2133. int ret;
  2134. u32 new_tss_base = get_desc_base(new_desc);
  2135. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2136. &ctxt->exception);
  2137. if (ret != X86EMUL_CONTINUE)
  2138. /* FIXME: need to provide precise fault address */
  2139. return ret;
  2140. save_state_to_tss16(ctxt, &tss_seg);
  2141. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2142. &ctxt->exception);
  2143. if (ret != X86EMUL_CONTINUE)
  2144. /* FIXME: need to provide precise fault address */
  2145. return ret;
  2146. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2147. &ctxt->exception);
  2148. if (ret != X86EMUL_CONTINUE)
  2149. /* FIXME: need to provide precise fault address */
  2150. return ret;
  2151. if (old_tss_sel != 0xffff) {
  2152. tss_seg.prev_task_link = old_tss_sel;
  2153. ret = ops->write_std(ctxt, new_tss_base,
  2154. &tss_seg.prev_task_link,
  2155. sizeof tss_seg.prev_task_link,
  2156. &ctxt->exception);
  2157. if (ret != X86EMUL_CONTINUE)
  2158. /* FIXME: need to provide precise fault address */
  2159. return ret;
  2160. }
  2161. return load_state_from_tss16(ctxt, &tss_seg);
  2162. }
  2163. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2164. struct tss_segment_32 *tss)
  2165. {
  2166. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2167. tss->eip = ctxt->_eip;
  2168. tss->eflags = ctxt->eflags;
  2169. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  2170. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  2171. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  2172. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  2173. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  2174. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  2175. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  2176. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  2177. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2178. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2179. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2180. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2181. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2182. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2183. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2184. }
  2185. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2186. struct tss_segment_32 *tss)
  2187. {
  2188. int ret;
  2189. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2190. return emulate_gp(ctxt, 0);
  2191. ctxt->_eip = tss->eip;
  2192. ctxt->eflags = tss->eflags | 2;
  2193. /* General purpose registers */
  2194. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  2195. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  2196. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  2197. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  2198. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  2199. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  2200. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  2201. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  2202. /*
  2203. * SDM says that segment selectors are loaded before segment
  2204. * descriptors
  2205. */
  2206. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2207. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2208. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2209. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2210. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2211. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2212. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2213. /*
  2214. * If we're switching between Protected Mode and VM86, we need to make
  2215. * sure to update the mode before loading the segment descriptors so
  2216. * that the selectors are interpreted correctly.
  2217. *
  2218. * Need to get rflags to the vcpu struct immediately because it
  2219. * influences the CPL which is checked at least when loading the segment
  2220. * descriptors and when pushing an error code to the new kernel stack.
  2221. *
  2222. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2223. */
  2224. if (ctxt->eflags & X86_EFLAGS_VM)
  2225. ctxt->mode = X86EMUL_MODE_VM86;
  2226. else
  2227. ctxt->mode = X86EMUL_MODE_PROT32;
  2228. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2229. /*
  2230. * Now load segment descriptors. If fault happenes at this stage
  2231. * it is handled in a context of new task
  2232. */
  2233. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2234. if (ret != X86EMUL_CONTINUE)
  2235. return ret;
  2236. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2237. if (ret != X86EMUL_CONTINUE)
  2238. return ret;
  2239. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2240. if (ret != X86EMUL_CONTINUE)
  2241. return ret;
  2242. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2243. if (ret != X86EMUL_CONTINUE)
  2244. return ret;
  2245. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2246. if (ret != X86EMUL_CONTINUE)
  2247. return ret;
  2248. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2249. if (ret != X86EMUL_CONTINUE)
  2250. return ret;
  2251. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2252. if (ret != X86EMUL_CONTINUE)
  2253. return ret;
  2254. return X86EMUL_CONTINUE;
  2255. }
  2256. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2257. u16 tss_selector, u16 old_tss_sel,
  2258. ulong old_tss_base, struct desc_struct *new_desc)
  2259. {
  2260. struct x86_emulate_ops *ops = ctxt->ops;
  2261. struct tss_segment_32 tss_seg;
  2262. int ret;
  2263. u32 new_tss_base = get_desc_base(new_desc);
  2264. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2265. &ctxt->exception);
  2266. if (ret != X86EMUL_CONTINUE)
  2267. /* FIXME: need to provide precise fault address */
  2268. return ret;
  2269. save_state_to_tss32(ctxt, &tss_seg);
  2270. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2271. &ctxt->exception);
  2272. if (ret != X86EMUL_CONTINUE)
  2273. /* FIXME: need to provide precise fault address */
  2274. return ret;
  2275. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2276. &ctxt->exception);
  2277. if (ret != X86EMUL_CONTINUE)
  2278. /* FIXME: need to provide precise fault address */
  2279. return ret;
  2280. if (old_tss_sel != 0xffff) {
  2281. tss_seg.prev_task_link = old_tss_sel;
  2282. ret = ops->write_std(ctxt, new_tss_base,
  2283. &tss_seg.prev_task_link,
  2284. sizeof tss_seg.prev_task_link,
  2285. &ctxt->exception);
  2286. if (ret != X86EMUL_CONTINUE)
  2287. /* FIXME: need to provide precise fault address */
  2288. return ret;
  2289. }
  2290. return load_state_from_tss32(ctxt, &tss_seg);
  2291. }
  2292. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2293. u16 tss_selector, int idt_index, int reason,
  2294. bool has_error_code, u32 error_code)
  2295. {
  2296. struct x86_emulate_ops *ops = ctxt->ops;
  2297. struct desc_struct curr_tss_desc, next_tss_desc;
  2298. int ret;
  2299. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2300. ulong old_tss_base =
  2301. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2302. u32 desc_limit;
  2303. ulong desc_addr;
  2304. /* FIXME: old_tss_base == ~0 ? */
  2305. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2306. if (ret != X86EMUL_CONTINUE)
  2307. return ret;
  2308. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2309. if (ret != X86EMUL_CONTINUE)
  2310. return ret;
  2311. /* FIXME: check that next_tss_desc is tss */
  2312. /*
  2313. * Check privileges. The three cases are task switch caused by...
  2314. *
  2315. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2316. * 2. Exception/IRQ/iret: No check is performed
  2317. * 3. jmp/call to TSS: Check agains DPL of the TSS
  2318. */
  2319. if (reason == TASK_SWITCH_GATE) {
  2320. if (idt_index != -1) {
  2321. /* Software interrupts */
  2322. struct desc_struct task_gate_desc;
  2323. int dpl;
  2324. ret = read_interrupt_descriptor(ctxt, idt_index,
  2325. &task_gate_desc);
  2326. if (ret != X86EMUL_CONTINUE)
  2327. return ret;
  2328. dpl = task_gate_desc.dpl;
  2329. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2330. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2331. }
  2332. } else if (reason != TASK_SWITCH_IRET) {
  2333. int dpl = next_tss_desc.dpl;
  2334. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2335. return emulate_gp(ctxt, tss_selector);
  2336. }
  2337. desc_limit = desc_limit_scaled(&next_tss_desc);
  2338. if (!next_tss_desc.p ||
  2339. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2340. desc_limit < 0x2b)) {
  2341. emulate_ts(ctxt, tss_selector & 0xfffc);
  2342. return X86EMUL_PROPAGATE_FAULT;
  2343. }
  2344. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2345. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2346. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2347. }
  2348. if (reason == TASK_SWITCH_IRET)
  2349. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2350. /* set back link to prev task only if NT bit is set in eflags
  2351. note that old_tss_sel is not used afetr this point */
  2352. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2353. old_tss_sel = 0xffff;
  2354. if (next_tss_desc.type & 8)
  2355. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2356. old_tss_base, &next_tss_desc);
  2357. else
  2358. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2359. old_tss_base, &next_tss_desc);
  2360. if (ret != X86EMUL_CONTINUE)
  2361. return ret;
  2362. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2363. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2364. if (reason != TASK_SWITCH_IRET) {
  2365. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2366. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2367. }
  2368. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2369. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2370. if (has_error_code) {
  2371. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2372. ctxt->lock_prefix = 0;
  2373. ctxt->src.val = (unsigned long) error_code;
  2374. ret = em_push(ctxt);
  2375. }
  2376. return ret;
  2377. }
  2378. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2379. u16 tss_selector, int idt_index, int reason,
  2380. bool has_error_code, u32 error_code)
  2381. {
  2382. int rc;
  2383. ctxt->_eip = ctxt->eip;
  2384. ctxt->dst.type = OP_NONE;
  2385. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2386. has_error_code, error_code);
  2387. if (rc == X86EMUL_CONTINUE)
  2388. ctxt->eip = ctxt->_eip;
  2389. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2390. }
  2391. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2392. int reg, struct operand *op)
  2393. {
  2394. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2395. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2396. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2397. op->addr.mem.seg = seg;
  2398. }
  2399. static int em_das(struct x86_emulate_ctxt *ctxt)
  2400. {
  2401. u8 al, old_al;
  2402. bool af, cf, old_cf;
  2403. cf = ctxt->eflags & X86_EFLAGS_CF;
  2404. al = ctxt->dst.val;
  2405. old_al = al;
  2406. old_cf = cf;
  2407. cf = false;
  2408. af = ctxt->eflags & X86_EFLAGS_AF;
  2409. if ((al & 0x0f) > 9 || af) {
  2410. al -= 6;
  2411. cf = old_cf | (al >= 250);
  2412. af = true;
  2413. } else {
  2414. af = false;
  2415. }
  2416. if (old_al > 0x99 || old_cf) {
  2417. al -= 0x60;
  2418. cf = true;
  2419. }
  2420. ctxt->dst.val = al;
  2421. /* Set PF, ZF, SF */
  2422. ctxt->src.type = OP_IMM;
  2423. ctxt->src.val = 0;
  2424. ctxt->src.bytes = 1;
  2425. emulate_2op_SrcV(ctxt, "or");
  2426. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2427. if (cf)
  2428. ctxt->eflags |= X86_EFLAGS_CF;
  2429. if (af)
  2430. ctxt->eflags |= X86_EFLAGS_AF;
  2431. return X86EMUL_CONTINUE;
  2432. }
  2433. static int em_call(struct x86_emulate_ctxt *ctxt)
  2434. {
  2435. long rel = ctxt->src.val;
  2436. ctxt->src.val = (unsigned long)ctxt->_eip;
  2437. jmp_rel(ctxt, rel);
  2438. return em_push(ctxt);
  2439. }
  2440. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2441. {
  2442. u16 sel, old_cs;
  2443. ulong old_eip;
  2444. int rc;
  2445. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2446. old_eip = ctxt->_eip;
  2447. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2448. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2449. return X86EMUL_CONTINUE;
  2450. ctxt->_eip = 0;
  2451. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2452. ctxt->src.val = old_cs;
  2453. rc = em_push(ctxt);
  2454. if (rc != X86EMUL_CONTINUE)
  2455. return rc;
  2456. ctxt->src.val = old_eip;
  2457. return em_push(ctxt);
  2458. }
  2459. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2460. {
  2461. int rc;
  2462. ctxt->dst.type = OP_REG;
  2463. ctxt->dst.addr.reg = &ctxt->_eip;
  2464. ctxt->dst.bytes = ctxt->op_bytes;
  2465. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2466. if (rc != X86EMUL_CONTINUE)
  2467. return rc;
  2468. rsp_increment(ctxt, ctxt->src.val);
  2469. return X86EMUL_CONTINUE;
  2470. }
  2471. static int em_add(struct x86_emulate_ctxt *ctxt)
  2472. {
  2473. emulate_2op_SrcV(ctxt, "add");
  2474. return X86EMUL_CONTINUE;
  2475. }
  2476. static int em_or(struct x86_emulate_ctxt *ctxt)
  2477. {
  2478. emulate_2op_SrcV(ctxt, "or");
  2479. return X86EMUL_CONTINUE;
  2480. }
  2481. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2482. {
  2483. emulate_2op_SrcV(ctxt, "adc");
  2484. return X86EMUL_CONTINUE;
  2485. }
  2486. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2487. {
  2488. emulate_2op_SrcV(ctxt, "sbb");
  2489. return X86EMUL_CONTINUE;
  2490. }
  2491. static int em_and(struct x86_emulate_ctxt *ctxt)
  2492. {
  2493. emulate_2op_SrcV(ctxt, "and");
  2494. return X86EMUL_CONTINUE;
  2495. }
  2496. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2497. {
  2498. emulate_2op_SrcV(ctxt, "sub");
  2499. return X86EMUL_CONTINUE;
  2500. }
  2501. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2502. {
  2503. emulate_2op_SrcV(ctxt, "xor");
  2504. return X86EMUL_CONTINUE;
  2505. }
  2506. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2507. {
  2508. emulate_2op_SrcV(ctxt, "cmp");
  2509. /* Disable writeback. */
  2510. ctxt->dst.type = OP_NONE;
  2511. return X86EMUL_CONTINUE;
  2512. }
  2513. static int em_test(struct x86_emulate_ctxt *ctxt)
  2514. {
  2515. emulate_2op_SrcV(ctxt, "test");
  2516. /* Disable writeback. */
  2517. ctxt->dst.type = OP_NONE;
  2518. return X86EMUL_CONTINUE;
  2519. }
  2520. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2521. {
  2522. /* Write back the register source. */
  2523. ctxt->src.val = ctxt->dst.val;
  2524. write_register_operand(&ctxt->src);
  2525. /* Write back the memory destination with implicit LOCK prefix. */
  2526. ctxt->dst.val = ctxt->src.orig_val;
  2527. ctxt->lock_prefix = 1;
  2528. return X86EMUL_CONTINUE;
  2529. }
  2530. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2531. {
  2532. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2533. return X86EMUL_CONTINUE;
  2534. }
  2535. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2536. {
  2537. ctxt->dst.val = ctxt->src2.val;
  2538. return em_imul(ctxt);
  2539. }
  2540. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2541. {
  2542. ctxt->dst.type = OP_REG;
  2543. ctxt->dst.bytes = ctxt->src.bytes;
  2544. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2545. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2546. return X86EMUL_CONTINUE;
  2547. }
  2548. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2549. {
  2550. u64 tsc = 0;
  2551. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2552. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2553. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2554. return X86EMUL_CONTINUE;
  2555. }
  2556. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2557. {
  2558. u64 pmc;
  2559. if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
  2560. return emulate_gp(ctxt, 0);
  2561. ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
  2562. ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
  2563. return X86EMUL_CONTINUE;
  2564. }
  2565. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2566. {
  2567. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2568. return X86EMUL_CONTINUE;
  2569. }
  2570. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2571. {
  2572. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2573. return emulate_gp(ctxt, 0);
  2574. /* Disable writeback. */
  2575. ctxt->dst.type = OP_NONE;
  2576. return X86EMUL_CONTINUE;
  2577. }
  2578. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2579. {
  2580. unsigned long val;
  2581. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2582. val = ctxt->src.val & ~0ULL;
  2583. else
  2584. val = ctxt->src.val & ~0U;
  2585. /* #UD condition is already handled. */
  2586. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2587. return emulate_gp(ctxt, 0);
  2588. /* Disable writeback. */
  2589. ctxt->dst.type = OP_NONE;
  2590. return X86EMUL_CONTINUE;
  2591. }
  2592. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2593. {
  2594. u64 msr_data;
  2595. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2596. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2597. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2598. return emulate_gp(ctxt, 0);
  2599. return X86EMUL_CONTINUE;
  2600. }
  2601. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2602. {
  2603. u64 msr_data;
  2604. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2605. return emulate_gp(ctxt, 0);
  2606. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2607. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2608. return X86EMUL_CONTINUE;
  2609. }
  2610. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2611. {
  2612. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2613. return emulate_ud(ctxt);
  2614. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2615. return X86EMUL_CONTINUE;
  2616. }
  2617. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2618. {
  2619. u16 sel = ctxt->src.val;
  2620. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2621. return emulate_ud(ctxt);
  2622. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2623. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2624. /* Disable writeback. */
  2625. ctxt->dst.type = OP_NONE;
  2626. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2627. }
  2628. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2629. {
  2630. u16 sel = ctxt->src.val;
  2631. /* Disable writeback. */
  2632. ctxt->dst.type = OP_NONE;
  2633. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2634. }
  2635. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2636. {
  2637. u16 sel = ctxt->src.val;
  2638. /* Disable writeback. */
  2639. ctxt->dst.type = OP_NONE;
  2640. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2641. }
  2642. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2643. {
  2644. int rc;
  2645. ulong linear;
  2646. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2647. if (rc == X86EMUL_CONTINUE)
  2648. ctxt->ops->invlpg(ctxt, linear);
  2649. /* Disable writeback. */
  2650. ctxt->dst.type = OP_NONE;
  2651. return X86EMUL_CONTINUE;
  2652. }
  2653. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2654. {
  2655. ulong cr0;
  2656. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2657. cr0 &= ~X86_CR0_TS;
  2658. ctxt->ops->set_cr(ctxt, 0, cr0);
  2659. return X86EMUL_CONTINUE;
  2660. }
  2661. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2662. {
  2663. int rc;
  2664. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2665. return X86EMUL_UNHANDLEABLE;
  2666. rc = ctxt->ops->fix_hypercall(ctxt);
  2667. if (rc != X86EMUL_CONTINUE)
  2668. return rc;
  2669. /* Let the processor re-execute the fixed hypercall */
  2670. ctxt->_eip = ctxt->eip;
  2671. /* Disable writeback. */
  2672. ctxt->dst.type = OP_NONE;
  2673. return X86EMUL_CONTINUE;
  2674. }
  2675. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2676. void (*get)(struct x86_emulate_ctxt *ctxt,
  2677. struct desc_ptr *ptr))
  2678. {
  2679. struct desc_ptr desc_ptr;
  2680. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2681. ctxt->op_bytes = 8;
  2682. get(ctxt, &desc_ptr);
  2683. if (ctxt->op_bytes == 2) {
  2684. ctxt->op_bytes = 4;
  2685. desc_ptr.address &= 0x00ffffff;
  2686. }
  2687. /* Disable writeback. */
  2688. ctxt->dst.type = OP_NONE;
  2689. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2690. &desc_ptr, 2 + ctxt->op_bytes);
  2691. }
  2692. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2693. {
  2694. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2695. }
  2696. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2697. {
  2698. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2699. }
  2700. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2701. {
  2702. struct desc_ptr desc_ptr;
  2703. int rc;
  2704. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2705. ctxt->op_bytes = 8;
  2706. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2707. &desc_ptr.size, &desc_ptr.address,
  2708. ctxt->op_bytes);
  2709. if (rc != X86EMUL_CONTINUE)
  2710. return rc;
  2711. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2712. /* Disable writeback. */
  2713. ctxt->dst.type = OP_NONE;
  2714. return X86EMUL_CONTINUE;
  2715. }
  2716. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2717. {
  2718. int rc;
  2719. rc = ctxt->ops->fix_hypercall(ctxt);
  2720. /* Disable writeback. */
  2721. ctxt->dst.type = OP_NONE;
  2722. return rc;
  2723. }
  2724. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2725. {
  2726. struct desc_ptr desc_ptr;
  2727. int rc;
  2728. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2729. ctxt->op_bytes = 8;
  2730. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2731. &desc_ptr.size, &desc_ptr.address,
  2732. ctxt->op_bytes);
  2733. if (rc != X86EMUL_CONTINUE)
  2734. return rc;
  2735. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2736. /* Disable writeback. */
  2737. ctxt->dst.type = OP_NONE;
  2738. return X86EMUL_CONTINUE;
  2739. }
  2740. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2741. {
  2742. ctxt->dst.bytes = 2;
  2743. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2744. return X86EMUL_CONTINUE;
  2745. }
  2746. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2747. {
  2748. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2749. | (ctxt->src.val & 0x0f));
  2750. ctxt->dst.type = OP_NONE;
  2751. return X86EMUL_CONTINUE;
  2752. }
  2753. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2754. {
  2755. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2756. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2757. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2758. jmp_rel(ctxt, ctxt->src.val);
  2759. return X86EMUL_CONTINUE;
  2760. }
  2761. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2762. {
  2763. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2764. jmp_rel(ctxt, ctxt->src.val);
  2765. return X86EMUL_CONTINUE;
  2766. }
  2767. static int em_in(struct x86_emulate_ctxt *ctxt)
  2768. {
  2769. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2770. &ctxt->dst.val))
  2771. return X86EMUL_IO_NEEDED;
  2772. return X86EMUL_CONTINUE;
  2773. }
  2774. static int em_out(struct x86_emulate_ctxt *ctxt)
  2775. {
  2776. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2777. &ctxt->src.val, 1);
  2778. /* Disable writeback. */
  2779. ctxt->dst.type = OP_NONE;
  2780. return X86EMUL_CONTINUE;
  2781. }
  2782. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2783. {
  2784. if (emulator_bad_iopl(ctxt))
  2785. return emulate_gp(ctxt, 0);
  2786. ctxt->eflags &= ~X86_EFLAGS_IF;
  2787. return X86EMUL_CONTINUE;
  2788. }
  2789. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2790. {
  2791. if (emulator_bad_iopl(ctxt))
  2792. return emulate_gp(ctxt, 0);
  2793. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2794. ctxt->eflags |= X86_EFLAGS_IF;
  2795. return X86EMUL_CONTINUE;
  2796. }
  2797. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2798. {
  2799. /* Disable writeback. */
  2800. ctxt->dst.type = OP_NONE;
  2801. /* only subword offset */
  2802. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2803. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2804. return X86EMUL_CONTINUE;
  2805. }
  2806. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2807. {
  2808. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2809. return X86EMUL_CONTINUE;
  2810. }
  2811. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2812. {
  2813. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2814. return X86EMUL_CONTINUE;
  2815. }
  2816. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2817. {
  2818. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2819. return X86EMUL_CONTINUE;
  2820. }
  2821. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2822. {
  2823. emulate_2op_SrcV_nobyte(ctxt, "bsf");
  2824. return X86EMUL_CONTINUE;
  2825. }
  2826. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2827. {
  2828. emulate_2op_SrcV_nobyte(ctxt, "bsr");
  2829. return X86EMUL_CONTINUE;
  2830. }
  2831. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2832. {
  2833. u32 eax, ebx, ecx, edx;
  2834. eax = ctxt->regs[VCPU_REGS_RAX];
  2835. ecx = ctxt->regs[VCPU_REGS_RCX];
  2836. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2837. ctxt->regs[VCPU_REGS_RAX] = eax;
  2838. ctxt->regs[VCPU_REGS_RBX] = ebx;
  2839. ctxt->regs[VCPU_REGS_RCX] = ecx;
  2840. ctxt->regs[VCPU_REGS_RDX] = edx;
  2841. return X86EMUL_CONTINUE;
  2842. }
  2843. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2844. {
  2845. ctxt->regs[VCPU_REGS_RAX] &= ~0xff00UL;
  2846. ctxt->regs[VCPU_REGS_RAX] |= (ctxt->eflags & 0xff) << 8;
  2847. return X86EMUL_CONTINUE;
  2848. }
  2849. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2850. {
  2851. switch (ctxt->op_bytes) {
  2852. #ifdef CONFIG_X86_64
  2853. case 8:
  2854. asm("bswap %0" : "+r"(ctxt->dst.val));
  2855. break;
  2856. #endif
  2857. default:
  2858. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2859. break;
  2860. }
  2861. return X86EMUL_CONTINUE;
  2862. }
  2863. static bool valid_cr(int nr)
  2864. {
  2865. switch (nr) {
  2866. case 0:
  2867. case 2 ... 4:
  2868. case 8:
  2869. return true;
  2870. default:
  2871. return false;
  2872. }
  2873. }
  2874. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2875. {
  2876. if (!valid_cr(ctxt->modrm_reg))
  2877. return emulate_ud(ctxt);
  2878. return X86EMUL_CONTINUE;
  2879. }
  2880. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2881. {
  2882. u64 new_val = ctxt->src.val64;
  2883. int cr = ctxt->modrm_reg;
  2884. u64 efer = 0;
  2885. static u64 cr_reserved_bits[] = {
  2886. 0xffffffff00000000ULL,
  2887. 0, 0, 0, /* CR3 checked later */
  2888. CR4_RESERVED_BITS,
  2889. 0, 0, 0,
  2890. CR8_RESERVED_BITS,
  2891. };
  2892. if (!valid_cr(cr))
  2893. return emulate_ud(ctxt);
  2894. if (new_val & cr_reserved_bits[cr])
  2895. return emulate_gp(ctxt, 0);
  2896. switch (cr) {
  2897. case 0: {
  2898. u64 cr4;
  2899. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2900. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2901. return emulate_gp(ctxt, 0);
  2902. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2903. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2904. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2905. !(cr4 & X86_CR4_PAE))
  2906. return emulate_gp(ctxt, 0);
  2907. break;
  2908. }
  2909. case 3: {
  2910. u64 rsvd = 0;
  2911. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2912. if (efer & EFER_LMA)
  2913. rsvd = CR3_L_MODE_RESERVED_BITS;
  2914. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2915. rsvd = CR3_PAE_RESERVED_BITS;
  2916. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2917. rsvd = CR3_NONPAE_RESERVED_BITS;
  2918. if (new_val & rsvd)
  2919. return emulate_gp(ctxt, 0);
  2920. break;
  2921. }
  2922. case 4: {
  2923. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2924. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2925. return emulate_gp(ctxt, 0);
  2926. break;
  2927. }
  2928. }
  2929. return X86EMUL_CONTINUE;
  2930. }
  2931. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2932. {
  2933. unsigned long dr7;
  2934. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2935. /* Check if DR7.Global_Enable is set */
  2936. return dr7 & (1 << 13);
  2937. }
  2938. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2939. {
  2940. int dr = ctxt->modrm_reg;
  2941. u64 cr4;
  2942. if (dr > 7)
  2943. return emulate_ud(ctxt);
  2944. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2945. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2946. return emulate_ud(ctxt);
  2947. if (check_dr7_gd(ctxt))
  2948. return emulate_db(ctxt);
  2949. return X86EMUL_CONTINUE;
  2950. }
  2951. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2952. {
  2953. u64 new_val = ctxt->src.val64;
  2954. int dr = ctxt->modrm_reg;
  2955. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2956. return emulate_gp(ctxt, 0);
  2957. return check_dr_read(ctxt);
  2958. }
  2959. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2960. {
  2961. u64 efer;
  2962. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2963. if (!(efer & EFER_SVME))
  2964. return emulate_ud(ctxt);
  2965. return X86EMUL_CONTINUE;
  2966. }
  2967. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2968. {
  2969. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2970. /* Valid physical address? */
  2971. if (rax & 0xffff000000000000ULL)
  2972. return emulate_gp(ctxt, 0);
  2973. return check_svme(ctxt);
  2974. }
  2975. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2976. {
  2977. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2978. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2979. return emulate_ud(ctxt);
  2980. return X86EMUL_CONTINUE;
  2981. }
  2982. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2983. {
  2984. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2985. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2986. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2987. (rcx > 3))
  2988. return emulate_gp(ctxt, 0);
  2989. return X86EMUL_CONTINUE;
  2990. }
  2991. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2992. {
  2993. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2994. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2995. return emulate_gp(ctxt, 0);
  2996. return X86EMUL_CONTINUE;
  2997. }
  2998. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2999. {
  3000. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3001. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3002. return emulate_gp(ctxt, 0);
  3003. return X86EMUL_CONTINUE;
  3004. }
  3005. #define D(_y) { .flags = (_y) }
  3006. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  3007. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  3008. .check_perm = (_p) }
  3009. #define N D(0)
  3010. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3011. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3012. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3013. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3014. #define II(_f, _e, _i) \
  3015. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3016. #define IIP(_f, _e, _i, _p) \
  3017. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3018. .check_perm = (_p) }
  3019. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3020. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3021. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3022. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3023. #define I2bvIP(_f, _e, _i, _p) \
  3024. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3025. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3026. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3027. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3028. static struct opcode group7_rm1[] = {
  3029. DI(SrcNone | Priv, monitor),
  3030. DI(SrcNone | Priv, mwait),
  3031. N, N, N, N, N, N,
  3032. };
  3033. static struct opcode group7_rm3[] = {
  3034. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3035. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3036. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3037. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3038. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3039. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3040. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3041. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3042. };
  3043. static struct opcode group7_rm7[] = {
  3044. N,
  3045. DIP(SrcNone, rdtscp, check_rdtsc),
  3046. N, N, N, N, N, N,
  3047. };
  3048. static struct opcode group1[] = {
  3049. I(Lock, em_add),
  3050. I(Lock | PageTable, em_or),
  3051. I(Lock, em_adc),
  3052. I(Lock, em_sbb),
  3053. I(Lock | PageTable, em_and),
  3054. I(Lock, em_sub),
  3055. I(Lock, em_xor),
  3056. I(0, em_cmp),
  3057. };
  3058. static struct opcode group1A[] = {
  3059. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3060. };
  3061. static struct opcode group3[] = {
  3062. I(DstMem | SrcImm, em_test),
  3063. I(DstMem | SrcImm, em_test),
  3064. I(DstMem | SrcNone | Lock, em_not),
  3065. I(DstMem | SrcNone | Lock, em_neg),
  3066. I(SrcMem, em_mul_ex),
  3067. I(SrcMem, em_imul_ex),
  3068. I(SrcMem, em_div_ex),
  3069. I(SrcMem, em_idiv_ex),
  3070. };
  3071. static struct opcode group4[] = {
  3072. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3073. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3074. N, N, N, N, N, N,
  3075. };
  3076. static struct opcode group5[] = {
  3077. I(DstMem | SrcNone | Lock, em_grp45),
  3078. I(DstMem | SrcNone | Lock, em_grp45),
  3079. I(SrcMem | Stack, em_grp45),
  3080. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3081. I(SrcMem | Stack, em_grp45),
  3082. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3083. I(SrcMem | Stack, em_grp45), N,
  3084. };
  3085. static struct opcode group6[] = {
  3086. DI(Prot, sldt),
  3087. DI(Prot, str),
  3088. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3089. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3090. N, N, N, N,
  3091. };
  3092. static struct group_dual group7 = { {
  3093. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3094. II(Mov | DstMem | Priv, em_sidt, sidt),
  3095. II(SrcMem | Priv, em_lgdt, lgdt),
  3096. II(SrcMem | Priv, em_lidt, lidt),
  3097. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3098. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3099. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3100. }, {
  3101. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3102. EXT(0, group7_rm1),
  3103. N, EXT(0, group7_rm3),
  3104. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3105. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3106. EXT(0, group7_rm7),
  3107. } };
  3108. static struct opcode group8[] = {
  3109. N, N, N, N,
  3110. I(DstMem | SrcImmByte, em_bt),
  3111. I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3112. I(DstMem | SrcImmByte | Lock, em_btr),
  3113. I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3114. };
  3115. static struct group_dual group9 = { {
  3116. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3117. }, {
  3118. N, N, N, N, N, N, N, N,
  3119. } };
  3120. static struct opcode group11[] = {
  3121. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3122. X7(D(Undefined)),
  3123. };
  3124. static struct gprefix pfx_0f_6f_0f_7f = {
  3125. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3126. };
  3127. static struct gprefix pfx_vmovntpx = {
  3128. I(0, em_mov), N, N, N,
  3129. };
  3130. static struct opcode opcode_table[256] = {
  3131. /* 0x00 - 0x07 */
  3132. I6ALU(Lock, em_add),
  3133. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3134. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3135. /* 0x08 - 0x0F */
  3136. I6ALU(Lock | PageTable, em_or),
  3137. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3138. N,
  3139. /* 0x10 - 0x17 */
  3140. I6ALU(Lock, em_adc),
  3141. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3142. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3143. /* 0x18 - 0x1F */
  3144. I6ALU(Lock, em_sbb),
  3145. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3146. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3147. /* 0x20 - 0x27 */
  3148. I6ALU(Lock | PageTable, em_and), N, N,
  3149. /* 0x28 - 0x2F */
  3150. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3151. /* 0x30 - 0x37 */
  3152. I6ALU(Lock, em_xor), N, N,
  3153. /* 0x38 - 0x3F */
  3154. I6ALU(0, em_cmp), N, N,
  3155. /* 0x40 - 0x4F */
  3156. X16(D(DstReg)),
  3157. /* 0x50 - 0x57 */
  3158. X8(I(SrcReg | Stack, em_push)),
  3159. /* 0x58 - 0x5F */
  3160. X8(I(DstReg | Stack, em_pop)),
  3161. /* 0x60 - 0x67 */
  3162. I(ImplicitOps | Stack | No64, em_pusha),
  3163. I(ImplicitOps | Stack | No64, em_popa),
  3164. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3165. N, N, N, N,
  3166. /* 0x68 - 0x6F */
  3167. I(SrcImm | Mov | Stack, em_push),
  3168. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3169. I(SrcImmByte | Mov | Stack, em_push),
  3170. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3171. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  3172. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3173. /* 0x70 - 0x7F */
  3174. X16(D(SrcImmByte)),
  3175. /* 0x80 - 0x87 */
  3176. G(ByteOp | DstMem | SrcImm, group1),
  3177. G(DstMem | SrcImm, group1),
  3178. G(ByteOp | DstMem | SrcImm | No64, group1),
  3179. G(DstMem | SrcImmByte, group1),
  3180. I2bv(DstMem | SrcReg | ModRM, em_test),
  3181. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3182. /* 0x88 - 0x8F */
  3183. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3184. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3185. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3186. D(ModRM | SrcMem | NoAccess | DstReg),
  3187. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3188. G(0, group1A),
  3189. /* 0x90 - 0x97 */
  3190. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3191. /* 0x98 - 0x9F */
  3192. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3193. I(SrcImmFAddr | No64, em_call_far), N,
  3194. II(ImplicitOps | Stack, em_pushf, pushf),
  3195. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3196. /* 0xA0 - 0xA7 */
  3197. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3198. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3199. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3200. I2bv(SrcSI | DstDI | String, em_cmp),
  3201. /* 0xA8 - 0xAF */
  3202. I2bv(DstAcc | SrcImm, em_test),
  3203. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3204. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3205. I2bv(SrcAcc | DstDI | String, em_cmp),
  3206. /* 0xB0 - 0xB7 */
  3207. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3208. /* 0xB8 - 0xBF */
  3209. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3210. /* 0xC0 - 0xC7 */
  3211. D2bv(DstMem | SrcImmByte | ModRM),
  3212. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3213. I(ImplicitOps | Stack, em_ret),
  3214. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3215. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3216. G(ByteOp, group11), G(0, group11),
  3217. /* 0xC8 - 0xCF */
  3218. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3219. N, I(ImplicitOps | Stack, em_ret_far),
  3220. D(ImplicitOps), DI(SrcImmByte, intn),
  3221. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3222. /* 0xD0 - 0xD7 */
  3223. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3224. N, N, N, N,
  3225. /* 0xD8 - 0xDF */
  3226. N, N, N, N, N, N, N, N,
  3227. /* 0xE0 - 0xE7 */
  3228. X3(I(SrcImmByte, em_loop)),
  3229. I(SrcImmByte, em_jcxz),
  3230. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3231. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3232. /* 0xE8 - 0xEF */
  3233. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3234. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3235. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3236. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3237. /* 0xF0 - 0xF7 */
  3238. N, DI(ImplicitOps, icebp), N, N,
  3239. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3240. G(ByteOp, group3), G(0, group3),
  3241. /* 0xF8 - 0xFF */
  3242. D(ImplicitOps), D(ImplicitOps),
  3243. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3244. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3245. };
  3246. static struct opcode twobyte_table[256] = {
  3247. /* 0x00 - 0x0F */
  3248. G(0, group6), GD(0, &group7), N, N,
  3249. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3250. II(ImplicitOps | Priv, em_clts, clts), N,
  3251. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3252. N, D(ImplicitOps | ModRM), N, N,
  3253. /* 0x10 - 0x1F */
  3254. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3255. /* 0x20 - 0x2F */
  3256. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3257. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3258. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3259. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3260. N, N, N, N,
  3261. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3262. N, N, N, N,
  3263. /* 0x30 - 0x3F */
  3264. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3265. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3266. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3267. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3268. I(ImplicitOps | VendorSpecific, em_sysenter),
  3269. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3270. N, N,
  3271. N, N, N, N, N, N, N, N,
  3272. /* 0x40 - 0x4F */
  3273. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3274. /* 0x50 - 0x5F */
  3275. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3276. /* 0x60 - 0x6F */
  3277. N, N, N, N,
  3278. N, N, N, N,
  3279. N, N, N, N,
  3280. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3281. /* 0x70 - 0x7F */
  3282. N, N, N, N,
  3283. N, N, N, N,
  3284. N, N, N, N,
  3285. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3286. /* 0x80 - 0x8F */
  3287. X16(D(SrcImm)),
  3288. /* 0x90 - 0x9F */
  3289. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3290. /* 0xA0 - 0xA7 */
  3291. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3292. II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3293. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3294. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3295. /* 0xA8 - 0xAF */
  3296. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3297. DI(ImplicitOps, rsm),
  3298. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3299. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3300. D(DstMem | SrcReg | Src2CL | ModRM),
  3301. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3302. /* 0xB0 - 0xB7 */
  3303. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3304. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3305. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3306. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3307. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3308. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3309. /* 0xB8 - 0xBF */
  3310. N, N,
  3311. G(BitOp, group8),
  3312. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3313. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3314. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3315. /* 0xC0 - 0xC7 */
  3316. D2bv(DstMem | SrcReg | ModRM | Lock),
  3317. N, D(DstMem | SrcReg | ModRM | Mov),
  3318. N, N, N, GD(0, &group9),
  3319. /* 0xC8 - 0xCF */
  3320. X8(I(DstReg, em_bswap)),
  3321. /* 0xD0 - 0xDF */
  3322. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3323. /* 0xE0 - 0xEF */
  3324. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3325. /* 0xF0 - 0xFF */
  3326. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3327. };
  3328. #undef D
  3329. #undef N
  3330. #undef G
  3331. #undef GD
  3332. #undef I
  3333. #undef GP
  3334. #undef EXT
  3335. #undef D2bv
  3336. #undef D2bvIP
  3337. #undef I2bv
  3338. #undef I2bvIP
  3339. #undef I6ALU
  3340. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3341. {
  3342. unsigned size;
  3343. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3344. if (size == 8)
  3345. size = 4;
  3346. return size;
  3347. }
  3348. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3349. unsigned size, bool sign_extension)
  3350. {
  3351. int rc = X86EMUL_CONTINUE;
  3352. op->type = OP_IMM;
  3353. op->bytes = size;
  3354. op->addr.mem.ea = ctxt->_eip;
  3355. /* NB. Immediates are sign-extended as necessary. */
  3356. switch (op->bytes) {
  3357. case 1:
  3358. op->val = insn_fetch(s8, ctxt);
  3359. break;
  3360. case 2:
  3361. op->val = insn_fetch(s16, ctxt);
  3362. break;
  3363. case 4:
  3364. op->val = insn_fetch(s32, ctxt);
  3365. break;
  3366. }
  3367. if (!sign_extension) {
  3368. switch (op->bytes) {
  3369. case 1:
  3370. op->val &= 0xff;
  3371. break;
  3372. case 2:
  3373. op->val &= 0xffff;
  3374. break;
  3375. case 4:
  3376. op->val &= 0xffffffff;
  3377. break;
  3378. }
  3379. }
  3380. done:
  3381. return rc;
  3382. }
  3383. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3384. unsigned d)
  3385. {
  3386. int rc = X86EMUL_CONTINUE;
  3387. switch (d) {
  3388. case OpReg:
  3389. decode_register_operand(ctxt, op);
  3390. break;
  3391. case OpImmUByte:
  3392. rc = decode_imm(ctxt, op, 1, false);
  3393. break;
  3394. case OpMem:
  3395. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3396. mem_common:
  3397. *op = ctxt->memop;
  3398. ctxt->memopp = op;
  3399. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3400. fetch_bit_operand(ctxt);
  3401. op->orig_val = op->val;
  3402. break;
  3403. case OpMem64:
  3404. ctxt->memop.bytes = 8;
  3405. goto mem_common;
  3406. case OpAcc:
  3407. op->type = OP_REG;
  3408. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3409. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3410. fetch_register_operand(op);
  3411. op->orig_val = op->val;
  3412. break;
  3413. case OpDI:
  3414. op->type = OP_MEM;
  3415. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3416. op->addr.mem.ea =
  3417. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3418. op->addr.mem.seg = VCPU_SREG_ES;
  3419. op->val = 0;
  3420. break;
  3421. case OpDX:
  3422. op->type = OP_REG;
  3423. op->bytes = 2;
  3424. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3425. fetch_register_operand(op);
  3426. break;
  3427. case OpCL:
  3428. op->bytes = 1;
  3429. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3430. break;
  3431. case OpImmByte:
  3432. rc = decode_imm(ctxt, op, 1, true);
  3433. break;
  3434. case OpOne:
  3435. op->bytes = 1;
  3436. op->val = 1;
  3437. break;
  3438. case OpImm:
  3439. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3440. break;
  3441. case OpMem8:
  3442. ctxt->memop.bytes = 1;
  3443. goto mem_common;
  3444. case OpMem16:
  3445. ctxt->memop.bytes = 2;
  3446. goto mem_common;
  3447. case OpMem32:
  3448. ctxt->memop.bytes = 4;
  3449. goto mem_common;
  3450. case OpImmU16:
  3451. rc = decode_imm(ctxt, op, 2, false);
  3452. break;
  3453. case OpImmU:
  3454. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3455. break;
  3456. case OpSI:
  3457. op->type = OP_MEM;
  3458. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3459. op->addr.mem.ea =
  3460. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3461. op->addr.mem.seg = seg_override(ctxt);
  3462. op->val = 0;
  3463. break;
  3464. case OpImmFAddr:
  3465. op->type = OP_IMM;
  3466. op->addr.mem.ea = ctxt->_eip;
  3467. op->bytes = ctxt->op_bytes + 2;
  3468. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3469. break;
  3470. case OpMemFAddr:
  3471. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3472. goto mem_common;
  3473. case OpES:
  3474. op->val = VCPU_SREG_ES;
  3475. break;
  3476. case OpCS:
  3477. op->val = VCPU_SREG_CS;
  3478. break;
  3479. case OpSS:
  3480. op->val = VCPU_SREG_SS;
  3481. break;
  3482. case OpDS:
  3483. op->val = VCPU_SREG_DS;
  3484. break;
  3485. case OpFS:
  3486. op->val = VCPU_SREG_FS;
  3487. break;
  3488. case OpGS:
  3489. op->val = VCPU_SREG_GS;
  3490. break;
  3491. case OpImplicit:
  3492. /* Special instructions do their own operand decoding. */
  3493. default:
  3494. op->type = OP_NONE; /* Disable writeback. */
  3495. break;
  3496. }
  3497. done:
  3498. return rc;
  3499. }
  3500. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3501. {
  3502. int rc = X86EMUL_CONTINUE;
  3503. int mode = ctxt->mode;
  3504. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3505. bool op_prefix = false;
  3506. struct opcode opcode;
  3507. ctxt->memop.type = OP_NONE;
  3508. ctxt->memopp = NULL;
  3509. ctxt->_eip = ctxt->eip;
  3510. ctxt->fetch.start = ctxt->_eip;
  3511. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3512. if (insn_len > 0)
  3513. memcpy(ctxt->fetch.data, insn, insn_len);
  3514. switch (mode) {
  3515. case X86EMUL_MODE_REAL:
  3516. case X86EMUL_MODE_VM86:
  3517. case X86EMUL_MODE_PROT16:
  3518. def_op_bytes = def_ad_bytes = 2;
  3519. break;
  3520. case X86EMUL_MODE_PROT32:
  3521. def_op_bytes = def_ad_bytes = 4;
  3522. break;
  3523. #ifdef CONFIG_X86_64
  3524. case X86EMUL_MODE_PROT64:
  3525. def_op_bytes = 4;
  3526. def_ad_bytes = 8;
  3527. break;
  3528. #endif
  3529. default:
  3530. return EMULATION_FAILED;
  3531. }
  3532. ctxt->op_bytes = def_op_bytes;
  3533. ctxt->ad_bytes = def_ad_bytes;
  3534. /* Legacy prefixes. */
  3535. for (;;) {
  3536. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3537. case 0x66: /* operand-size override */
  3538. op_prefix = true;
  3539. /* switch between 2/4 bytes */
  3540. ctxt->op_bytes = def_op_bytes ^ 6;
  3541. break;
  3542. case 0x67: /* address-size override */
  3543. if (mode == X86EMUL_MODE_PROT64)
  3544. /* switch between 4/8 bytes */
  3545. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3546. else
  3547. /* switch between 2/4 bytes */
  3548. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3549. break;
  3550. case 0x26: /* ES override */
  3551. case 0x2e: /* CS override */
  3552. case 0x36: /* SS override */
  3553. case 0x3e: /* DS override */
  3554. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3555. break;
  3556. case 0x64: /* FS override */
  3557. case 0x65: /* GS override */
  3558. set_seg_override(ctxt, ctxt->b & 7);
  3559. break;
  3560. case 0x40 ... 0x4f: /* REX */
  3561. if (mode != X86EMUL_MODE_PROT64)
  3562. goto done_prefixes;
  3563. ctxt->rex_prefix = ctxt->b;
  3564. continue;
  3565. case 0xf0: /* LOCK */
  3566. ctxt->lock_prefix = 1;
  3567. break;
  3568. case 0xf2: /* REPNE/REPNZ */
  3569. case 0xf3: /* REP/REPE/REPZ */
  3570. ctxt->rep_prefix = ctxt->b;
  3571. break;
  3572. default:
  3573. goto done_prefixes;
  3574. }
  3575. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3576. ctxt->rex_prefix = 0;
  3577. }
  3578. done_prefixes:
  3579. /* REX prefix. */
  3580. if (ctxt->rex_prefix & 8)
  3581. ctxt->op_bytes = 8; /* REX.W */
  3582. /* Opcode byte(s). */
  3583. opcode = opcode_table[ctxt->b];
  3584. /* Two-byte opcode? */
  3585. if (ctxt->b == 0x0f) {
  3586. ctxt->twobyte = 1;
  3587. ctxt->b = insn_fetch(u8, ctxt);
  3588. opcode = twobyte_table[ctxt->b];
  3589. }
  3590. ctxt->d = opcode.flags;
  3591. if (ctxt->d & ModRM)
  3592. ctxt->modrm = insn_fetch(u8, ctxt);
  3593. while (ctxt->d & GroupMask) {
  3594. switch (ctxt->d & GroupMask) {
  3595. case Group:
  3596. goffset = (ctxt->modrm >> 3) & 7;
  3597. opcode = opcode.u.group[goffset];
  3598. break;
  3599. case GroupDual:
  3600. goffset = (ctxt->modrm >> 3) & 7;
  3601. if ((ctxt->modrm >> 6) == 3)
  3602. opcode = opcode.u.gdual->mod3[goffset];
  3603. else
  3604. opcode = opcode.u.gdual->mod012[goffset];
  3605. break;
  3606. case RMExt:
  3607. goffset = ctxt->modrm & 7;
  3608. opcode = opcode.u.group[goffset];
  3609. break;
  3610. case Prefix:
  3611. if (ctxt->rep_prefix && op_prefix)
  3612. return EMULATION_FAILED;
  3613. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3614. switch (simd_prefix) {
  3615. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3616. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3617. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3618. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3619. }
  3620. break;
  3621. default:
  3622. return EMULATION_FAILED;
  3623. }
  3624. ctxt->d &= ~(u64)GroupMask;
  3625. ctxt->d |= opcode.flags;
  3626. }
  3627. ctxt->execute = opcode.u.execute;
  3628. ctxt->check_perm = opcode.check_perm;
  3629. ctxt->intercept = opcode.intercept;
  3630. /* Unrecognised? */
  3631. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3632. return EMULATION_FAILED;
  3633. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3634. return EMULATION_FAILED;
  3635. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3636. ctxt->op_bytes = 8;
  3637. if (ctxt->d & Op3264) {
  3638. if (mode == X86EMUL_MODE_PROT64)
  3639. ctxt->op_bytes = 8;
  3640. else
  3641. ctxt->op_bytes = 4;
  3642. }
  3643. if (ctxt->d & Sse)
  3644. ctxt->op_bytes = 16;
  3645. else if (ctxt->d & Mmx)
  3646. ctxt->op_bytes = 8;
  3647. /* ModRM and SIB bytes. */
  3648. if (ctxt->d & ModRM) {
  3649. rc = decode_modrm(ctxt, &ctxt->memop);
  3650. if (!ctxt->has_seg_override)
  3651. set_seg_override(ctxt, ctxt->modrm_seg);
  3652. } else if (ctxt->d & MemAbs)
  3653. rc = decode_abs(ctxt, &ctxt->memop);
  3654. if (rc != X86EMUL_CONTINUE)
  3655. goto done;
  3656. if (!ctxt->has_seg_override)
  3657. set_seg_override(ctxt, VCPU_SREG_DS);
  3658. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3659. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3660. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3661. /*
  3662. * Decode and fetch the source operand: register, memory
  3663. * or immediate.
  3664. */
  3665. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3666. if (rc != X86EMUL_CONTINUE)
  3667. goto done;
  3668. /*
  3669. * Decode and fetch the second source operand: register, memory
  3670. * or immediate.
  3671. */
  3672. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3673. if (rc != X86EMUL_CONTINUE)
  3674. goto done;
  3675. /* Decode and fetch the destination operand: register or memory. */
  3676. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3677. done:
  3678. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3679. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3680. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3681. }
  3682. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3683. {
  3684. return ctxt->d & PageTable;
  3685. }
  3686. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3687. {
  3688. /* The second termination condition only applies for REPE
  3689. * and REPNE. Test if the repeat string operation prefix is
  3690. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3691. * corresponding termination condition according to:
  3692. * - if REPE/REPZ and ZF = 0 then done
  3693. * - if REPNE/REPNZ and ZF = 1 then done
  3694. */
  3695. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3696. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3697. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3698. ((ctxt->eflags & EFLG_ZF) == 0))
  3699. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3700. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3701. return true;
  3702. return false;
  3703. }
  3704. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3705. {
  3706. bool fault = false;
  3707. ctxt->ops->get_fpu(ctxt);
  3708. asm volatile("1: fwait \n\t"
  3709. "2: \n\t"
  3710. ".pushsection .fixup,\"ax\" \n\t"
  3711. "3: \n\t"
  3712. "movb $1, %[fault] \n\t"
  3713. "jmp 2b \n\t"
  3714. ".popsection \n\t"
  3715. _ASM_EXTABLE(1b, 3b)
  3716. : [fault]"+qm"(fault));
  3717. ctxt->ops->put_fpu(ctxt);
  3718. if (unlikely(fault))
  3719. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3720. return X86EMUL_CONTINUE;
  3721. }
  3722. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3723. struct operand *op)
  3724. {
  3725. if (op->type == OP_MM)
  3726. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3727. }
  3728. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3729. {
  3730. struct x86_emulate_ops *ops = ctxt->ops;
  3731. int rc = X86EMUL_CONTINUE;
  3732. int saved_dst_type = ctxt->dst.type;
  3733. ctxt->mem_read.pos = 0;
  3734. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3735. rc = emulate_ud(ctxt);
  3736. goto done;
  3737. }
  3738. /* LOCK prefix is allowed only with some instructions */
  3739. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3740. rc = emulate_ud(ctxt);
  3741. goto done;
  3742. }
  3743. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3744. rc = emulate_ud(ctxt);
  3745. goto done;
  3746. }
  3747. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3748. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3749. rc = emulate_ud(ctxt);
  3750. goto done;
  3751. }
  3752. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3753. rc = emulate_nm(ctxt);
  3754. goto done;
  3755. }
  3756. if (ctxt->d & Mmx) {
  3757. rc = flush_pending_x87_faults(ctxt);
  3758. if (rc != X86EMUL_CONTINUE)
  3759. goto done;
  3760. /*
  3761. * Now that we know the fpu is exception safe, we can fetch
  3762. * operands from it.
  3763. */
  3764. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3765. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3766. if (!(ctxt->d & Mov))
  3767. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3768. }
  3769. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3770. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3771. X86_ICPT_PRE_EXCEPT);
  3772. if (rc != X86EMUL_CONTINUE)
  3773. goto done;
  3774. }
  3775. /* Privileged instruction can be executed only in CPL=0 */
  3776. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3777. rc = emulate_gp(ctxt, 0);
  3778. goto done;
  3779. }
  3780. /* Instruction can only be executed in protected mode */
  3781. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3782. rc = emulate_ud(ctxt);
  3783. goto done;
  3784. }
  3785. /* Do instruction specific permission checks */
  3786. if (ctxt->check_perm) {
  3787. rc = ctxt->check_perm(ctxt);
  3788. if (rc != X86EMUL_CONTINUE)
  3789. goto done;
  3790. }
  3791. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3792. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3793. X86_ICPT_POST_EXCEPT);
  3794. if (rc != X86EMUL_CONTINUE)
  3795. goto done;
  3796. }
  3797. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3798. /* All REP prefixes have the same first termination condition */
  3799. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3800. ctxt->eip = ctxt->_eip;
  3801. goto done;
  3802. }
  3803. }
  3804. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3805. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3806. ctxt->src.valptr, ctxt->src.bytes);
  3807. if (rc != X86EMUL_CONTINUE)
  3808. goto done;
  3809. ctxt->src.orig_val64 = ctxt->src.val64;
  3810. }
  3811. if (ctxt->src2.type == OP_MEM) {
  3812. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3813. &ctxt->src2.val, ctxt->src2.bytes);
  3814. if (rc != X86EMUL_CONTINUE)
  3815. goto done;
  3816. }
  3817. if ((ctxt->d & DstMask) == ImplicitOps)
  3818. goto special_insn;
  3819. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3820. /* optimisation - avoid slow emulated read if Mov */
  3821. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3822. &ctxt->dst.val, ctxt->dst.bytes);
  3823. if (rc != X86EMUL_CONTINUE)
  3824. goto done;
  3825. }
  3826. ctxt->dst.orig_val = ctxt->dst.val;
  3827. special_insn:
  3828. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3829. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3830. X86_ICPT_POST_MEMACCESS);
  3831. if (rc != X86EMUL_CONTINUE)
  3832. goto done;
  3833. }
  3834. if (ctxt->execute) {
  3835. rc = ctxt->execute(ctxt);
  3836. if (rc != X86EMUL_CONTINUE)
  3837. goto done;
  3838. goto writeback;
  3839. }
  3840. if (ctxt->twobyte)
  3841. goto twobyte_insn;
  3842. switch (ctxt->b) {
  3843. case 0x40 ... 0x47: /* inc r16/r32 */
  3844. emulate_1op(ctxt, "inc");
  3845. break;
  3846. case 0x48 ... 0x4f: /* dec r16/r32 */
  3847. emulate_1op(ctxt, "dec");
  3848. break;
  3849. case 0x63: /* movsxd */
  3850. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3851. goto cannot_emulate;
  3852. ctxt->dst.val = (s32) ctxt->src.val;
  3853. break;
  3854. case 0x70 ... 0x7f: /* jcc (short) */
  3855. if (test_cc(ctxt->b, ctxt->eflags))
  3856. jmp_rel(ctxt, ctxt->src.val);
  3857. break;
  3858. case 0x8d: /* lea r16/r32, m */
  3859. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3860. break;
  3861. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3862. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3863. break;
  3864. rc = em_xchg(ctxt);
  3865. break;
  3866. case 0x98: /* cbw/cwde/cdqe */
  3867. switch (ctxt->op_bytes) {
  3868. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3869. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3870. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3871. }
  3872. break;
  3873. case 0xc0 ... 0xc1:
  3874. rc = em_grp2(ctxt);
  3875. break;
  3876. case 0xcc: /* int3 */
  3877. rc = emulate_int(ctxt, 3);
  3878. break;
  3879. case 0xcd: /* int n */
  3880. rc = emulate_int(ctxt, ctxt->src.val);
  3881. break;
  3882. case 0xce: /* into */
  3883. if (ctxt->eflags & EFLG_OF)
  3884. rc = emulate_int(ctxt, 4);
  3885. break;
  3886. case 0xd0 ... 0xd1: /* Grp2 */
  3887. rc = em_grp2(ctxt);
  3888. break;
  3889. case 0xd2 ... 0xd3: /* Grp2 */
  3890. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3891. rc = em_grp2(ctxt);
  3892. break;
  3893. case 0xe9: /* jmp rel */
  3894. case 0xeb: /* jmp rel short */
  3895. jmp_rel(ctxt, ctxt->src.val);
  3896. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3897. break;
  3898. case 0xf4: /* hlt */
  3899. ctxt->ops->halt(ctxt);
  3900. break;
  3901. case 0xf5: /* cmc */
  3902. /* complement carry flag from eflags reg */
  3903. ctxt->eflags ^= EFLG_CF;
  3904. break;
  3905. case 0xf8: /* clc */
  3906. ctxt->eflags &= ~EFLG_CF;
  3907. break;
  3908. case 0xf9: /* stc */
  3909. ctxt->eflags |= EFLG_CF;
  3910. break;
  3911. case 0xfc: /* cld */
  3912. ctxt->eflags &= ~EFLG_DF;
  3913. break;
  3914. case 0xfd: /* std */
  3915. ctxt->eflags |= EFLG_DF;
  3916. break;
  3917. default:
  3918. goto cannot_emulate;
  3919. }
  3920. if (rc != X86EMUL_CONTINUE)
  3921. goto done;
  3922. writeback:
  3923. rc = writeback(ctxt);
  3924. if (rc != X86EMUL_CONTINUE)
  3925. goto done;
  3926. /*
  3927. * restore dst type in case the decoding will be reused
  3928. * (happens for string instruction )
  3929. */
  3930. ctxt->dst.type = saved_dst_type;
  3931. if ((ctxt->d & SrcMask) == SrcSI)
  3932. string_addr_inc(ctxt, seg_override(ctxt),
  3933. VCPU_REGS_RSI, &ctxt->src);
  3934. if ((ctxt->d & DstMask) == DstDI)
  3935. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3936. &ctxt->dst);
  3937. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3938. struct read_cache *r = &ctxt->io_read;
  3939. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3940. if (!string_insn_completed(ctxt)) {
  3941. /*
  3942. * Re-enter guest when pio read ahead buffer is empty
  3943. * or, if it is not used, after each 1024 iteration.
  3944. */
  3945. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3946. (r->end == 0 || r->end != r->pos)) {
  3947. /*
  3948. * Reset read cache. Usually happens before
  3949. * decode, but since instruction is restarted
  3950. * we have to do it here.
  3951. */
  3952. ctxt->mem_read.end = 0;
  3953. return EMULATION_RESTART;
  3954. }
  3955. goto done; /* skip rip writeback */
  3956. }
  3957. }
  3958. ctxt->eip = ctxt->_eip;
  3959. done:
  3960. if (rc == X86EMUL_PROPAGATE_FAULT)
  3961. ctxt->have_exception = true;
  3962. if (rc == X86EMUL_INTERCEPTED)
  3963. return EMULATION_INTERCEPTED;
  3964. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3965. twobyte_insn:
  3966. switch (ctxt->b) {
  3967. case 0x09: /* wbinvd */
  3968. (ctxt->ops->wbinvd)(ctxt);
  3969. break;
  3970. case 0x08: /* invd */
  3971. case 0x0d: /* GrpP (prefetch) */
  3972. case 0x18: /* Grp16 (prefetch/nop) */
  3973. break;
  3974. case 0x20: /* mov cr, reg */
  3975. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3976. break;
  3977. case 0x21: /* mov from dr to reg */
  3978. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3979. break;
  3980. case 0x40 ... 0x4f: /* cmov */
  3981. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3982. if (!test_cc(ctxt->b, ctxt->eflags))
  3983. ctxt->dst.type = OP_NONE; /* no writeback */
  3984. break;
  3985. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3986. if (test_cc(ctxt->b, ctxt->eflags))
  3987. jmp_rel(ctxt, ctxt->src.val);
  3988. break;
  3989. case 0x90 ... 0x9f: /* setcc r/m8 */
  3990. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3991. break;
  3992. case 0xa4: /* shld imm8, r, r/m */
  3993. case 0xa5: /* shld cl, r, r/m */
  3994. emulate_2op_cl(ctxt, "shld");
  3995. break;
  3996. case 0xac: /* shrd imm8, r, r/m */
  3997. case 0xad: /* shrd cl, r, r/m */
  3998. emulate_2op_cl(ctxt, "shrd");
  3999. break;
  4000. case 0xae: /* clflush */
  4001. break;
  4002. case 0xb6 ... 0xb7: /* movzx */
  4003. ctxt->dst.bytes = ctxt->op_bytes;
  4004. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4005. : (u16) ctxt->src.val;
  4006. break;
  4007. case 0xbe ... 0xbf: /* movsx */
  4008. ctxt->dst.bytes = ctxt->op_bytes;
  4009. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4010. (s16) ctxt->src.val;
  4011. break;
  4012. case 0xc0 ... 0xc1: /* xadd */
  4013. emulate_2op_SrcV(ctxt, "add");
  4014. /* Write back the register source. */
  4015. ctxt->src.val = ctxt->dst.orig_val;
  4016. write_register_operand(&ctxt->src);
  4017. break;
  4018. case 0xc3: /* movnti */
  4019. ctxt->dst.bytes = ctxt->op_bytes;
  4020. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4021. (u64) ctxt->src.val;
  4022. break;
  4023. default:
  4024. goto cannot_emulate;
  4025. }
  4026. if (rc != X86EMUL_CONTINUE)
  4027. goto done;
  4028. goto writeback;
  4029. cannot_emulate:
  4030. return EMULATION_FAILED;
  4031. }