imx51.dtsi 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. gpio0 = &gpio1;
  19. gpio1 = &gpio2;
  20. gpio2 = &gpio3;
  21. gpio3 = &gpio4;
  22. };
  23. tzic: tz-interrupt-controller@e0000000 {
  24. compatible = "fsl,imx51-tzic", "fsl,tzic";
  25. interrupt-controller;
  26. #interrupt-cells = <1>;
  27. reg = <0xe0000000 0x4000>;
  28. };
  29. clocks {
  30. #address-cells = <1>;
  31. #size-cells = <0>;
  32. ckil {
  33. compatible = "fsl,imx-ckil", "fixed-clock";
  34. clock-frequency = <32768>;
  35. };
  36. ckih1 {
  37. compatible = "fsl,imx-ckih1", "fixed-clock";
  38. clock-frequency = <22579200>;
  39. };
  40. ckih2 {
  41. compatible = "fsl,imx-ckih2", "fixed-clock";
  42. clock-frequency = <0>;
  43. };
  44. osc {
  45. compatible = "fsl,imx-osc", "fixed-clock";
  46. clock-frequency = <24000000>;
  47. };
  48. };
  49. soc {
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. compatible = "simple-bus";
  53. interrupt-parent = <&tzic>;
  54. ranges;
  55. aips@70000000 { /* AIPS1 */
  56. compatible = "fsl,aips-bus", "simple-bus";
  57. #address-cells = <1>;
  58. #size-cells = <1>;
  59. reg = <0x70000000 0x10000000>;
  60. ranges;
  61. spba@70000000 {
  62. compatible = "fsl,spba-bus", "simple-bus";
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. reg = <0x70000000 0x40000>;
  66. ranges;
  67. esdhc@70004000 { /* ESDHC1 */
  68. compatible = "fsl,imx51-esdhc";
  69. reg = <0x70004000 0x4000>;
  70. interrupts = <1>;
  71. status = "disabled";
  72. };
  73. esdhc@70008000 { /* ESDHC2 */
  74. compatible = "fsl,imx51-esdhc";
  75. reg = <0x70008000 0x4000>;
  76. interrupts = <2>;
  77. status = "disabled";
  78. };
  79. uart3: serial@7000c000 {
  80. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  81. reg = <0x7000c000 0x4000>;
  82. interrupts = <33>;
  83. status = "disabled";
  84. };
  85. ecspi@70010000 { /* ECSPI1 */
  86. #address-cells = <1>;
  87. #size-cells = <0>;
  88. compatible = "fsl,imx51-ecspi";
  89. reg = <0x70010000 0x4000>;
  90. interrupts = <36>;
  91. status = "disabled";
  92. };
  93. ssi2: ssi@70014000 {
  94. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  95. reg = <0x70014000 0x4000>;
  96. interrupts = <30>;
  97. fsl,fifo-depth = <15>;
  98. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  99. status = "disabled";
  100. };
  101. esdhc@70020000 { /* ESDHC3 */
  102. compatible = "fsl,imx51-esdhc";
  103. reg = <0x70020000 0x4000>;
  104. interrupts = <3>;
  105. status = "disabled";
  106. };
  107. esdhc@70024000 { /* ESDHC4 */
  108. compatible = "fsl,imx51-esdhc";
  109. reg = <0x70024000 0x4000>;
  110. interrupts = <4>;
  111. status = "disabled";
  112. };
  113. };
  114. gpio1: gpio@73f84000 {
  115. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  116. reg = <0x73f84000 0x4000>;
  117. interrupts = <50 51>;
  118. gpio-controller;
  119. #gpio-cells = <2>;
  120. interrupt-controller;
  121. #interrupt-cells = <2>;
  122. };
  123. gpio2: gpio@73f88000 {
  124. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  125. reg = <0x73f88000 0x4000>;
  126. interrupts = <52 53>;
  127. gpio-controller;
  128. #gpio-cells = <2>;
  129. interrupt-controller;
  130. #interrupt-cells = <2>;
  131. };
  132. gpio3: gpio@73f8c000 {
  133. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  134. reg = <0x73f8c000 0x4000>;
  135. interrupts = <54 55>;
  136. gpio-controller;
  137. #gpio-cells = <2>;
  138. interrupt-controller;
  139. #interrupt-cells = <2>;
  140. };
  141. gpio4: gpio@73f90000 {
  142. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  143. reg = <0x73f90000 0x4000>;
  144. interrupts = <56 57>;
  145. gpio-controller;
  146. #gpio-cells = <2>;
  147. interrupt-controller;
  148. #interrupt-cells = <2>;
  149. };
  150. wdog@73f98000 { /* WDOG1 */
  151. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  152. reg = <0x73f98000 0x4000>;
  153. interrupts = <58>;
  154. status = "disabled";
  155. };
  156. wdog@73f9c000 { /* WDOG2 */
  157. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  158. reg = <0x73f9c000 0x4000>;
  159. interrupts = <59>;
  160. status = "disabled";
  161. };
  162. uart1: serial@73fbc000 {
  163. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  164. reg = <0x73fbc000 0x4000>;
  165. interrupts = <31>;
  166. status = "disabled";
  167. };
  168. uart2: serial@73fc0000 {
  169. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  170. reg = <0x73fc0000 0x4000>;
  171. interrupts = <32>;
  172. status = "disabled";
  173. };
  174. };
  175. aips@80000000 { /* AIPS2 */
  176. compatible = "fsl,aips-bus", "simple-bus";
  177. #address-cells = <1>;
  178. #size-cells = <1>;
  179. reg = <0x80000000 0x10000000>;
  180. ranges;
  181. ecspi@83fac000 { /* ECSPI2 */
  182. #address-cells = <1>;
  183. #size-cells = <0>;
  184. compatible = "fsl,imx51-ecspi";
  185. reg = <0x83fac000 0x4000>;
  186. interrupts = <37>;
  187. status = "disabled";
  188. };
  189. sdma@83fb0000 {
  190. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  191. reg = <0x83fb0000 0x4000>;
  192. interrupts = <6>;
  193. };
  194. cspi@83fc0000 {
  195. #address-cells = <1>;
  196. #size-cells = <0>;
  197. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  198. reg = <0x83fc0000 0x4000>;
  199. interrupts = <38>;
  200. status = "disabled";
  201. };
  202. i2c@83fc4000 { /* I2C2 */
  203. #address-cells = <1>;
  204. #size-cells = <0>;
  205. compatible = "fsl,imx51-i2c", "fsl,imx1-i2c";
  206. reg = <0x83fc4000 0x4000>;
  207. interrupts = <63>;
  208. status = "disabled";
  209. };
  210. i2c@83fc8000 { /* I2C1 */
  211. #address-cells = <1>;
  212. #size-cells = <0>;
  213. compatible = "fsl,imx51-i2c", "fsl,imx1-i2c";
  214. reg = <0x83fc8000 0x4000>;
  215. interrupts = <62>;
  216. status = "disabled";
  217. };
  218. ssi1: ssi@83fcc000 {
  219. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  220. reg = <0x83fcc000 0x4000>;
  221. interrupts = <29>;
  222. fsl,fifo-depth = <15>;
  223. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  224. status = "disabled";
  225. };
  226. audmux@83fd0000 {
  227. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  228. reg = <0x83fd0000 0x4000>;
  229. status = "disabled";
  230. };
  231. ssi3: ssi@83fe8000 {
  232. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  233. reg = <0x83fe8000 0x4000>;
  234. interrupts = <96>;
  235. fsl,fifo-depth = <15>;
  236. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  237. status = "disabled";
  238. };
  239. ethernet@83fec000 {
  240. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  241. reg = <0x83fec000 0x4000>;
  242. interrupts = <87>;
  243. status = "disabled";
  244. };
  245. };
  246. };
  247. };