io.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * linux/arch/arm/mach-omap2/io.c
  3. *
  4. * OMAP2 I/O mapping code
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Copyright (C) 2007-2009 Texas Instruments
  8. *
  9. * Author:
  10. * Juha Yrjola <juha.yrjola@nokia.com>
  11. * Syed Khasim <x0khasim@ti.com>
  12. *
  13. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <asm/tlb.h>
  25. #include <asm/mach/map.h>
  26. #include <mach/mux.h>
  27. #include <mach/omapfb.h>
  28. #include <mach/sram.h>
  29. #include <mach/sdrc.h>
  30. #include <mach/gpmc.h>
  31. #ifndef CONFIG_ARCH_OMAP4 /* FIXME: Remove this once clkdev is ready */
  32. #include "clock.h"
  33. #include <mach/omap-pm.h>
  34. #include <mach/powerdomain.h>
  35. #include "powerdomains.h"
  36. #include <mach/clockdomain.h>
  37. #include "clockdomains.h"
  38. #endif
  39. /*
  40. * The machine specific code may provide the extra mapping besides the
  41. * default mapping provided here.
  42. */
  43. #ifdef CONFIG_ARCH_OMAP24XX
  44. static struct map_desc omap24xx_io_desc[] __initdata = {
  45. {
  46. .virtual = L3_24XX_VIRT,
  47. .pfn = __phys_to_pfn(L3_24XX_PHYS),
  48. .length = L3_24XX_SIZE,
  49. .type = MT_DEVICE
  50. },
  51. {
  52. .virtual = L4_24XX_VIRT,
  53. .pfn = __phys_to_pfn(L4_24XX_PHYS),
  54. .length = L4_24XX_SIZE,
  55. .type = MT_DEVICE
  56. },
  57. };
  58. #ifdef CONFIG_ARCH_OMAP2420
  59. static struct map_desc omap242x_io_desc[] __initdata = {
  60. {
  61. .virtual = DSP_MEM_24XX_VIRT,
  62. .pfn = __phys_to_pfn(DSP_MEM_24XX_PHYS),
  63. .length = DSP_MEM_24XX_SIZE,
  64. .type = MT_DEVICE
  65. },
  66. {
  67. .virtual = DSP_IPI_24XX_VIRT,
  68. .pfn = __phys_to_pfn(DSP_IPI_24XX_PHYS),
  69. .length = DSP_IPI_24XX_SIZE,
  70. .type = MT_DEVICE
  71. },
  72. {
  73. .virtual = DSP_MMU_24XX_VIRT,
  74. .pfn = __phys_to_pfn(DSP_MMU_24XX_PHYS),
  75. .length = DSP_MMU_24XX_SIZE,
  76. .type = MT_DEVICE
  77. },
  78. };
  79. #endif
  80. #ifdef CONFIG_ARCH_OMAP2430
  81. static struct map_desc omap243x_io_desc[] __initdata = {
  82. {
  83. .virtual = L4_WK_243X_VIRT,
  84. .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
  85. .length = L4_WK_243X_SIZE,
  86. .type = MT_DEVICE
  87. },
  88. {
  89. .virtual = OMAP243X_GPMC_VIRT,
  90. .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
  91. .length = OMAP243X_GPMC_SIZE,
  92. .type = MT_DEVICE
  93. },
  94. {
  95. .virtual = OMAP243X_SDRC_VIRT,
  96. .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
  97. .length = OMAP243X_SDRC_SIZE,
  98. .type = MT_DEVICE
  99. },
  100. {
  101. .virtual = OMAP243X_SMS_VIRT,
  102. .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
  103. .length = OMAP243X_SMS_SIZE,
  104. .type = MT_DEVICE
  105. },
  106. };
  107. #endif
  108. #endif
  109. #ifdef CONFIG_ARCH_OMAP34XX
  110. static struct map_desc omap34xx_io_desc[] __initdata = {
  111. {
  112. .virtual = L3_34XX_VIRT,
  113. .pfn = __phys_to_pfn(L3_34XX_PHYS),
  114. .length = L3_34XX_SIZE,
  115. .type = MT_DEVICE
  116. },
  117. {
  118. .virtual = L4_34XX_VIRT,
  119. .pfn = __phys_to_pfn(L4_34XX_PHYS),
  120. .length = L4_34XX_SIZE,
  121. .type = MT_DEVICE
  122. },
  123. {
  124. .virtual = L4_WK_34XX_VIRT,
  125. .pfn = __phys_to_pfn(L4_WK_34XX_PHYS),
  126. .length = L4_WK_34XX_SIZE,
  127. .type = MT_DEVICE
  128. },
  129. {
  130. .virtual = OMAP34XX_GPMC_VIRT,
  131. .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
  132. .length = OMAP34XX_GPMC_SIZE,
  133. .type = MT_DEVICE
  134. },
  135. {
  136. .virtual = OMAP343X_SMS_VIRT,
  137. .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
  138. .length = OMAP343X_SMS_SIZE,
  139. .type = MT_DEVICE
  140. },
  141. {
  142. .virtual = OMAP343X_SDRC_VIRT,
  143. .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
  144. .length = OMAP343X_SDRC_SIZE,
  145. .type = MT_DEVICE
  146. },
  147. {
  148. .virtual = L4_PER_34XX_VIRT,
  149. .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
  150. .length = L4_PER_34XX_SIZE,
  151. .type = MT_DEVICE
  152. },
  153. {
  154. .virtual = L4_EMU_34XX_VIRT,
  155. .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
  156. .length = L4_EMU_34XX_SIZE,
  157. .type = MT_DEVICE
  158. },
  159. };
  160. #endif
  161. #ifdef CONFIG_ARCH_OMAP4
  162. static struct map_desc omap44xx_io_desc[] __initdata = {
  163. {
  164. .virtual = L3_44XX_VIRT,
  165. .pfn = __phys_to_pfn(L3_44XX_PHYS),
  166. .length = L3_44XX_SIZE,
  167. .type = MT_DEVICE,
  168. },
  169. {
  170. .virtual = L4_44XX_VIRT,
  171. .pfn = __phys_to_pfn(L4_44XX_PHYS),
  172. .length = L4_44XX_SIZE,
  173. .type = MT_DEVICE,
  174. },
  175. {
  176. .virtual = L4_WK_44XX_VIRT,
  177. .pfn = __phys_to_pfn(L4_WK_44XX_PHYS),
  178. .length = L4_WK_44XX_SIZE,
  179. .type = MT_DEVICE,
  180. },
  181. {
  182. .virtual = OMAP44XX_GPMC_VIRT,
  183. .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS),
  184. .length = OMAP44XX_GPMC_SIZE,
  185. .type = MT_DEVICE,
  186. },
  187. {
  188. .virtual = L4_PER_44XX_VIRT,
  189. .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
  190. .length = L4_PER_44XX_SIZE,
  191. .type = MT_DEVICE,
  192. },
  193. {
  194. .virtual = L4_EMU_44XX_VIRT,
  195. .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS),
  196. .length = L4_EMU_44XX_SIZE,
  197. .type = MT_DEVICE,
  198. },
  199. };
  200. #endif
  201. void __init omap2_map_common_io(void)
  202. {
  203. #if defined(CONFIG_ARCH_OMAP2420)
  204. iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
  205. iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
  206. #endif
  207. #if defined(CONFIG_ARCH_OMAP2430)
  208. iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
  209. iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
  210. #endif
  211. #if defined(CONFIG_ARCH_OMAP34XX)
  212. iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
  213. #endif
  214. #if defined(CONFIG_ARCH_OMAP4)
  215. iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
  216. #endif
  217. /* Normally devicemaps_init() would flush caches and tlb after
  218. * mdesc->map_io(), but we must also do it here because of the CPU
  219. * revision check below.
  220. */
  221. local_flush_tlb_all();
  222. flush_cache_all();
  223. omap2_check_revision();
  224. omap_sram_init();
  225. omapfb_reserve_sdram();
  226. }
  227. /*
  228. * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
  229. *
  230. * Sets the CORE DPLL3 M2 divider to the same value that it's at
  231. * currently. This has the effect of setting the SDRC SDRAM AC timing
  232. * registers to the values currently defined by the kernel. Currently
  233. * only defined for OMAP3; will return 0 if called on OMAP2. Returns
  234. * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
  235. * or passes along the return value of clk_set_rate().
  236. */
  237. static int __init _omap2_init_reprogram_sdrc(void)
  238. {
  239. struct clk *dpll3_m2_ck;
  240. int v = -EINVAL;
  241. long rate;
  242. if (!cpu_is_omap34xx())
  243. return 0;
  244. dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
  245. if (!dpll3_m2_ck)
  246. return -EINVAL;
  247. rate = clk_get_rate(dpll3_m2_ck);
  248. pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
  249. v = clk_set_rate(dpll3_m2_ck, rate);
  250. if (v)
  251. pr_err("dpll3_m2_clk rate change failed: %d\n", v);
  252. clk_put(dpll3_m2_ck);
  253. return v;
  254. }
  255. void __init omap2_init_common_hw(struct omap_sdrc_params *sdrc_cs0,
  256. struct omap_sdrc_params *sdrc_cs1)
  257. {
  258. omap2_mux_init();
  259. #ifndef CONFIG_ARCH_OMAP4 /* FIXME: Remove this once the clkdev is ready */
  260. /* The OPP tables have to be registered before a clk init */
  261. omap_pm_if_early_init(mpu_opps, dsp_opps, l3_opps);
  262. pwrdm_init(powerdomains_omap);
  263. clkdm_init(clockdomains_omap, clkdm_pwrdm_autodeps);
  264. omap2_clk_init();
  265. omap_pm_if_init();
  266. omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
  267. _omap2_init_reprogram_sdrc();
  268. #endif
  269. gpmc_init();
  270. }