rd88f5182-setup.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. /*
  2. * arch/arm/mach-orion/rd88f5182-setup.c
  3. *
  4. * Marvell Orion-NAS Reference Design Setup
  5. *
  6. * Maintainer: Ronen Shitrit <rshitrit@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pci.h>
  16. #include <linux/irq.h>
  17. #include <linux/mtd/physmap.h>
  18. #include <linux/mv643xx_eth.h>
  19. #include <linux/i2c.h>
  20. #include <asm/mach-types.h>
  21. #include <asm/gpio.h>
  22. #include <asm/leds.h>
  23. #include <asm/mach/arch.h>
  24. #include <asm/mach/pci.h>
  25. #include <asm/arch/orion.h>
  26. #include <asm/arch/platform.h>
  27. #include "common.h"
  28. /*****************************************************************************
  29. * RD-88F5182 Info
  30. ****************************************************************************/
  31. /*
  32. * 512K NOR flash Device bus boot chip select
  33. */
  34. #define RD88F5182_NOR_BOOT_BASE 0xf4000000
  35. #define RD88F5182_NOR_BOOT_SIZE SZ_512K
  36. /*
  37. * 16M NOR flash on Device bus chip select 1
  38. */
  39. #define RD88F5182_NOR_BASE 0xfc000000
  40. #define RD88F5182_NOR_SIZE SZ_16M
  41. /*
  42. * PCI
  43. */
  44. #define RD88F5182_PCI_SLOT0_OFFS 7
  45. #define RD88F5182_PCI_SLOT0_IRQ_A_PIN 7
  46. #define RD88F5182_PCI_SLOT0_IRQ_B_PIN 6
  47. /*
  48. * GPIO Debug LED
  49. */
  50. #define RD88F5182_GPIO_DBG_LED 0
  51. /*****************************************************************************
  52. * 16M NOR Flash on Device bus CS1
  53. ****************************************************************************/
  54. static struct physmap_flash_data rd88f5182_nor_flash_data = {
  55. .width = 1,
  56. };
  57. static struct resource rd88f5182_nor_flash_resource = {
  58. .flags = IORESOURCE_MEM,
  59. .start = RD88F5182_NOR_BASE,
  60. .end = RD88F5182_NOR_BASE + RD88F5182_NOR_SIZE - 1,
  61. };
  62. static struct platform_device rd88f5182_nor_flash = {
  63. .name = "physmap-flash",
  64. .id = 0,
  65. .dev = {
  66. .platform_data = &rd88f5182_nor_flash_data,
  67. },
  68. .num_resources = 1,
  69. .resource = &rd88f5182_nor_flash_resource,
  70. };
  71. #ifdef CONFIG_LEDS
  72. /*****************************************************************************
  73. * Use GPIO debug led as CPU active indication
  74. ****************************************************************************/
  75. static void rd88f5182_dbgled_event(led_event_t evt)
  76. {
  77. int val;
  78. if (evt == led_idle_end)
  79. val = 1;
  80. else if (evt == led_idle_start)
  81. val = 0;
  82. else
  83. return;
  84. gpio_set_value(RD88F5182_GPIO_DBG_LED, val);
  85. }
  86. static int __init rd88f5182_dbgled_init(void)
  87. {
  88. int pin;
  89. if (machine_is_rd88f5182()) {
  90. pin = RD88F5182_GPIO_DBG_LED;
  91. if (gpio_request(pin, "DBGLED") == 0) {
  92. if (gpio_direction_output(pin, 0) != 0) {
  93. printk(KERN_ERR "rd88f5182_dbgled_init failed "
  94. "to set output pin %d\n", pin);
  95. gpio_free(pin);
  96. return 0;
  97. }
  98. } else {
  99. printk(KERN_ERR "rd88f5182_dbgled_init failed "
  100. "to request gpio %d\n", pin);
  101. return 0;
  102. }
  103. leds_event = rd88f5182_dbgled_event;
  104. }
  105. return 0;
  106. }
  107. __initcall(rd88f5182_dbgled_init);
  108. #endif
  109. /*****************************************************************************
  110. * PCI
  111. ****************************************************************************/
  112. void __init rd88f5182_pci_preinit(void)
  113. {
  114. int pin;
  115. /*
  116. * Configure PCI GPIO IRQ pins
  117. */
  118. pin = RD88F5182_PCI_SLOT0_IRQ_A_PIN;
  119. if (gpio_request(pin, "PCI IntA") == 0) {
  120. if (gpio_direction_input(pin) == 0) {
  121. set_irq_type(gpio_to_irq(pin), IRQT_LOW);
  122. } else {
  123. printk(KERN_ERR "rd88f5182_pci_preinit faield to "
  124. "set_irq_type pin %d\n", pin);
  125. gpio_free(pin);
  126. }
  127. } else {
  128. printk(KERN_ERR "rd88f5182_pci_preinit failed to request gpio %d\n", pin);
  129. }
  130. pin = RD88F5182_PCI_SLOT0_IRQ_B_PIN;
  131. if (gpio_request(pin, "PCI IntB") == 0) {
  132. if (gpio_direction_input(pin) == 0) {
  133. set_irq_type(gpio_to_irq(pin), IRQT_LOW);
  134. } else {
  135. printk(KERN_ERR "rd88f5182_pci_preinit faield to "
  136. "set_irq_type pin %d\n", pin);
  137. gpio_free(pin);
  138. }
  139. } else {
  140. printk(KERN_ERR "rd88f5182_pci_preinit failed to gpio_request %d\n", pin);
  141. }
  142. }
  143. static int __init rd88f5182_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  144. {
  145. /*
  146. * PCI-E isn't used on the RD2
  147. */
  148. if (dev->bus->number == orion_pcie_local_bus_nr())
  149. return IRQ_ORION_PCIE0_INT;
  150. /*
  151. * PCI IRQs are connected via GPIOs
  152. */
  153. switch (slot - RD88F5182_PCI_SLOT0_OFFS) {
  154. case 0:
  155. if (pin == 1)
  156. return gpio_to_irq(RD88F5182_PCI_SLOT0_IRQ_A_PIN);
  157. else
  158. return gpio_to_irq(RD88F5182_PCI_SLOT0_IRQ_B_PIN);
  159. default:
  160. return -1;
  161. }
  162. }
  163. static struct hw_pci rd88f5182_pci __initdata = {
  164. .nr_controllers = 2,
  165. .preinit = rd88f5182_pci_preinit,
  166. .swizzle = pci_std_swizzle,
  167. .setup = orion_pci_sys_setup,
  168. .scan = orion_pci_sys_scan_bus,
  169. .map_irq = rd88f5182_pci_map_irq,
  170. };
  171. static int __init rd88f5182_pci_init(void)
  172. {
  173. if (machine_is_rd88f5182())
  174. pci_common_init(&rd88f5182_pci);
  175. return 0;
  176. }
  177. subsys_initcall(rd88f5182_pci_init);
  178. /*****************************************************************************
  179. * Ethernet
  180. ****************************************************************************/
  181. static struct mv643xx_eth_platform_data rd88f5182_eth_data = {
  182. .phy_addr = 8,
  183. .force_phy_addr = 1,
  184. };
  185. /*****************************************************************************
  186. * RTC DS1338 on I2C bus
  187. ****************************************************************************/
  188. static struct i2c_board_info __initdata rd88f5182_i2c_rtc = {
  189. .driver_name = "rtc-ds1307",
  190. .type = "ds1338",
  191. .addr = 0x68,
  192. };
  193. /*****************************************************************************
  194. * General Setup
  195. ****************************************************************************/
  196. static struct platform_device *rd88f5182_devices[] __initdata = {
  197. &rd88f5182_nor_flash,
  198. };
  199. static void __init rd88f5182_init(void)
  200. {
  201. /*
  202. * Setup basic Orion functions. Need to be called early.
  203. */
  204. orion_init();
  205. /*
  206. * Setup the CPU address decode windows for our devices
  207. */
  208. orion_setup_cpu_win(ORION_DEV_BOOT, RD88F5182_NOR_BOOT_BASE,
  209. RD88F5182_NOR_BOOT_SIZE, -1);
  210. orion_setup_cpu_win(ORION_DEV1, RD88F5182_NOR_BASE,
  211. RD88F5182_NOR_SIZE, -1);
  212. /*
  213. * Open a special address decode windows for the PCIE WA.
  214. */
  215. orion_write(ORION_REGS_BASE | 0x20074, ORION_PCIE_WA_BASE);
  216. orion_write(ORION_REGS_BASE | 0x20070, (0x7941 |
  217. (((ORION_PCIE_WA_SIZE >> 16) - 1)) << 16));
  218. /*
  219. * Setup Multiplexing Pins --
  220. * MPP[0] Debug Led (GPIO - Out)
  221. * MPP[1] Debug Led (GPIO - Out)
  222. * MPP[2] N/A
  223. * MPP[3] RTC_Int (GPIO - In)
  224. * MPP[4] GPIO
  225. * MPP[5] GPIO
  226. * MPP[6] PCI_intA (GPIO - In)
  227. * MPP[7] PCI_intB (GPIO - In)
  228. * MPP[8-11] N/A
  229. * MPP[12] SATA 0 presence Indication
  230. * MPP[13] SATA 1 presence Indication
  231. * MPP[14] SATA 0 active Indication
  232. * MPP[15] SATA 1 active indication
  233. * MPP[16-19] Not used
  234. * MPP[20] PCI Clock to MV88F5182
  235. * MPP[21] PCI Clock to mini PCI CON11
  236. * MPP[22] USB 0 over current indication
  237. * MPP[23] USB 1 over current indication
  238. * MPP[24] USB 1 over current enable
  239. * MPP[25] USB 0 over current enable
  240. */
  241. orion_write(MPP_0_7_CTRL, 0x00000003);
  242. orion_write(MPP_8_15_CTRL, 0x55550000);
  243. orion_write(MPP_16_19_CTRL, 0x5555);
  244. orion_gpio_set_valid_pins(0x000000fb);
  245. platform_add_devices(rd88f5182_devices, ARRAY_SIZE(rd88f5182_devices));
  246. i2c_register_board_info(0, &rd88f5182_i2c_rtc, 1);
  247. orion_eth_init(&rd88f5182_eth_data);
  248. }
  249. MACHINE_START(RD88F5182, "Marvell Orion-NAS Reference Design")
  250. /* Maintainer: Ronen Shitrit <rshitrit@marvell.com> */
  251. .phys_io = ORION_REGS_BASE,
  252. .io_pg_offst = ((ORION_REGS_BASE) >> 18) & 0xFFFC,
  253. .boot_params = 0x00000100,
  254. .init_machine = rd88f5182_init,
  255. .map_io = orion_map_io,
  256. .init_irq = orion_init_irq,
  257. .timer = &orion_timer,
  258. MACHINE_END