nuvoton-cir.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243
  1. /*
  2. * Driver for Nuvoton Technology Corporation w83667hg/w83677hg-i CIR
  3. *
  4. * Copyright (C) 2010 Jarod Wilson <jarod@redhat.com>
  5. * Copyright (C) 2009 Nuvoton PS Team
  6. *
  7. * Special thanks to Nuvoton for providing hardware, spec sheets and
  8. * sample code upon which portions of this driver are based. Indirect
  9. * thanks also to Maxim Levitsky, whose ene_ir driver this driver is
  10. * modeled after.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of the
  15. * License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful, but
  18. * WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  20. * General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
  25. * USA
  26. */
  27. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/pnp.h>
  31. #include <linux/io.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/sched.h>
  34. #include <linux/slab.h>
  35. #include <media/rc-core.h>
  36. #include <linux/pci_ids.h>
  37. #include "nuvoton-cir.h"
  38. /* write val to config reg */
  39. static inline void nvt_cr_write(struct nvt_dev *nvt, u8 val, u8 reg)
  40. {
  41. outb(reg, nvt->cr_efir);
  42. outb(val, nvt->cr_efdr);
  43. }
  44. /* read val from config reg */
  45. static inline u8 nvt_cr_read(struct nvt_dev *nvt, u8 reg)
  46. {
  47. outb(reg, nvt->cr_efir);
  48. return inb(nvt->cr_efdr);
  49. }
  50. /* update config register bit without changing other bits */
  51. static inline void nvt_set_reg_bit(struct nvt_dev *nvt, u8 val, u8 reg)
  52. {
  53. u8 tmp = nvt_cr_read(nvt, reg) | val;
  54. nvt_cr_write(nvt, tmp, reg);
  55. }
  56. /* clear config register bit without changing other bits */
  57. static inline void nvt_clear_reg_bit(struct nvt_dev *nvt, u8 val, u8 reg)
  58. {
  59. u8 tmp = nvt_cr_read(nvt, reg) & ~val;
  60. nvt_cr_write(nvt, tmp, reg);
  61. }
  62. /* enter extended function mode */
  63. static inline void nvt_efm_enable(struct nvt_dev *nvt)
  64. {
  65. /* Enabling Extended Function Mode explicitly requires writing 2x */
  66. outb(EFER_EFM_ENABLE, nvt->cr_efir);
  67. outb(EFER_EFM_ENABLE, nvt->cr_efir);
  68. }
  69. /* exit extended function mode */
  70. static inline void nvt_efm_disable(struct nvt_dev *nvt)
  71. {
  72. outb(EFER_EFM_DISABLE, nvt->cr_efir);
  73. }
  74. /*
  75. * When you want to address a specific logical device, write its logical
  76. * device number to CR_LOGICAL_DEV_SEL, then enable/disable by writing
  77. * 0x1/0x0 respectively to CR_LOGICAL_DEV_EN.
  78. */
  79. static inline void nvt_select_logical_dev(struct nvt_dev *nvt, u8 ldev)
  80. {
  81. outb(CR_LOGICAL_DEV_SEL, nvt->cr_efir);
  82. outb(ldev, nvt->cr_efdr);
  83. }
  84. /* write val to cir config register */
  85. static inline void nvt_cir_reg_write(struct nvt_dev *nvt, u8 val, u8 offset)
  86. {
  87. outb(val, nvt->cir_addr + offset);
  88. }
  89. /* read val from cir config register */
  90. static u8 nvt_cir_reg_read(struct nvt_dev *nvt, u8 offset)
  91. {
  92. u8 val;
  93. val = inb(nvt->cir_addr + offset);
  94. return val;
  95. }
  96. /* write val to cir wake register */
  97. static inline void nvt_cir_wake_reg_write(struct nvt_dev *nvt,
  98. u8 val, u8 offset)
  99. {
  100. outb(val, nvt->cir_wake_addr + offset);
  101. }
  102. /* read val from cir wake config register */
  103. static u8 nvt_cir_wake_reg_read(struct nvt_dev *nvt, u8 offset)
  104. {
  105. u8 val;
  106. val = inb(nvt->cir_wake_addr + offset);
  107. return val;
  108. }
  109. /* dump current cir register contents */
  110. static void cir_dump_regs(struct nvt_dev *nvt)
  111. {
  112. nvt_efm_enable(nvt);
  113. nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
  114. pr_info("%s: Dump CIR logical device registers:\n", NVT_DRIVER_NAME);
  115. pr_info(" * CR CIR ACTIVE : 0x%x\n",
  116. nvt_cr_read(nvt, CR_LOGICAL_DEV_EN));
  117. pr_info(" * CR CIR BASE ADDR: 0x%x\n",
  118. (nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8) |
  119. nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO));
  120. pr_info(" * CR CIR IRQ NUM: 0x%x\n",
  121. nvt_cr_read(nvt, CR_CIR_IRQ_RSRC));
  122. nvt_efm_disable(nvt);
  123. pr_info("%s: Dump CIR registers:\n", NVT_DRIVER_NAME);
  124. pr_info(" * IRCON: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRCON));
  125. pr_info(" * IRSTS: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRSTS));
  126. pr_info(" * IREN: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IREN));
  127. pr_info(" * RXFCONT: 0x%x\n", nvt_cir_reg_read(nvt, CIR_RXFCONT));
  128. pr_info(" * CP: 0x%x\n", nvt_cir_reg_read(nvt, CIR_CP));
  129. pr_info(" * CC: 0x%x\n", nvt_cir_reg_read(nvt, CIR_CC));
  130. pr_info(" * SLCH: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SLCH));
  131. pr_info(" * SLCL: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SLCL));
  132. pr_info(" * FIFOCON: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FIFOCON));
  133. pr_info(" * IRFIFOSTS: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRFIFOSTS));
  134. pr_info(" * SRXFIFO: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SRXFIFO));
  135. pr_info(" * TXFCONT: 0x%x\n", nvt_cir_reg_read(nvt, CIR_TXFCONT));
  136. pr_info(" * STXFIFO: 0x%x\n", nvt_cir_reg_read(nvt, CIR_STXFIFO));
  137. pr_info(" * FCCH: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FCCH));
  138. pr_info(" * FCCL: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FCCL));
  139. pr_info(" * IRFSM: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRFSM));
  140. }
  141. /* dump current cir wake register contents */
  142. static void cir_wake_dump_regs(struct nvt_dev *nvt)
  143. {
  144. u8 i, fifo_len;
  145. nvt_efm_enable(nvt);
  146. nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
  147. pr_info("%s: Dump CIR WAKE logical device registers:\n",
  148. NVT_DRIVER_NAME);
  149. pr_info(" * CR CIR WAKE ACTIVE : 0x%x\n",
  150. nvt_cr_read(nvt, CR_LOGICAL_DEV_EN));
  151. pr_info(" * CR CIR WAKE BASE ADDR: 0x%x\n",
  152. (nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8) |
  153. nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO));
  154. pr_info(" * CR CIR WAKE IRQ NUM: 0x%x\n",
  155. nvt_cr_read(nvt, CR_CIR_IRQ_RSRC));
  156. nvt_efm_disable(nvt);
  157. pr_info("%s: Dump CIR WAKE registers\n", NVT_DRIVER_NAME);
  158. pr_info(" * IRCON: 0x%x\n",
  159. nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRCON));
  160. pr_info(" * IRSTS: 0x%x\n",
  161. nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRSTS));
  162. pr_info(" * IREN: 0x%x\n",
  163. nvt_cir_wake_reg_read(nvt, CIR_WAKE_IREN));
  164. pr_info(" * FIFO CMP DEEP: 0x%x\n",
  165. nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_CMP_DEEP));
  166. pr_info(" * FIFO CMP TOL: 0x%x\n",
  167. nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_CMP_TOL));
  168. pr_info(" * FIFO COUNT: 0x%x\n",
  169. nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT));
  170. pr_info(" * SLCH: 0x%x\n",
  171. nvt_cir_wake_reg_read(nvt, CIR_WAKE_SLCH));
  172. pr_info(" * SLCL: 0x%x\n",
  173. nvt_cir_wake_reg_read(nvt, CIR_WAKE_SLCL));
  174. pr_info(" * FIFOCON: 0x%x\n",
  175. nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFOCON));
  176. pr_info(" * SRXFSTS: 0x%x\n",
  177. nvt_cir_wake_reg_read(nvt, CIR_WAKE_SRXFSTS));
  178. pr_info(" * SAMPLE RX FIFO: 0x%x\n",
  179. nvt_cir_wake_reg_read(nvt, CIR_WAKE_SAMPLE_RX_FIFO));
  180. pr_info(" * WR FIFO DATA: 0x%x\n",
  181. nvt_cir_wake_reg_read(nvt, CIR_WAKE_WR_FIFO_DATA));
  182. pr_info(" * RD FIFO ONLY: 0x%x\n",
  183. nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY));
  184. pr_info(" * RD FIFO ONLY IDX: 0x%x\n",
  185. nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY_IDX));
  186. pr_info(" * FIFO IGNORE: 0x%x\n",
  187. nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_IGNORE));
  188. pr_info(" * IRFSM: 0x%x\n",
  189. nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRFSM));
  190. fifo_len = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT);
  191. pr_info("%s: Dump CIR WAKE FIFO (len %d)\n", NVT_DRIVER_NAME, fifo_len);
  192. pr_info("* Contents =");
  193. for (i = 0; i < fifo_len; i++)
  194. pr_cont(" %02x",
  195. nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY));
  196. pr_cont("\n");
  197. }
  198. /* detect hardware features */
  199. static int nvt_hw_detect(struct nvt_dev *nvt)
  200. {
  201. unsigned long flags;
  202. u8 chip_major, chip_minor;
  203. int ret = 0;
  204. char chip_id[12];
  205. bool chip_unknown = false;
  206. nvt_efm_enable(nvt);
  207. /* Check if we're wired for the alternate EFER setup */
  208. chip_major = nvt_cr_read(nvt, CR_CHIP_ID_HI);
  209. if (chip_major == 0xff) {
  210. nvt->cr_efir = CR_EFIR2;
  211. nvt->cr_efdr = CR_EFDR2;
  212. nvt_efm_enable(nvt);
  213. chip_major = nvt_cr_read(nvt, CR_CHIP_ID_HI);
  214. }
  215. chip_minor = nvt_cr_read(nvt, CR_CHIP_ID_LO);
  216. /* these are the known working chip revisions... */
  217. switch (chip_major) {
  218. case CHIP_ID_HIGH_667:
  219. strcpy(chip_id, "w83667hg\0");
  220. if (chip_minor != CHIP_ID_LOW_667)
  221. chip_unknown = true;
  222. break;
  223. case CHIP_ID_HIGH_677B:
  224. strcpy(chip_id, "w83677hg\0");
  225. if (chip_minor != CHIP_ID_LOW_677B2 &&
  226. chip_minor != CHIP_ID_LOW_677B3)
  227. chip_unknown = true;
  228. break;
  229. case CHIP_ID_HIGH_677C:
  230. strcpy(chip_id, "w83677hg-c\0");
  231. if (chip_minor != CHIP_ID_LOW_677C)
  232. chip_unknown = true;
  233. break;
  234. default:
  235. strcpy(chip_id, "w836x7hg\0");
  236. chip_unknown = true;
  237. break;
  238. }
  239. /* warn, but still let the driver load, if we don't know this chip */
  240. if (chip_unknown)
  241. nvt_pr(KERN_WARNING, "%s: unknown chip, id: 0x%02x 0x%02x, "
  242. "it may not work...", chip_id, chip_major, chip_minor);
  243. else
  244. nvt_dbg("%s: chip id: 0x%02x 0x%02x",
  245. chip_id, chip_major, chip_minor);
  246. nvt_efm_disable(nvt);
  247. spin_lock_irqsave(&nvt->nvt_lock, flags);
  248. nvt->chip_major = chip_major;
  249. nvt->chip_minor = chip_minor;
  250. spin_unlock_irqrestore(&nvt->nvt_lock, flags);
  251. return ret;
  252. }
  253. static void nvt_cir_ldev_init(struct nvt_dev *nvt)
  254. {
  255. u8 val, psreg, psmask, psval;
  256. if (nvt->chip_major == CHIP_ID_HIGH_667) {
  257. psreg = CR_MULTIFUNC_PIN_SEL;
  258. psmask = MULTIFUNC_PIN_SEL_MASK;
  259. psval = MULTIFUNC_ENABLE_CIR | MULTIFUNC_ENABLE_CIRWB;
  260. } else {
  261. psreg = CR_OUTPUT_PIN_SEL;
  262. psmask = OUTPUT_PIN_SEL_MASK;
  263. psval = OUTPUT_ENABLE_CIR | OUTPUT_ENABLE_CIRWB;
  264. }
  265. /* output pin selection: enable CIR, with WB sensor enabled */
  266. val = nvt_cr_read(nvt, psreg);
  267. val &= psmask;
  268. val |= psval;
  269. nvt_cr_write(nvt, val, psreg);
  270. /* Select CIR logical device and enable */
  271. nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
  272. nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
  273. nvt_cr_write(nvt, nvt->cir_addr >> 8, CR_CIR_BASE_ADDR_HI);
  274. nvt_cr_write(nvt, nvt->cir_addr & 0xff, CR_CIR_BASE_ADDR_LO);
  275. nvt_cr_write(nvt, nvt->cir_irq, CR_CIR_IRQ_RSRC);
  276. nvt_dbg("CIR initialized, base io port address: 0x%lx, irq: %d",
  277. nvt->cir_addr, nvt->cir_irq);
  278. }
  279. static void nvt_cir_wake_ldev_init(struct nvt_dev *nvt)
  280. {
  281. /* Select ACPI logical device, enable it and CIR Wake */
  282. nvt_select_logical_dev(nvt, LOGICAL_DEV_ACPI);
  283. nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
  284. /* Enable CIR Wake via PSOUT# (Pin60) */
  285. nvt_set_reg_bit(nvt, CIR_WAKE_ENABLE_BIT, CR_ACPI_CIR_WAKE);
  286. /* enable cir interrupt of mouse/keyboard IRQ event */
  287. nvt_set_reg_bit(nvt, CIR_INTR_MOUSE_IRQ_BIT, CR_ACPI_IRQ_EVENTS);
  288. /* enable pme interrupt of cir wakeup event */
  289. nvt_set_reg_bit(nvt, PME_INTR_CIR_PASS_BIT, CR_ACPI_IRQ_EVENTS2);
  290. /* Select CIR Wake logical device and enable */
  291. nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
  292. nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
  293. nvt_cr_write(nvt, nvt->cir_wake_addr >> 8, CR_CIR_BASE_ADDR_HI);
  294. nvt_cr_write(nvt, nvt->cir_wake_addr & 0xff, CR_CIR_BASE_ADDR_LO);
  295. nvt_cr_write(nvt, nvt->cir_wake_irq, CR_CIR_IRQ_RSRC);
  296. nvt_dbg("CIR Wake initialized, base io port address: 0x%lx, irq: %d",
  297. nvt->cir_wake_addr, nvt->cir_wake_irq);
  298. }
  299. /* clear out the hardware's cir rx fifo */
  300. static void nvt_clear_cir_fifo(struct nvt_dev *nvt)
  301. {
  302. u8 val;
  303. val = nvt_cir_reg_read(nvt, CIR_FIFOCON);
  304. nvt_cir_reg_write(nvt, val | CIR_FIFOCON_RXFIFOCLR, CIR_FIFOCON);
  305. }
  306. /* clear out the hardware's cir wake rx fifo */
  307. static void nvt_clear_cir_wake_fifo(struct nvt_dev *nvt)
  308. {
  309. u8 val;
  310. val = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFOCON);
  311. nvt_cir_wake_reg_write(nvt, val | CIR_WAKE_FIFOCON_RXFIFOCLR,
  312. CIR_WAKE_FIFOCON);
  313. }
  314. /* clear out the hardware's cir tx fifo */
  315. static void nvt_clear_tx_fifo(struct nvt_dev *nvt)
  316. {
  317. u8 val;
  318. val = nvt_cir_reg_read(nvt, CIR_FIFOCON);
  319. nvt_cir_reg_write(nvt, val | CIR_FIFOCON_TXFIFOCLR, CIR_FIFOCON);
  320. }
  321. /* enable RX Trigger Level Reach and Packet End interrupts */
  322. static void nvt_set_cir_iren(struct nvt_dev *nvt)
  323. {
  324. u8 iren;
  325. iren = CIR_IREN_RTR | CIR_IREN_PE;
  326. nvt_cir_reg_write(nvt, iren, CIR_IREN);
  327. }
  328. static void nvt_cir_regs_init(struct nvt_dev *nvt)
  329. {
  330. /* set sample limit count (PE interrupt raised when reached) */
  331. nvt_cir_reg_write(nvt, CIR_RX_LIMIT_COUNT >> 8, CIR_SLCH);
  332. nvt_cir_reg_write(nvt, CIR_RX_LIMIT_COUNT & 0xff, CIR_SLCL);
  333. /* set fifo irq trigger levels */
  334. nvt_cir_reg_write(nvt, CIR_FIFOCON_TX_TRIGGER_LEV |
  335. CIR_FIFOCON_RX_TRIGGER_LEV, CIR_FIFOCON);
  336. /*
  337. * Enable TX and RX, specify carrier on = low, off = high, and set
  338. * sample period (currently 50us)
  339. */
  340. nvt_cir_reg_write(nvt,
  341. CIR_IRCON_TXEN | CIR_IRCON_RXEN |
  342. CIR_IRCON_RXINV | CIR_IRCON_SAMPLE_PERIOD_SEL,
  343. CIR_IRCON);
  344. /* clear hardware rx and tx fifos */
  345. nvt_clear_cir_fifo(nvt);
  346. nvt_clear_tx_fifo(nvt);
  347. /* clear any and all stray interrupts */
  348. nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
  349. /* and finally, enable interrupts */
  350. nvt_set_cir_iren(nvt);
  351. }
  352. static void nvt_cir_wake_regs_init(struct nvt_dev *nvt)
  353. {
  354. /* set number of bytes needed for wake from s3 (default 65) */
  355. nvt_cir_wake_reg_write(nvt, CIR_WAKE_FIFO_CMP_BYTES,
  356. CIR_WAKE_FIFO_CMP_DEEP);
  357. /* set tolerance/variance allowed per byte during wake compare */
  358. nvt_cir_wake_reg_write(nvt, CIR_WAKE_CMP_TOLERANCE,
  359. CIR_WAKE_FIFO_CMP_TOL);
  360. /* set sample limit count (PE interrupt raised when reached) */
  361. nvt_cir_wake_reg_write(nvt, CIR_RX_LIMIT_COUNT >> 8, CIR_WAKE_SLCH);
  362. nvt_cir_wake_reg_write(nvt, CIR_RX_LIMIT_COUNT & 0xff, CIR_WAKE_SLCL);
  363. /* set cir wake fifo rx trigger level (currently 67) */
  364. nvt_cir_wake_reg_write(nvt, CIR_WAKE_FIFOCON_RX_TRIGGER_LEV,
  365. CIR_WAKE_FIFOCON);
  366. /*
  367. * Enable TX and RX, specific carrier on = low, off = high, and set
  368. * sample period (currently 50us)
  369. */
  370. nvt_cir_wake_reg_write(nvt, CIR_WAKE_IRCON_MODE0 | CIR_WAKE_IRCON_RXEN |
  371. CIR_WAKE_IRCON_R | CIR_WAKE_IRCON_RXINV |
  372. CIR_WAKE_IRCON_SAMPLE_PERIOD_SEL,
  373. CIR_WAKE_IRCON);
  374. /* clear cir wake rx fifo */
  375. nvt_clear_cir_wake_fifo(nvt);
  376. /* clear any and all stray interrupts */
  377. nvt_cir_wake_reg_write(nvt, 0xff, CIR_WAKE_IRSTS);
  378. }
  379. static void nvt_enable_wake(struct nvt_dev *nvt)
  380. {
  381. nvt_efm_enable(nvt);
  382. nvt_select_logical_dev(nvt, LOGICAL_DEV_ACPI);
  383. nvt_set_reg_bit(nvt, CIR_WAKE_ENABLE_BIT, CR_ACPI_CIR_WAKE);
  384. nvt_set_reg_bit(nvt, CIR_INTR_MOUSE_IRQ_BIT, CR_ACPI_IRQ_EVENTS);
  385. nvt_set_reg_bit(nvt, PME_INTR_CIR_PASS_BIT, CR_ACPI_IRQ_EVENTS2);
  386. nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
  387. nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
  388. nvt_efm_disable(nvt);
  389. nvt_cir_wake_reg_write(nvt, CIR_WAKE_IRCON_MODE0 | CIR_WAKE_IRCON_RXEN |
  390. CIR_WAKE_IRCON_R | CIR_WAKE_IRCON_RXINV |
  391. CIR_WAKE_IRCON_SAMPLE_PERIOD_SEL,
  392. CIR_WAKE_IRCON);
  393. nvt_cir_wake_reg_write(nvt, 0xff, CIR_WAKE_IRSTS);
  394. nvt_cir_wake_reg_write(nvt, 0, CIR_WAKE_IREN);
  395. }
  396. /* rx carrier detect only works in learning mode, must be called w/nvt_lock */
  397. static u32 nvt_rx_carrier_detect(struct nvt_dev *nvt)
  398. {
  399. u32 count, carrier, duration = 0;
  400. int i;
  401. count = nvt_cir_reg_read(nvt, CIR_FCCL) |
  402. nvt_cir_reg_read(nvt, CIR_FCCH) << 8;
  403. for (i = 0; i < nvt->pkts; i++) {
  404. if (nvt->buf[i] & BUF_PULSE_BIT)
  405. duration += nvt->buf[i] & BUF_LEN_MASK;
  406. }
  407. duration *= SAMPLE_PERIOD;
  408. if (!count || !duration) {
  409. nvt_pr(KERN_NOTICE, "Unable to determine carrier! (c:%u, d:%u)",
  410. count, duration);
  411. return 0;
  412. }
  413. carrier = MS_TO_NS(count) / duration;
  414. if ((carrier > MAX_CARRIER) || (carrier < MIN_CARRIER))
  415. nvt_dbg("WTF? Carrier frequency out of range!");
  416. nvt_dbg("Carrier frequency: %u (count %u, duration %u)",
  417. carrier, count, duration);
  418. return carrier;
  419. }
  420. /*
  421. * set carrier frequency
  422. *
  423. * set carrier on 2 registers: CP & CC
  424. * always set CP as 0x81
  425. * set CC by SPEC, CC = 3MHz/carrier - 1
  426. */
  427. static int nvt_set_tx_carrier(struct rc_dev *dev, u32 carrier)
  428. {
  429. struct nvt_dev *nvt = dev->priv;
  430. u16 val;
  431. if (carrier == 0)
  432. return -EINVAL;
  433. nvt_cir_reg_write(nvt, 1, CIR_CP);
  434. val = 3000000 / (carrier) - 1;
  435. nvt_cir_reg_write(nvt, val & 0xff, CIR_CC);
  436. nvt_dbg("cp: 0x%x cc: 0x%x\n",
  437. nvt_cir_reg_read(nvt, CIR_CP), nvt_cir_reg_read(nvt, CIR_CC));
  438. return 0;
  439. }
  440. /*
  441. * nvt_tx_ir
  442. *
  443. * 1) clean TX fifo first (handled by AP)
  444. * 2) copy data from user space
  445. * 3) disable RX interrupts, enable TX interrupts: TTR & TFU
  446. * 4) send 9 packets to TX FIFO to open TTR
  447. * in interrupt_handler:
  448. * 5) send all data out
  449. * go back to write():
  450. * 6) disable TX interrupts, re-enable RX interupts
  451. *
  452. * The key problem of this function is user space data may larger than
  453. * driver's data buf length. So nvt_tx_ir() will only copy TX_BUF_LEN data to
  454. * buf, and keep current copied data buf num in cur_buf_num. But driver's buf
  455. * number may larger than TXFCONT (0xff). So in interrupt_handler, it has to
  456. * set TXFCONT as 0xff, until buf_count less than 0xff.
  457. */
  458. static int nvt_tx_ir(struct rc_dev *dev, unsigned *txbuf, unsigned n)
  459. {
  460. struct nvt_dev *nvt = dev->priv;
  461. unsigned long flags;
  462. unsigned int i;
  463. u8 iren;
  464. int ret;
  465. spin_lock_irqsave(&nvt->tx.lock, flags);
  466. ret = min((unsigned)(TX_BUF_LEN / sizeof(unsigned)), n);
  467. nvt->tx.buf_count = (ret * sizeof(unsigned));
  468. memcpy(nvt->tx.buf, txbuf, nvt->tx.buf_count);
  469. nvt->tx.cur_buf_num = 0;
  470. /* save currently enabled interrupts */
  471. iren = nvt_cir_reg_read(nvt, CIR_IREN);
  472. /* now disable all interrupts, save TFU & TTR */
  473. nvt_cir_reg_write(nvt, CIR_IREN_TFU | CIR_IREN_TTR, CIR_IREN);
  474. nvt->tx.tx_state = ST_TX_REPLY;
  475. nvt_cir_reg_write(nvt, CIR_FIFOCON_TX_TRIGGER_LEV_8 |
  476. CIR_FIFOCON_RXFIFOCLR, CIR_FIFOCON);
  477. /* trigger TTR interrupt by writing out ones, (yes, it's ugly) */
  478. for (i = 0; i < 9; i++)
  479. nvt_cir_reg_write(nvt, 0x01, CIR_STXFIFO);
  480. spin_unlock_irqrestore(&nvt->tx.lock, flags);
  481. wait_event(nvt->tx.queue, nvt->tx.tx_state == ST_TX_REQUEST);
  482. spin_lock_irqsave(&nvt->tx.lock, flags);
  483. nvt->tx.tx_state = ST_TX_NONE;
  484. spin_unlock_irqrestore(&nvt->tx.lock, flags);
  485. /* restore enabled interrupts to prior state */
  486. nvt_cir_reg_write(nvt, iren, CIR_IREN);
  487. return ret;
  488. }
  489. /* dump contents of the last rx buffer we got from the hw rx fifo */
  490. static void nvt_dump_rx_buf(struct nvt_dev *nvt)
  491. {
  492. int i;
  493. printk(KERN_DEBUG "%s (len %d): ", __func__, nvt->pkts);
  494. for (i = 0; (i < nvt->pkts) && (i < RX_BUF_LEN); i++)
  495. printk(KERN_CONT "0x%02x ", nvt->buf[i]);
  496. printk(KERN_CONT "\n");
  497. }
  498. /*
  499. * Process raw data in rx driver buffer, store it in raw IR event kfifo,
  500. * trigger decode when appropriate.
  501. *
  502. * We get IR data samples one byte at a time. If the msb is set, its a pulse,
  503. * otherwise its a space. The lower 7 bits are the count of SAMPLE_PERIOD
  504. * (default 50us) intervals for that pulse/space. A discrete signal is
  505. * followed by a series of 0x7f packets, then either 0x7<something> or 0x80
  506. * to signal more IR coming (repeats) or end of IR, respectively. We store
  507. * sample data in the raw event kfifo until we see 0x7<something> (except f)
  508. * or 0x80, at which time, we trigger a decode operation.
  509. */
  510. static void nvt_process_rx_ir_data(struct nvt_dev *nvt)
  511. {
  512. DEFINE_IR_RAW_EVENT(rawir);
  513. u32 carrier;
  514. u8 sample;
  515. int i;
  516. nvt_dbg_verbose("%s firing", __func__);
  517. if (debug)
  518. nvt_dump_rx_buf(nvt);
  519. if (nvt->carrier_detect_enabled)
  520. carrier = nvt_rx_carrier_detect(nvt);
  521. nvt_dbg_verbose("Processing buffer of len %d", nvt->pkts);
  522. init_ir_raw_event(&rawir);
  523. for (i = 0; i < nvt->pkts; i++) {
  524. sample = nvt->buf[i];
  525. rawir.pulse = ((sample & BUF_PULSE_BIT) != 0);
  526. rawir.duration = US_TO_NS((sample & BUF_LEN_MASK)
  527. * SAMPLE_PERIOD);
  528. nvt_dbg("Storing %s with duration %d",
  529. rawir.pulse ? "pulse" : "space", rawir.duration);
  530. ir_raw_event_store_with_filter(nvt->rdev, &rawir);
  531. /*
  532. * BUF_PULSE_BIT indicates end of IR data, BUF_REPEAT_BYTE
  533. * indicates end of IR signal, but new data incoming. In both
  534. * cases, it means we're ready to call ir_raw_event_handle
  535. */
  536. if ((sample == BUF_PULSE_BIT) && (i + 1 < nvt->pkts)) {
  537. nvt_dbg("Calling ir_raw_event_handle (signal end)\n");
  538. ir_raw_event_handle(nvt->rdev);
  539. }
  540. }
  541. nvt->pkts = 0;
  542. nvt_dbg("Calling ir_raw_event_handle (buffer empty)\n");
  543. ir_raw_event_handle(nvt->rdev);
  544. nvt_dbg_verbose("%s done", __func__);
  545. }
  546. static void nvt_handle_rx_fifo_overrun(struct nvt_dev *nvt)
  547. {
  548. nvt_pr(KERN_WARNING, "RX FIFO overrun detected, flushing data!");
  549. nvt->pkts = 0;
  550. nvt_clear_cir_fifo(nvt);
  551. ir_raw_event_reset(nvt->rdev);
  552. }
  553. /* copy data from hardware rx fifo into driver buffer */
  554. static void nvt_get_rx_ir_data(struct nvt_dev *nvt)
  555. {
  556. unsigned long flags;
  557. u8 fifocount, val;
  558. unsigned int b_idx;
  559. bool overrun = false;
  560. int i;
  561. /* Get count of how many bytes to read from RX FIFO */
  562. fifocount = nvt_cir_reg_read(nvt, CIR_RXFCONT);
  563. /* if we get 0xff, probably means the logical dev is disabled */
  564. if (fifocount == 0xff)
  565. return;
  566. /* watch out for a fifo overrun condition */
  567. else if (fifocount > RX_BUF_LEN) {
  568. overrun = true;
  569. fifocount = RX_BUF_LEN;
  570. }
  571. nvt_dbg("attempting to fetch %u bytes from hw rx fifo", fifocount);
  572. spin_lock_irqsave(&nvt->nvt_lock, flags);
  573. b_idx = nvt->pkts;
  574. /* This should never happen, but lets check anyway... */
  575. if (b_idx + fifocount > RX_BUF_LEN) {
  576. nvt_process_rx_ir_data(nvt);
  577. b_idx = 0;
  578. }
  579. /* Read fifocount bytes from CIR Sample RX FIFO register */
  580. for (i = 0; i < fifocount; i++) {
  581. val = nvt_cir_reg_read(nvt, CIR_SRXFIFO);
  582. nvt->buf[b_idx + i] = val;
  583. }
  584. nvt->pkts += fifocount;
  585. nvt_dbg("%s: pkts now %d", __func__, nvt->pkts);
  586. nvt_process_rx_ir_data(nvt);
  587. if (overrun)
  588. nvt_handle_rx_fifo_overrun(nvt);
  589. spin_unlock_irqrestore(&nvt->nvt_lock, flags);
  590. }
  591. static void nvt_cir_log_irqs(u8 status, u8 iren)
  592. {
  593. nvt_pr(KERN_INFO, "IRQ 0x%02x (IREN 0x%02x) :%s%s%s%s%s%s%s%s%s",
  594. status, iren,
  595. status & CIR_IRSTS_RDR ? " RDR" : "",
  596. status & CIR_IRSTS_RTR ? " RTR" : "",
  597. status & CIR_IRSTS_PE ? " PE" : "",
  598. status & CIR_IRSTS_RFO ? " RFO" : "",
  599. status & CIR_IRSTS_TE ? " TE" : "",
  600. status & CIR_IRSTS_TTR ? " TTR" : "",
  601. status & CIR_IRSTS_TFU ? " TFU" : "",
  602. status & CIR_IRSTS_GH ? " GH" : "",
  603. status & ~(CIR_IRSTS_RDR | CIR_IRSTS_RTR | CIR_IRSTS_PE |
  604. CIR_IRSTS_RFO | CIR_IRSTS_TE | CIR_IRSTS_TTR |
  605. CIR_IRSTS_TFU | CIR_IRSTS_GH) ? " ?" : "");
  606. }
  607. static bool nvt_cir_tx_inactive(struct nvt_dev *nvt)
  608. {
  609. unsigned long flags;
  610. bool tx_inactive;
  611. u8 tx_state;
  612. spin_lock_irqsave(&nvt->tx.lock, flags);
  613. tx_state = nvt->tx.tx_state;
  614. spin_unlock_irqrestore(&nvt->tx.lock, flags);
  615. tx_inactive = (tx_state == ST_TX_NONE);
  616. return tx_inactive;
  617. }
  618. /* interrupt service routine for incoming and outgoing CIR data */
  619. static irqreturn_t nvt_cir_isr(int irq, void *data)
  620. {
  621. struct nvt_dev *nvt = data;
  622. u8 status, iren, cur_state;
  623. unsigned long flags;
  624. nvt_dbg_verbose("%s firing", __func__);
  625. nvt_efm_enable(nvt);
  626. nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
  627. nvt_efm_disable(nvt);
  628. /*
  629. * Get IR Status register contents. Write 1 to ack/clear
  630. *
  631. * bit: reg name - description
  632. * 7: CIR_IRSTS_RDR - RX Data Ready
  633. * 6: CIR_IRSTS_RTR - RX FIFO Trigger Level Reach
  634. * 5: CIR_IRSTS_PE - Packet End
  635. * 4: CIR_IRSTS_RFO - RX FIFO Overrun (RDR will also be set)
  636. * 3: CIR_IRSTS_TE - TX FIFO Empty
  637. * 2: CIR_IRSTS_TTR - TX FIFO Trigger Level Reach
  638. * 1: CIR_IRSTS_TFU - TX FIFO Underrun
  639. * 0: CIR_IRSTS_GH - Min Length Detected
  640. */
  641. status = nvt_cir_reg_read(nvt, CIR_IRSTS);
  642. if (!status) {
  643. nvt_dbg_verbose("%s exiting, IRSTS 0x0", __func__);
  644. nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
  645. return IRQ_RETVAL(IRQ_NONE);
  646. }
  647. /* ack/clear all irq flags we've got */
  648. nvt_cir_reg_write(nvt, status, CIR_IRSTS);
  649. nvt_cir_reg_write(nvt, 0, CIR_IRSTS);
  650. /* Interrupt may be shared with CIR Wake, bail if CIR not enabled */
  651. iren = nvt_cir_reg_read(nvt, CIR_IREN);
  652. if (!iren) {
  653. nvt_dbg_verbose("%s exiting, CIR not enabled", __func__);
  654. return IRQ_RETVAL(IRQ_NONE);
  655. }
  656. if (debug)
  657. nvt_cir_log_irqs(status, iren);
  658. if (status & CIR_IRSTS_RTR) {
  659. /* FIXME: add code for study/learn mode */
  660. /* We only do rx if not tx'ing */
  661. if (nvt_cir_tx_inactive(nvt))
  662. nvt_get_rx_ir_data(nvt);
  663. }
  664. if (status & CIR_IRSTS_PE) {
  665. if (nvt_cir_tx_inactive(nvt))
  666. nvt_get_rx_ir_data(nvt);
  667. spin_lock_irqsave(&nvt->nvt_lock, flags);
  668. cur_state = nvt->study_state;
  669. spin_unlock_irqrestore(&nvt->nvt_lock, flags);
  670. if (cur_state == ST_STUDY_NONE)
  671. nvt_clear_cir_fifo(nvt);
  672. }
  673. if (status & CIR_IRSTS_TE)
  674. nvt_clear_tx_fifo(nvt);
  675. if (status & CIR_IRSTS_TTR) {
  676. unsigned int pos, count;
  677. u8 tmp;
  678. spin_lock_irqsave(&nvt->tx.lock, flags);
  679. pos = nvt->tx.cur_buf_num;
  680. count = nvt->tx.buf_count;
  681. /* Write data into the hardware tx fifo while pos < count */
  682. if (pos < count) {
  683. nvt_cir_reg_write(nvt, nvt->tx.buf[pos], CIR_STXFIFO);
  684. nvt->tx.cur_buf_num++;
  685. /* Disable TX FIFO Trigger Level Reach (TTR) interrupt */
  686. } else {
  687. tmp = nvt_cir_reg_read(nvt, CIR_IREN);
  688. nvt_cir_reg_write(nvt, tmp & ~CIR_IREN_TTR, CIR_IREN);
  689. }
  690. spin_unlock_irqrestore(&nvt->tx.lock, flags);
  691. }
  692. if (status & CIR_IRSTS_TFU) {
  693. spin_lock_irqsave(&nvt->tx.lock, flags);
  694. if (nvt->tx.tx_state == ST_TX_REPLY) {
  695. nvt->tx.tx_state = ST_TX_REQUEST;
  696. wake_up(&nvt->tx.queue);
  697. }
  698. spin_unlock_irqrestore(&nvt->tx.lock, flags);
  699. }
  700. nvt_dbg_verbose("%s done", __func__);
  701. return IRQ_RETVAL(IRQ_HANDLED);
  702. }
  703. /* Interrupt service routine for CIR Wake */
  704. static irqreturn_t nvt_cir_wake_isr(int irq, void *data)
  705. {
  706. u8 status, iren, val;
  707. struct nvt_dev *nvt = data;
  708. unsigned long flags;
  709. nvt_dbg_wake("%s firing", __func__);
  710. status = nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRSTS);
  711. if (!status)
  712. return IRQ_RETVAL(IRQ_NONE);
  713. if (status & CIR_WAKE_IRSTS_IR_PENDING)
  714. nvt_clear_cir_wake_fifo(nvt);
  715. nvt_cir_wake_reg_write(nvt, status, CIR_WAKE_IRSTS);
  716. nvt_cir_wake_reg_write(nvt, 0, CIR_WAKE_IRSTS);
  717. /* Interrupt may be shared with CIR, bail if Wake not enabled */
  718. iren = nvt_cir_wake_reg_read(nvt, CIR_WAKE_IREN);
  719. if (!iren) {
  720. nvt_dbg_wake("%s exiting, wake not enabled", __func__);
  721. return IRQ_RETVAL(IRQ_HANDLED);
  722. }
  723. if ((status & CIR_WAKE_IRSTS_PE) &&
  724. (nvt->wake_state == ST_WAKE_START)) {
  725. while (nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY_IDX)) {
  726. val = nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY);
  727. nvt_dbg("setting wake up key: 0x%x", val);
  728. }
  729. nvt_cir_wake_reg_write(nvt, 0, CIR_WAKE_IREN);
  730. spin_lock_irqsave(&nvt->nvt_lock, flags);
  731. nvt->wake_state = ST_WAKE_FINISH;
  732. spin_unlock_irqrestore(&nvt->nvt_lock, flags);
  733. }
  734. nvt_dbg_wake("%s done", __func__);
  735. return IRQ_RETVAL(IRQ_HANDLED);
  736. }
  737. static void nvt_enable_cir(struct nvt_dev *nvt)
  738. {
  739. /* set function enable flags */
  740. nvt_cir_reg_write(nvt, CIR_IRCON_TXEN | CIR_IRCON_RXEN |
  741. CIR_IRCON_RXINV | CIR_IRCON_SAMPLE_PERIOD_SEL,
  742. CIR_IRCON);
  743. nvt_efm_enable(nvt);
  744. /* enable the CIR logical device */
  745. nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
  746. nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
  747. nvt_efm_disable(nvt);
  748. /* clear all pending interrupts */
  749. nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
  750. /* enable interrupts */
  751. nvt_set_cir_iren(nvt);
  752. }
  753. static void nvt_disable_cir(struct nvt_dev *nvt)
  754. {
  755. /* disable CIR interrupts */
  756. nvt_cir_reg_write(nvt, 0, CIR_IREN);
  757. /* clear any and all pending interrupts */
  758. nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
  759. /* clear all function enable flags */
  760. nvt_cir_reg_write(nvt, 0, CIR_IRCON);
  761. /* clear hardware rx and tx fifos */
  762. nvt_clear_cir_fifo(nvt);
  763. nvt_clear_tx_fifo(nvt);
  764. nvt_efm_enable(nvt);
  765. /* disable the CIR logical device */
  766. nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
  767. nvt_cr_write(nvt, LOGICAL_DEV_DISABLE, CR_LOGICAL_DEV_EN);
  768. nvt_efm_disable(nvt);
  769. }
  770. static int nvt_open(struct rc_dev *dev)
  771. {
  772. struct nvt_dev *nvt = dev->priv;
  773. unsigned long flags;
  774. spin_lock_irqsave(&nvt->nvt_lock, flags);
  775. nvt_enable_cir(nvt);
  776. spin_unlock_irqrestore(&nvt->nvt_lock, flags);
  777. return 0;
  778. }
  779. static void nvt_close(struct rc_dev *dev)
  780. {
  781. struct nvt_dev *nvt = dev->priv;
  782. unsigned long flags;
  783. spin_lock_irqsave(&nvt->nvt_lock, flags);
  784. nvt_disable_cir(nvt);
  785. spin_unlock_irqrestore(&nvt->nvt_lock, flags);
  786. }
  787. /* Allocate memory, probe hardware, and initialize everything */
  788. static int nvt_probe(struct pnp_dev *pdev, const struct pnp_device_id *dev_id)
  789. {
  790. struct nvt_dev *nvt;
  791. struct rc_dev *rdev;
  792. int ret = -ENOMEM;
  793. nvt = kzalloc(sizeof(struct nvt_dev), GFP_KERNEL);
  794. if (!nvt)
  795. return ret;
  796. /* input device for IR remote (and tx) */
  797. rdev = rc_allocate_device();
  798. if (!rdev)
  799. goto failure;
  800. ret = -ENODEV;
  801. /* validate pnp resources */
  802. if (!pnp_port_valid(pdev, 0) ||
  803. pnp_port_len(pdev, 0) < CIR_IOREG_LENGTH) {
  804. dev_err(&pdev->dev, "IR PNP Port not valid!\n");
  805. goto failure;
  806. }
  807. if (!pnp_irq_valid(pdev, 0)) {
  808. dev_err(&pdev->dev, "PNP IRQ not valid!\n");
  809. goto failure;
  810. }
  811. if (!pnp_port_valid(pdev, 1) ||
  812. pnp_port_len(pdev, 1) < CIR_IOREG_LENGTH) {
  813. dev_err(&pdev->dev, "Wake PNP Port not valid!\n");
  814. goto failure;
  815. }
  816. nvt->cir_addr = pnp_port_start(pdev, 0);
  817. nvt->cir_irq = pnp_irq(pdev, 0);
  818. nvt->cir_wake_addr = pnp_port_start(pdev, 1);
  819. /* irq is always shared between cir and cir wake */
  820. nvt->cir_wake_irq = nvt->cir_irq;
  821. nvt->cr_efir = CR_EFIR;
  822. nvt->cr_efdr = CR_EFDR;
  823. spin_lock_init(&nvt->nvt_lock);
  824. spin_lock_init(&nvt->tx.lock);
  825. pnp_set_drvdata(pdev, nvt);
  826. nvt->pdev = pdev;
  827. init_waitqueue_head(&nvt->tx.queue);
  828. ret = nvt_hw_detect(nvt);
  829. if (ret)
  830. goto failure;
  831. /* Initialize CIR & CIR Wake Logical Devices */
  832. nvt_efm_enable(nvt);
  833. nvt_cir_ldev_init(nvt);
  834. nvt_cir_wake_ldev_init(nvt);
  835. nvt_efm_disable(nvt);
  836. /* Initialize CIR & CIR Wake Config Registers */
  837. nvt_cir_regs_init(nvt);
  838. nvt_cir_wake_regs_init(nvt);
  839. /* Set up the rc device */
  840. rdev->priv = nvt;
  841. rdev->driver_type = RC_DRIVER_IR_RAW;
  842. rdev->allowed_protos = RC_BIT_ALL;
  843. rdev->open = nvt_open;
  844. rdev->close = nvt_close;
  845. rdev->tx_ir = nvt_tx_ir;
  846. rdev->s_tx_carrier = nvt_set_tx_carrier;
  847. rdev->input_name = "Nuvoton w836x7hg Infrared Remote Transceiver";
  848. rdev->input_phys = "nuvoton/cir0";
  849. rdev->input_id.bustype = BUS_HOST;
  850. rdev->input_id.vendor = PCI_VENDOR_ID_WINBOND2;
  851. rdev->input_id.product = nvt->chip_major;
  852. rdev->input_id.version = nvt->chip_minor;
  853. rdev->dev.parent = &pdev->dev;
  854. rdev->driver_name = NVT_DRIVER_NAME;
  855. rdev->map_name = RC_MAP_RC6_MCE;
  856. rdev->timeout = MS_TO_NS(100);
  857. /* rx resolution is hardwired to 50us atm, 1, 25, 100 also possible */
  858. rdev->rx_resolution = US_TO_NS(CIR_SAMPLE_PERIOD);
  859. #if 0
  860. rdev->min_timeout = XYZ;
  861. rdev->max_timeout = XYZ;
  862. /* tx bits */
  863. rdev->tx_resolution = XYZ;
  864. #endif
  865. ret = -EBUSY;
  866. /* now claim resources */
  867. if (!request_region(nvt->cir_addr,
  868. CIR_IOREG_LENGTH, NVT_DRIVER_NAME))
  869. goto failure;
  870. if (request_irq(nvt->cir_irq, nvt_cir_isr, IRQF_SHARED,
  871. NVT_DRIVER_NAME, (void *)nvt))
  872. goto failure2;
  873. if (!request_region(nvt->cir_wake_addr,
  874. CIR_IOREG_LENGTH, NVT_DRIVER_NAME))
  875. goto failure3;
  876. if (request_irq(nvt->cir_wake_irq, nvt_cir_wake_isr, IRQF_SHARED,
  877. NVT_DRIVER_NAME, (void *)nvt))
  878. goto failure4;
  879. ret = rc_register_device(rdev);
  880. if (ret)
  881. goto failure5;
  882. device_init_wakeup(&pdev->dev, true);
  883. nvt->rdev = rdev;
  884. nvt_pr(KERN_NOTICE, "driver has been successfully loaded\n");
  885. if (debug) {
  886. cir_dump_regs(nvt);
  887. cir_wake_dump_regs(nvt);
  888. }
  889. return 0;
  890. failure5:
  891. free_irq(nvt->cir_wake_irq, nvt);
  892. failure4:
  893. release_region(nvt->cir_wake_addr, CIR_IOREG_LENGTH);
  894. failure3:
  895. free_irq(nvt->cir_irq, nvt);
  896. failure2:
  897. release_region(nvt->cir_addr, CIR_IOREG_LENGTH);
  898. failure:
  899. rc_free_device(rdev);
  900. kfree(nvt);
  901. return ret;
  902. }
  903. static void __devexit nvt_remove(struct pnp_dev *pdev)
  904. {
  905. struct nvt_dev *nvt = pnp_get_drvdata(pdev);
  906. unsigned long flags;
  907. spin_lock_irqsave(&nvt->nvt_lock, flags);
  908. /* disable CIR */
  909. nvt_cir_reg_write(nvt, 0, CIR_IREN);
  910. nvt_disable_cir(nvt);
  911. /* enable CIR Wake (for IR power-on) */
  912. nvt_enable_wake(nvt);
  913. spin_unlock_irqrestore(&nvt->nvt_lock, flags);
  914. /* free resources */
  915. free_irq(nvt->cir_irq, nvt);
  916. free_irq(nvt->cir_wake_irq, nvt);
  917. release_region(nvt->cir_addr, CIR_IOREG_LENGTH);
  918. release_region(nvt->cir_wake_addr, CIR_IOREG_LENGTH);
  919. rc_unregister_device(nvt->rdev);
  920. kfree(nvt);
  921. }
  922. static int nvt_suspend(struct pnp_dev *pdev, pm_message_t state)
  923. {
  924. struct nvt_dev *nvt = pnp_get_drvdata(pdev);
  925. unsigned long flags;
  926. nvt_dbg("%s called", __func__);
  927. /* zero out misc state tracking */
  928. spin_lock_irqsave(&nvt->nvt_lock, flags);
  929. nvt->study_state = ST_STUDY_NONE;
  930. nvt->wake_state = ST_WAKE_NONE;
  931. spin_unlock_irqrestore(&nvt->nvt_lock, flags);
  932. spin_lock_irqsave(&nvt->tx.lock, flags);
  933. nvt->tx.tx_state = ST_TX_NONE;
  934. spin_unlock_irqrestore(&nvt->tx.lock, flags);
  935. /* disable all CIR interrupts */
  936. nvt_cir_reg_write(nvt, 0, CIR_IREN);
  937. nvt_efm_enable(nvt);
  938. /* disable cir logical dev */
  939. nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
  940. nvt_cr_write(nvt, LOGICAL_DEV_DISABLE, CR_LOGICAL_DEV_EN);
  941. nvt_efm_disable(nvt);
  942. /* make sure wake is enabled */
  943. nvt_enable_wake(nvt);
  944. return 0;
  945. }
  946. static int nvt_resume(struct pnp_dev *pdev)
  947. {
  948. int ret = 0;
  949. struct nvt_dev *nvt = pnp_get_drvdata(pdev);
  950. nvt_dbg("%s called", __func__);
  951. /* open interrupt */
  952. nvt_set_cir_iren(nvt);
  953. /* Enable CIR logical device */
  954. nvt_efm_enable(nvt);
  955. nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
  956. nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
  957. nvt_efm_disable(nvt);
  958. nvt_cir_regs_init(nvt);
  959. nvt_cir_wake_regs_init(nvt);
  960. return ret;
  961. }
  962. static void nvt_shutdown(struct pnp_dev *pdev)
  963. {
  964. struct nvt_dev *nvt = pnp_get_drvdata(pdev);
  965. nvt_enable_wake(nvt);
  966. }
  967. static const struct pnp_device_id nvt_ids[] = {
  968. { "WEC0530", 0 }, /* CIR */
  969. { "NTN0530", 0 }, /* CIR for new chip's pnp id*/
  970. { "", 0 },
  971. };
  972. static struct pnp_driver nvt_driver = {
  973. .name = NVT_DRIVER_NAME,
  974. .id_table = nvt_ids,
  975. .flags = PNP_DRIVER_RES_DO_NOT_CHANGE,
  976. .probe = nvt_probe,
  977. .remove = __devexit_p(nvt_remove),
  978. .suspend = nvt_suspend,
  979. .resume = nvt_resume,
  980. .shutdown = nvt_shutdown,
  981. };
  982. int nvt_init(void)
  983. {
  984. return pnp_register_driver(&nvt_driver);
  985. }
  986. void nvt_exit(void)
  987. {
  988. pnp_unregister_driver(&nvt_driver);
  989. }
  990. module_param(debug, int, S_IRUGO | S_IWUSR);
  991. MODULE_PARM_DESC(debug, "Enable debugging output");
  992. MODULE_DEVICE_TABLE(pnp, nvt_ids);
  993. MODULE_DESCRIPTION("Nuvoton W83667HG-A & W83677HG-I CIR driver");
  994. MODULE_AUTHOR("Jarod Wilson <jarod@redhat.com>");
  995. MODULE_LICENSE("GPL");
  996. module_init(nvt_init);
  997. module_exit(nvt_exit);