fsl_udc_core.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774
  1. /*
  2. * Copyright (C) 2004-2007,2011 Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * Author: Li Yang <leoli@freescale.com>
  6. * Jiang Bo <tanya.jiang@freescale.com>
  7. *
  8. * Description:
  9. * Freescale high-speed USB SOC DR module device controller driver.
  10. * This can be found on MPC8349E/MPC8313E/MPC5121E cpus.
  11. * The driver is previously named as mpc_udc. Based on bare board
  12. * code from Dave Liu and Shlomi Gridish.
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. */
  19. #undef VERBOSE
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/ioport.h>
  23. #include <linux/types.h>
  24. #include <linux/errno.h>
  25. #include <linux/slab.h>
  26. #include <linux/init.h>
  27. #include <linux/list.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/proc_fs.h>
  30. #include <linux/mm.h>
  31. #include <linux/moduleparam.h>
  32. #include <linux/device.h>
  33. #include <linux/usb/ch9.h>
  34. #include <linux/usb/gadget.h>
  35. #include <linux/usb/otg.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/fsl_devices.h>
  39. #include <linux/dmapool.h>
  40. #include <linux/delay.h>
  41. #include <asm/byteorder.h>
  42. #include <asm/io.h>
  43. #include <asm/system.h>
  44. #include <asm/unaligned.h>
  45. #include <asm/dma.h>
  46. #include "fsl_usb2_udc.h"
  47. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  48. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  49. #define DRIVER_VERSION "Apr 20, 2007"
  50. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  51. static const char driver_name[] = "fsl-usb2-udc";
  52. static const char driver_desc[] = DRIVER_DESC;
  53. static struct usb_dr_device *dr_regs;
  54. #ifndef CONFIG_ARCH_MXC
  55. static struct usb_sys_interface *usb_sys_regs;
  56. #endif
  57. /* it is initialized in probe() */
  58. static struct fsl_udc *udc_controller = NULL;
  59. static const struct usb_endpoint_descriptor
  60. fsl_ep0_desc = {
  61. .bLength = USB_DT_ENDPOINT_SIZE,
  62. .bDescriptorType = USB_DT_ENDPOINT,
  63. .bEndpointAddress = 0,
  64. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  65. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  66. };
  67. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  68. #ifdef CONFIG_PPC32
  69. /*
  70. * On some SoCs, the USB controller registers can be big or little endian,
  71. * depending on the version of the chip. In order to be able to run the
  72. * same kernel binary on 2 different versions of an SoC, the BE/LE decision
  73. * must be made at run time. _fsl_readl and fsl_writel are pointers to the
  74. * BE or LE readl() and writel() functions, and fsl_readl() and fsl_writel()
  75. * call through those pointers. Platform code for SoCs that have BE USB
  76. * registers should set pdata->big_endian_mmio flag.
  77. *
  78. * This also applies to controller-to-cpu accessors for the USB descriptors,
  79. * since their endianness is also SoC dependant. Platform code for SoCs that
  80. * have BE USB descriptors should set pdata->big_endian_desc flag.
  81. */
  82. static u32 _fsl_readl_be(const unsigned __iomem *p)
  83. {
  84. return in_be32(p);
  85. }
  86. static u32 _fsl_readl_le(const unsigned __iomem *p)
  87. {
  88. return in_le32(p);
  89. }
  90. static void _fsl_writel_be(u32 v, unsigned __iomem *p)
  91. {
  92. out_be32(p, v);
  93. }
  94. static void _fsl_writel_le(u32 v, unsigned __iomem *p)
  95. {
  96. out_le32(p, v);
  97. }
  98. static u32 (*_fsl_readl)(const unsigned __iomem *p);
  99. static void (*_fsl_writel)(u32 v, unsigned __iomem *p);
  100. #define fsl_readl(p) (*_fsl_readl)((p))
  101. #define fsl_writel(v, p) (*_fsl_writel)((v), (p))
  102. static inline void fsl_set_accessors(struct fsl_usb2_platform_data *pdata)
  103. {
  104. if (pdata->big_endian_mmio) {
  105. _fsl_readl = _fsl_readl_be;
  106. _fsl_writel = _fsl_writel_be;
  107. } else {
  108. _fsl_readl = _fsl_readl_le;
  109. _fsl_writel = _fsl_writel_le;
  110. }
  111. }
  112. static inline u32 cpu_to_hc32(const u32 x)
  113. {
  114. return udc_controller->pdata->big_endian_desc
  115. ? (__force u32)cpu_to_be32(x)
  116. : (__force u32)cpu_to_le32(x);
  117. }
  118. static inline u32 hc32_to_cpu(const u32 x)
  119. {
  120. return udc_controller->pdata->big_endian_desc
  121. ? be32_to_cpu((__force __be32)x)
  122. : le32_to_cpu((__force __le32)x);
  123. }
  124. #else /* !CONFIG_PPC32 */
  125. static inline void fsl_set_accessors(struct fsl_usb2_platform_data *pdata) {}
  126. #define fsl_readl(addr) readl(addr)
  127. #define fsl_writel(val32, addr) writel(val32, addr)
  128. #define cpu_to_hc32(x) cpu_to_le32(x)
  129. #define hc32_to_cpu(x) le32_to_cpu(x)
  130. #endif /* CONFIG_PPC32 */
  131. /********************************************************************
  132. * Internal Used Function
  133. ********************************************************************/
  134. /*-----------------------------------------------------------------
  135. * done() - retire a request; caller blocked irqs
  136. * @status : request status to be set, only works when
  137. * request is still in progress.
  138. *--------------------------------------------------------------*/
  139. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  140. {
  141. struct fsl_udc *udc = NULL;
  142. unsigned char stopped = ep->stopped;
  143. struct ep_td_struct *curr_td, *next_td;
  144. int j;
  145. udc = (struct fsl_udc *)ep->udc;
  146. /* Removed the req from fsl_ep->queue */
  147. list_del_init(&req->queue);
  148. /* req.status should be set as -EINPROGRESS in ep_queue() */
  149. if (req->req.status == -EINPROGRESS)
  150. req->req.status = status;
  151. else
  152. status = req->req.status;
  153. /* Free dtd for the request */
  154. next_td = req->head;
  155. for (j = 0; j < req->dtd_count; j++) {
  156. curr_td = next_td;
  157. if (j != req->dtd_count - 1) {
  158. next_td = curr_td->next_td_virt;
  159. }
  160. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  161. }
  162. if (req->mapped) {
  163. dma_unmap_single(ep->udc->gadget.dev.parent,
  164. req->req.dma, req->req.length,
  165. ep_is_in(ep)
  166. ? DMA_TO_DEVICE
  167. : DMA_FROM_DEVICE);
  168. req->req.dma = DMA_ADDR_INVALID;
  169. req->mapped = 0;
  170. } else
  171. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  172. req->req.dma, req->req.length,
  173. ep_is_in(ep)
  174. ? DMA_TO_DEVICE
  175. : DMA_FROM_DEVICE);
  176. if (status && (status != -ESHUTDOWN))
  177. VDBG("complete %s req %p stat %d len %u/%u",
  178. ep->ep.name, &req->req, status,
  179. req->req.actual, req->req.length);
  180. ep->stopped = 1;
  181. spin_unlock(&ep->udc->lock);
  182. /* complete() is from gadget layer,
  183. * eg fsg->bulk_in_complete() */
  184. if (req->req.complete)
  185. req->req.complete(&ep->ep, &req->req);
  186. spin_lock(&ep->udc->lock);
  187. ep->stopped = stopped;
  188. }
  189. /*-----------------------------------------------------------------
  190. * nuke(): delete all requests related to this ep
  191. * called with spinlock held
  192. *--------------------------------------------------------------*/
  193. static void nuke(struct fsl_ep *ep, int status)
  194. {
  195. ep->stopped = 1;
  196. /* Flush fifo */
  197. fsl_ep_fifo_flush(&ep->ep);
  198. /* Whether this eq has request linked */
  199. while (!list_empty(&ep->queue)) {
  200. struct fsl_req *req = NULL;
  201. req = list_entry(ep->queue.next, struct fsl_req, queue);
  202. done(ep, req, status);
  203. }
  204. }
  205. /*------------------------------------------------------------------
  206. Internal Hardware related function
  207. ------------------------------------------------------------------*/
  208. static int dr_controller_setup(struct fsl_udc *udc)
  209. {
  210. unsigned int tmp, portctrl, ep_num;
  211. unsigned int max_no_of_ep;
  212. #ifndef CONFIG_ARCH_MXC
  213. unsigned int ctrl;
  214. #endif
  215. unsigned long timeout;
  216. #define FSL_UDC_RESET_TIMEOUT 1000
  217. /* Config PHY interface */
  218. portctrl = fsl_readl(&dr_regs->portsc1);
  219. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  220. switch (udc->phy_mode) {
  221. case FSL_USB2_PHY_ULPI:
  222. portctrl |= PORTSCX_PTS_ULPI;
  223. break;
  224. case FSL_USB2_PHY_UTMI_WIDE:
  225. portctrl |= PORTSCX_PTW_16BIT;
  226. /* fall through */
  227. case FSL_USB2_PHY_UTMI:
  228. portctrl |= PORTSCX_PTS_UTMI;
  229. break;
  230. case FSL_USB2_PHY_SERIAL:
  231. portctrl |= PORTSCX_PTS_FSLS;
  232. break;
  233. default:
  234. return -EINVAL;
  235. }
  236. fsl_writel(portctrl, &dr_regs->portsc1);
  237. /* Stop and reset the usb controller */
  238. tmp = fsl_readl(&dr_regs->usbcmd);
  239. tmp &= ~USB_CMD_RUN_STOP;
  240. fsl_writel(tmp, &dr_regs->usbcmd);
  241. tmp = fsl_readl(&dr_regs->usbcmd);
  242. tmp |= USB_CMD_CTRL_RESET;
  243. fsl_writel(tmp, &dr_regs->usbcmd);
  244. /* Wait for reset to complete */
  245. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  246. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  247. if (time_after(jiffies, timeout)) {
  248. ERR("udc reset timeout!\n");
  249. return -ETIMEDOUT;
  250. }
  251. cpu_relax();
  252. }
  253. /* Set the controller as device mode */
  254. tmp = fsl_readl(&dr_regs->usbmode);
  255. tmp &= ~USB_MODE_CTRL_MODE_MASK; /* clear mode bits */
  256. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  257. /* Disable Setup Lockout */
  258. tmp |= USB_MODE_SETUP_LOCK_OFF;
  259. if (udc->pdata->es)
  260. tmp |= USB_MODE_ES;
  261. fsl_writel(tmp, &dr_regs->usbmode);
  262. /* Clear the setup status */
  263. fsl_writel(0, &dr_regs->usbsts);
  264. tmp = udc->ep_qh_dma;
  265. tmp &= USB_EP_LIST_ADDRESS_MASK;
  266. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  267. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  268. udc->ep_qh, (int)tmp,
  269. fsl_readl(&dr_regs->endpointlistaddr));
  270. max_no_of_ep = (0x0000001F & fsl_readl(&dr_regs->dccparams));
  271. for (ep_num = 1; ep_num < max_no_of_ep; ep_num++) {
  272. tmp = fsl_readl(&dr_regs->endptctrl[ep_num]);
  273. tmp &= ~(EPCTRL_TX_TYPE | EPCTRL_RX_TYPE);
  274. tmp |= (EPCTRL_EP_TYPE_BULK << EPCTRL_TX_EP_TYPE_SHIFT)
  275. | (EPCTRL_EP_TYPE_BULK << EPCTRL_RX_EP_TYPE_SHIFT);
  276. fsl_writel(tmp, &dr_regs->endptctrl[ep_num]);
  277. }
  278. /* Config control enable i/o output, cpu endian register */
  279. #ifndef CONFIG_ARCH_MXC
  280. if (udc->pdata->have_sysif_regs) {
  281. ctrl = __raw_readl(&usb_sys_regs->control);
  282. ctrl |= USB_CTRL_IOENB;
  283. __raw_writel(ctrl, &usb_sys_regs->control);
  284. }
  285. #endif
  286. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  287. /* Turn on cache snooping hardware, since some PowerPC platforms
  288. * wholly rely on hardware to deal with cache coherent. */
  289. if (udc->pdata->have_sysif_regs) {
  290. /* Setup Snooping for all the 4GB space */
  291. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  292. __raw_writel(tmp, &usb_sys_regs->snoop1);
  293. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  294. __raw_writel(tmp, &usb_sys_regs->snoop2);
  295. }
  296. #endif
  297. return 0;
  298. }
  299. /* Enable DR irq and set controller to run state */
  300. static void dr_controller_run(struct fsl_udc *udc)
  301. {
  302. u32 temp;
  303. /* Enable DR irq reg */
  304. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  305. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  306. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  307. fsl_writel(temp, &dr_regs->usbintr);
  308. /* Clear stopped bit */
  309. udc->stopped = 0;
  310. /* Set the controller as device mode */
  311. temp = fsl_readl(&dr_regs->usbmode);
  312. temp |= USB_MODE_CTRL_MODE_DEVICE;
  313. fsl_writel(temp, &dr_regs->usbmode);
  314. /* Set controller to Run */
  315. temp = fsl_readl(&dr_regs->usbcmd);
  316. temp |= USB_CMD_RUN_STOP;
  317. fsl_writel(temp, &dr_regs->usbcmd);
  318. }
  319. static void dr_controller_stop(struct fsl_udc *udc)
  320. {
  321. unsigned int tmp;
  322. pr_debug("%s\n", __func__);
  323. /* if we're in OTG mode, and the Host is currently using the port,
  324. * stop now and don't rip the controller out from under the
  325. * ehci driver
  326. */
  327. if (udc->gadget.is_otg) {
  328. if (!(fsl_readl(&dr_regs->otgsc) & OTGSC_STS_USB_ID)) {
  329. pr_debug("udc: Leaving early\n");
  330. return;
  331. }
  332. }
  333. /* disable all INTR */
  334. fsl_writel(0, &dr_regs->usbintr);
  335. /* Set stopped bit for isr */
  336. udc->stopped = 1;
  337. /* disable IO output */
  338. /* usb_sys_regs->control = 0; */
  339. /* set controller to Stop */
  340. tmp = fsl_readl(&dr_regs->usbcmd);
  341. tmp &= ~USB_CMD_RUN_STOP;
  342. fsl_writel(tmp, &dr_regs->usbcmd);
  343. }
  344. static void dr_ep_setup(unsigned char ep_num, unsigned char dir,
  345. unsigned char ep_type)
  346. {
  347. unsigned int tmp_epctrl = 0;
  348. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  349. if (dir) {
  350. if (ep_num)
  351. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  352. tmp_epctrl |= EPCTRL_TX_ENABLE;
  353. tmp_epctrl &= ~EPCTRL_TX_TYPE;
  354. tmp_epctrl |= ((unsigned int)(ep_type)
  355. << EPCTRL_TX_EP_TYPE_SHIFT);
  356. } else {
  357. if (ep_num)
  358. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  359. tmp_epctrl |= EPCTRL_RX_ENABLE;
  360. tmp_epctrl &= ~EPCTRL_RX_TYPE;
  361. tmp_epctrl |= ((unsigned int)(ep_type)
  362. << EPCTRL_RX_EP_TYPE_SHIFT);
  363. }
  364. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  365. }
  366. static void
  367. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  368. {
  369. u32 tmp_epctrl = 0;
  370. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  371. if (value) {
  372. /* set the stall bit */
  373. if (dir)
  374. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  375. else
  376. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  377. } else {
  378. /* clear the stall bit and reset data toggle */
  379. if (dir) {
  380. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  381. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  382. } else {
  383. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  384. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  385. }
  386. }
  387. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  388. }
  389. /* Get stall status of a specific ep
  390. Return: 0: not stalled; 1:stalled */
  391. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  392. {
  393. u32 epctrl;
  394. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  395. if (dir)
  396. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  397. else
  398. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  399. }
  400. /********************************************************************
  401. Internal Structure Build up functions
  402. ********************************************************************/
  403. /*------------------------------------------------------------------
  404. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  405. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  406. * @mult: Mult field
  407. ------------------------------------------------------------------*/
  408. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  409. unsigned char dir, unsigned char ep_type,
  410. unsigned int max_pkt_len,
  411. unsigned int zlt, unsigned char mult)
  412. {
  413. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  414. unsigned int tmp = 0;
  415. /* set the Endpoint Capabilites in QH */
  416. switch (ep_type) {
  417. case USB_ENDPOINT_XFER_CONTROL:
  418. /* Interrupt On Setup (IOS). for control ep */
  419. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  420. | EP_QUEUE_HEAD_IOS;
  421. break;
  422. case USB_ENDPOINT_XFER_ISOC:
  423. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  424. | (mult << EP_QUEUE_HEAD_MULT_POS);
  425. break;
  426. case USB_ENDPOINT_XFER_BULK:
  427. case USB_ENDPOINT_XFER_INT:
  428. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  429. break;
  430. default:
  431. VDBG("error ep type is %d", ep_type);
  432. return;
  433. }
  434. if (zlt)
  435. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  436. p_QH->max_pkt_length = cpu_to_hc32(tmp);
  437. p_QH->next_dtd_ptr = 1;
  438. p_QH->size_ioc_int_sts = 0;
  439. }
  440. /* Setup qh structure and ep register for ep0. */
  441. static void ep0_setup(struct fsl_udc *udc)
  442. {
  443. /* the intialization of an ep includes: fields in QH, Regs,
  444. * fsl_ep struct */
  445. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  446. USB_MAX_CTRL_PAYLOAD, 0, 0);
  447. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  448. USB_MAX_CTRL_PAYLOAD, 0, 0);
  449. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  450. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  451. return;
  452. }
  453. /***********************************************************************
  454. Endpoint Management Functions
  455. ***********************************************************************/
  456. /*-------------------------------------------------------------------------
  457. * when configurations are set, or when interface settings change
  458. * for example the do_set_interface() in gadget layer,
  459. * the driver will enable or disable the relevant endpoints
  460. * ep0 doesn't use this routine. It is always enabled.
  461. -------------------------------------------------------------------------*/
  462. static int fsl_ep_enable(struct usb_ep *_ep,
  463. const struct usb_endpoint_descriptor *desc)
  464. {
  465. struct fsl_udc *udc = NULL;
  466. struct fsl_ep *ep = NULL;
  467. unsigned short max = 0;
  468. unsigned char mult = 0, zlt;
  469. int retval = -EINVAL;
  470. unsigned long flags = 0;
  471. ep = container_of(_ep, struct fsl_ep, ep);
  472. /* catch various bogus parameters */
  473. if (!_ep || !desc || ep->desc
  474. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  475. return -EINVAL;
  476. udc = ep->udc;
  477. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  478. return -ESHUTDOWN;
  479. max = usb_endpoint_maxp(desc);
  480. /* Disable automatic zlp generation. Driver is responsible to indicate
  481. * explicitly through req->req.zero. This is needed to enable multi-td
  482. * request. */
  483. zlt = 1;
  484. /* Assume the max packet size from gadget is always correct */
  485. switch (desc->bmAttributes & 0x03) {
  486. case USB_ENDPOINT_XFER_CONTROL:
  487. case USB_ENDPOINT_XFER_BULK:
  488. case USB_ENDPOINT_XFER_INT:
  489. /* mult = 0. Execute N Transactions as demonstrated by
  490. * the USB variable length packet protocol where N is
  491. * computed using the Maximum Packet Length (dQH) and
  492. * the Total Bytes field (dTD) */
  493. mult = 0;
  494. break;
  495. case USB_ENDPOINT_XFER_ISOC:
  496. /* Calculate transactions needed for high bandwidth iso */
  497. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  498. max = max & 0x7ff; /* bit 0~10 */
  499. /* 3 transactions at most */
  500. if (mult > 3)
  501. goto en_done;
  502. break;
  503. default:
  504. goto en_done;
  505. }
  506. spin_lock_irqsave(&udc->lock, flags);
  507. ep->ep.maxpacket = max;
  508. ep->desc = desc;
  509. ep->stopped = 0;
  510. /* Controller related setup */
  511. /* Init EPx Queue Head (Ep Capabilites field in QH
  512. * according to max, zlt, mult) */
  513. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  514. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  515. ? USB_SEND : USB_RECV),
  516. (unsigned char) (desc->bmAttributes
  517. & USB_ENDPOINT_XFERTYPE_MASK),
  518. max, zlt, mult);
  519. /* Init endpoint ctrl register */
  520. dr_ep_setup((unsigned char) ep_index(ep),
  521. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  522. ? USB_SEND : USB_RECV),
  523. (unsigned char) (desc->bmAttributes
  524. & USB_ENDPOINT_XFERTYPE_MASK));
  525. spin_unlock_irqrestore(&udc->lock, flags);
  526. retval = 0;
  527. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  528. ep->desc->bEndpointAddress & 0x0f,
  529. (desc->bEndpointAddress & USB_DIR_IN)
  530. ? "in" : "out", max);
  531. en_done:
  532. return retval;
  533. }
  534. /*---------------------------------------------------------------------
  535. * @ep : the ep being unconfigured. May not be ep0
  536. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  537. *---------------------------------------------------------------------*/
  538. static int fsl_ep_disable(struct usb_ep *_ep)
  539. {
  540. struct fsl_udc *udc = NULL;
  541. struct fsl_ep *ep = NULL;
  542. unsigned long flags = 0;
  543. u32 epctrl;
  544. int ep_num;
  545. ep = container_of(_ep, struct fsl_ep, ep);
  546. if (!_ep || !ep->desc) {
  547. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  548. return -EINVAL;
  549. }
  550. /* disable ep on controller */
  551. ep_num = ep_index(ep);
  552. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  553. if (ep_is_in(ep)) {
  554. epctrl &= ~(EPCTRL_TX_ENABLE | EPCTRL_TX_TYPE);
  555. epctrl |= EPCTRL_EP_TYPE_BULK << EPCTRL_TX_EP_TYPE_SHIFT;
  556. } else {
  557. epctrl &= ~(EPCTRL_RX_ENABLE | EPCTRL_TX_TYPE);
  558. epctrl |= EPCTRL_EP_TYPE_BULK << EPCTRL_RX_EP_TYPE_SHIFT;
  559. }
  560. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  561. udc = (struct fsl_udc *)ep->udc;
  562. spin_lock_irqsave(&udc->lock, flags);
  563. /* nuke all pending requests (does flush) */
  564. nuke(ep, -ESHUTDOWN);
  565. ep->desc = NULL;
  566. ep->stopped = 1;
  567. spin_unlock_irqrestore(&udc->lock, flags);
  568. VDBG("disabled %s OK", _ep->name);
  569. return 0;
  570. }
  571. /*---------------------------------------------------------------------
  572. * allocate a request object used by this endpoint
  573. * the main operation is to insert the req->queue to the eq->queue
  574. * Returns the request, or null if one could not be allocated
  575. *---------------------------------------------------------------------*/
  576. static struct usb_request *
  577. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  578. {
  579. struct fsl_req *req = NULL;
  580. req = kzalloc(sizeof *req, gfp_flags);
  581. if (!req)
  582. return NULL;
  583. req->req.dma = DMA_ADDR_INVALID;
  584. INIT_LIST_HEAD(&req->queue);
  585. return &req->req;
  586. }
  587. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  588. {
  589. struct fsl_req *req = NULL;
  590. req = container_of(_req, struct fsl_req, req);
  591. if (_req)
  592. kfree(req);
  593. }
  594. /*-------------------------------------------------------------------------*/
  595. static void fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  596. {
  597. int i = ep_index(ep) * 2 + ep_is_in(ep);
  598. u32 temp, bitmask, tmp_stat;
  599. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  600. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  601. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  602. bitmask = ep_is_in(ep)
  603. ? (1 << (ep_index(ep) + 16))
  604. : (1 << (ep_index(ep)));
  605. /* check if the pipe is empty */
  606. if (!(list_empty(&ep->queue))) {
  607. /* Add td to the end */
  608. struct fsl_req *lastreq;
  609. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  610. lastreq->tail->next_td_ptr =
  611. cpu_to_hc32(req->head->td_dma & DTD_ADDR_MASK);
  612. /* Read prime bit, if 1 goto done */
  613. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  614. goto out;
  615. do {
  616. /* Set ATDTW bit in USBCMD */
  617. temp = fsl_readl(&dr_regs->usbcmd);
  618. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  619. /* Read correct status bit */
  620. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  621. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  622. /* Write ATDTW bit to 0 */
  623. temp = fsl_readl(&dr_regs->usbcmd);
  624. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  625. if (tmp_stat)
  626. goto out;
  627. }
  628. /* Write dQH next pointer and terminate bit to 0 */
  629. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  630. dQH->next_dtd_ptr = cpu_to_hc32(temp);
  631. /* Clear active and halt bit */
  632. temp = cpu_to_hc32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  633. | EP_QUEUE_HEAD_STATUS_HALT));
  634. dQH->size_ioc_int_sts &= temp;
  635. /* Ensure that updates to the QH will occur before priming. */
  636. wmb();
  637. /* Prime endpoint by writing 1 to ENDPTPRIME */
  638. temp = ep_is_in(ep)
  639. ? (1 << (ep_index(ep) + 16))
  640. : (1 << (ep_index(ep)));
  641. fsl_writel(temp, &dr_regs->endpointprime);
  642. out:
  643. return;
  644. }
  645. /* Fill in the dTD structure
  646. * @req: request that the transfer belongs to
  647. * @length: return actually data length of the dTD
  648. * @dma: return dma address of the dTD
  649. * @is_last: return flag if it is the last dTD of the request
  650. * return: pointer to the built dTD */
  651. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  652. dma_addr_t *dma, int *is_last)
  653. {
  654. u32 swap_temp;
  655. struct ep_td_struct *dtd;
  656. /* how big will this transfer be? */
  657. *length = min(req->req.length - req->req.actual,
  658. (unsigned)EP_MAX_LENGTH_TRANSFER);
  659. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  660. if (dtd == NULL)
  661. return dtd;
  662. dtd->td_dma = *dma;
  663. /* Clear reserved field */
  664. swap_temp = hc32_to_cpu(dtd->size_ioc_sts);
  665. swap_temp &= ~DTD_RESERVED_FIELDS;
  666. dtd->size_ioc_sts = cpu_to_hc32(swap_temp);
  667. /* Init all of buffer page pointers */
  668. swap_temp = (u32) (req->req.dma + req->req.actual);
  669. dtd->buff_ptr0 = cpu_to_hc32(swap_temp);
  670. dtd->buff_ptr1 = cpu_to_hc32(swap_temp + 0x1000);
  671. dtd->buff_ptr2 = cpu_to_hc32(swap_temp + 0x2000);
  672. dtd->buff_ptr3 = cpu_to_hc32(swap_temp + 0x3000);
  673. dtd->buff_ptr4 = cpu_to_hc32(swap_temp + 0x4000);
  674. req->req.actual += *length;
  675. /* zlp is needed if req->req.zero is set */
  676. if (req->req.zero) {
  677. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  678. *is_last = 1;
  679. else
  680. *is_last = 0;
  681. } else if (req->req.length == req->req.actual)
  682. *is_last = 1;
  683. else
  684. *is_last = 0;
  685. if ((*is_last) == 0)
  686. VDBG("multi-dtd request!");
  687. /* Fill in the transfer size; set active bit */
  688. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  689. /* Enable interrupt for the last dtd of a request */
  690. if (*is_last && !req->req.no_interrupt)
  691. swap_temp |= DTD_IOC;
  692. dtd->size_ioc_sts = cpu_to_hc32(swap_temp);
  693. mb();
  694. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  695. return dtd;
  696. }
  697. /* Generate dtd chain for a request */
  698. static int fsl_req_to_dtd(struct fsl_req *req)
  699. {
  700. unsigned count;
  701. int is_last;
  702. int is_first =1;
  703. struct ep_td_struct *last_dtd = NULL, *dtd;
  704. dma_addr_t dma;
  705. do {
  706. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  707. if (dtd == NULL)
  708. return -ENOMEM;
  709. if (is_first) {
  710. is_first = 0;
  711. req->head = dtd;
  712. } else {
  713. last_dtd->next_td_ptr = cpu_to_hc32(dma);
  714. last_dtd->next_td_virt = dtd;
  715. }
  716. last_dtd = dtd;
  717. req->dtd_count++;
  718. } while (!is_last);
  719. dtd->next_td_ptr = cpu_to_hc32(DTD_NEXT_TERMINATE);
  720. req->tail = dtd;
  721. return 0;
  722. }
  723. /* queues (submits) an I/O request to an endpoint */
  724. static int
  725. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  726. {
  727. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  728. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  729. struct fsl_udc *udc;
  730. unsigned long flags;
  731. /* catch various bogus parameters */
  732. if (!_req || !req->req.complete || !req->req.buf
  733. || !list_empty(&req->queue)) {
  734. VDBG("%s, bad params", __func__);
  735. return -EINVAL;
  736. }
  737. if (unlikely(!_ep || !ep->desc)) {
  738. VDBG("%s, bad ep", __func__);
  739. return -EINVAL;
  740. }
  741. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  742. if (req->req.length > ep->ep.maxpacket)
  743. return -EMSGSIZE;
  744. }
  745. udc = ep->udc;
  746. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  747. return -ESHUTDOWN;
  748. req->ep = ep;
  749. /* map virtual address to hardware */
  750. if (req->req.dma == DMA_ADDR_INVALID) {
  751. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  752. req->req.buf,
  753. req->req.length, ep_is_in(ep)
  754. ? DMA_TO_DEVICE
  755. : DMA_FROM_DEVICE);
  756. req->mapped = 1;
  757. } else {
  758. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  759. req->req.dma, req->req.length,
  760. ep_is_in(ep)
  761. ? DMA_TO_DEVICE
  762. : DMA_FROM_DEVICE);
  763. req->mapped = 0;
  764. }
  765. req->req.status = -EINPROGRESS;
  766. req->req.actual = 0;
  767. req->dtd_count = 0;
  768. spin_lock_irqsave(&udc->lock, flags);
  769. /* build dtds and push them to device queue */
  770. if (!fsl_req_to_dtd(req)) {
  771. fsl_queue_td(ep, req);
  772. } else {
  773. spin_unlock_irqrestore(&udc->lock, flags);
  774. return -ENOMEM;
  775. }
  776. /* Update ep0 state */
  777. if ((ep_index(ep) == 0))
  778. udc->ep0_state = DATA_STATE_XMIT;
  779. /* irq handler advances the queue */
  780. if (req != NULL)
  781. list_add_tail(&req->queue, &ep->queue);
  782. spin_unlock_irqrestore(&udc->lock, flags);
  783. return 0;
  784. }
  785. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  786. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  787. {
  788. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  789. struct fsl_req *req;
  790. unsigned long flags;
  791. int ep_num, stopped, ret = 0;
  792. u32 epctrl;
  793. if (!_ep || !_req)
  794. return -EINVAL;
  795. spin_lock_irqsave(&ep->udc->lock, flags);
  796. stopped = ep->stopped;
  797. /* Stop the ep before we deal with the queue */
  798. ep->stopped = 1;
  799. ep_num = ep_index(ep);
  800. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  801. if (ep_is_in(ep))
  802. epctrl &= ~EPCTRL_TX_ENABLE;
  803. else
  804. epctrl &= ~EPCTRL_RX_ENABLE;
  805. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  806. /* make sure it's actually queued on this endpoint */
  807. list_for_each_entry(req, &ep->queue, queue) {
  808. if (&req->req == _req)
  809. break;
  810. }
  811. if (&req->req != _req) {
  812. ret = -EINVAL;
  813. goto out;
  814. }
  815. /* The request is in progress, or completed but not dequeued */
  816. if (ep->queue.next == &req->queue) {
  817. _req->status = -ECONNRESET;
  818. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  819. /* The request isn't the last request in this ep queue */
  820. if (req->queue.next != &ep->queue) {
  821. struct ep_queue_head *qh;
  822. struct fsl_req *next_req;
  823. qh = ep->qh;
  824. next_req = list_entry(req->queue.next, struct fsl_req,
  825. queue);
  826. /* Point the QH to the first TD of next request */
  827. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  828. }
  829. /* The request hasn't been processed, patch up the TD chain */
  830. } else {
  831. struct fsl_req *prev_req;
  832. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  833. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  834. &prev_req->tail->next_td_ptr);
  835. }
  836. done(ep, req, -ECONNRESET);
  837. /* Enable EP */
  838. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  839. if (ep_is_in(ep))
  840. epctrl |= EPCTRL_TX_ENABLE;
  841. else
  842. epctrl |= EPCTRL_RX_ENABLE;
  843. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  844. ep->stopped = stopped;
  845. spin_unlock_irqrestore(&ep->udc->lock, flags);
  846. return ret;
  847. }
  848. /*-------------------------------------------------------------------------*/
  849. /*-----------------------------------------------------------------
  850. * modify the endpoint halt feature
  851. * @ep: the non-isochronous endpoint being stalled
  852. * @value: 1--set halt 0--clear halt
  853. * Returns zero, or a negative error code.
  854. *----------------------------------------------------------------*/
  855. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  856. {
  857. struct fsl_ep *ep = NULL;
  858. unsigned long flags = 0;
  859. int status = -EOPNOTSUPP; /* operation not supported */
  860. unsigned char ep_dir = 0, ep_num = 0;
  861. struct fsl_udc *udc = NULL;
  862. ep = container_of(_ep, struct fsl_ep, ep);
  863. udc = ep->udc;
  864. if (!_ep || !ep->desc) {
  865. status = -EINVAL;
  866. goto out;
  867. }
  868. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  869. status = -EOPNOTSUPP;
  870. goto out;
  871. }
  872. /* Attempt to halt IN ep will fail if any transfer requests
  873. * are still queue */
  874. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  875. status = -EAGAIN;
  876. goto out;
  877. }
  878. status = 0;
  879. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  880. ep_num = (unsigned char)(ep_index(ep));
  881. spin_lock_irqsave(&ep->udc->lock, flags);
  882. dr_ep_change_stall(ep_num, ep_dir, value);
  883. spin_unlock_irqrestore(&ep->udc->lock, flags);
  884. if (ep_index(ep) == 0) {
  885. udc->ep0_state = WAIT_FOR_SETUP;
  886. udc->ep0_dir = 0;
  887. }
  888. out:
  889. VDBG(" %s %s halt stat %d", ep->ep.name,
  890. value ? "set" : "clear", status);
  891. return status;
  892. }
  893. static int fsl_ep_fifo_status(struct usb_ep *_ep)
  894. {
  895. struct fsl_ep *ep;
  896. struct fsl_udc *udc;
  897. int size = 0;
  898. u32 bitmask;
  899. struct ep_queue_head *d_qh;
  900. ep = container_of(_ep, struct fsl_ep, ep);
  901. if (!_ep || (!ep->desc && ep_index(ep) != 0))
  902. return -ENODEV;
  903. udc = (struct fsl_udc *)ep->udc;
  904. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  905. return -ESHUTDOWN;
  906. d_qh = &ep->udc->ep_qh[ep_index(ep) * 2 + ep_is_in(ep)];
  907. bitmask = (ep_is_in(ep)) ? (1 << (ep_index(ep) + 16)) :
  908. (1 << (ep_index(ep)));
  909. if (fsl_readl(&dr_regs->endptstatus) & bitmask)
  910. size = (d_qh->size_ioc_int_sts & DTD_PACKET_SIZE)
  911. >> DTD_LENGTH_BIT_POS;
  912. pr_debug("%s %u\n", __func__, size);
  913. return size;
  914. }
  915. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  916. {
  917. struct fsl_ep *ep;
  918. int ep_num, ep_dir;
  919. u32 bits;
  920. unsigned long timeout;
  921. #define FSL_UDC_FLUSH_TIMEOUT 1000
  922. if (!_ep) {
  923. return;
  924. } else {
  925. ep = container_of(_ep, struct fsl_ep, ep);
  926. if (!ep->desc)
  927. return;
  928. }
  929. ep_num = ep_index(ep);
  930. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  931. if (ep_num == 0)
  932. bits = (1 << 16) | 1;
  933. else if (ep_dir == USB_SEND)
  934. bits = 1 << (16 + ep_num);
  935. else
  936. bits = 1 << ep_num;
  937. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  938. do {
  939. fsl_writel(bits, &dr_regs->endptflush);
  940. /* Wait until flush complete */
  941. while (fsl_readl(&dr_regs->endptflush)) {
  942. if (time_after(jiffies, timeout)) {
  943. ERR("ep flush timeout\n");
  944. return;
  945. }
  946. cpu_relax();
  947. }
  948. /* See if we need to flush again */
  949. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  950. }
  951. static struct usb_ep_ops fsl_ep_ops = {
  952. .enable = fsl_ep_enable,
  953. .disable = fsl_ep_disable,
  954. .alloc_request = fsl_alloc_request,
  955. .free_request = fsl_free_request,
  956. .queue = fsl_ep_queue,
  957. .dequeue = fsl_ep_dequeue,
  958. .set_halt = fsl_ep_set_halt,
  959. .fifo_status = fsl_ep_fifo_status,
  960. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  961. };
  962. /*-------------------------------------------------------------------------
  963. Gadget Driver Layer Operations
  964. -------------------------------------------------------------------------*/
  965. /*----------------------------------------------------------------------
  966. * Get the current frame number (from DR frame_index Reg )
  967. *----------------------------------------------------------------------*/
  968. static int fsl_get_frame(struct usb_gadget *gadget)
  969. {
  970. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  971. }
  972. /*-----------------------------------------------------------------------
  973. * Tries to wake up the host connected to this gadget
  974. -----------------------------------------------------------------------*/
  975. static int fsl_wakeup(struct usb_gadget *gadget)
  976. {
  977. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  978. u32 portsc;
  979. /* Remote wakeup feature not enabled by host */
  980. if (!udc->remote_wakeup)
  981. return -ENOTSUPP;
  982. portsc = fsl_readl(&dr_regs->portsc1);
  983. /* not suspended? */
  984. if (!(portsc & PORTSCX_PORT_SUSPEND))
  985. return 0;
  986. /* trigger force resume */
  987. portsc |= PORTSCX_PORT_FORCE_RESUME;
  988. fsl_writel(portsc, &dr_regs->portsc1);
  989. return 0;
  990. }
  991. static int can_pullup(struct fsl_udc *udc)
  992. {
  993. return udc->driver && udc->softconnect && udc->vbus_active;
  994. }
  995. /* Notify controller that VBUS is powered, Called by whatever
  996. detects VBUS sessions */
  997. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  998. {
  999. struct fsl_udc *udc;
  1000. unsigned long flags;
  1001. udc = container_of(gadget, struct fsl_udc, gadget);
  1002. spin_lock_irqsave(&udc->lock, flags);
  1003. VDBG("VBUS %s", is_active ? "on" : "off");
  1004. udc->vbus_active = (is_active != 0);
  1005. if (can_pullup(udc))
  1006. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  1007. &dr_regs->usbcmd);
  1008. else
  1009. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  1010. &dr_regs->usbcmd);
  1011. spin_unlock_irqrestore(&udc->lock, flags);
  1012. return 0;
  1013. }
  1014. /* constrain controller's VBUS power usage
  1015. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  1016. * reporting how much power the device may consume. For example, this
  1017. * could affect how quickly batteries are recharged.
  1018. *
  1019. * Returns zero on success, else negative errno.
  1020. */
  1021. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1022. {
  1023. struct fsl_udc *udc;
  1024. udc = container_of(gadget, struct fsl_udc, gadget);
  1025. if (udc->transceiver)
  1026. return otg_set_power(udc->transceiver, mA);
  1027. return -ENOTSUPP;
  1028. }
  1029. /* Change Data+ pullup status
  1030. * this func is used by usb_gadget_connect/disconnet
  1031. */
  1032. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  1033. {
  1034. struct fsl_udc *udc;
  1035. udc = container_of(gadget, struct fsl_udc, gadget);
  1036. udc->softconnect = (is_on != 0);
  1037. if (can_pullup(udc))
  1038. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  1039. &dr_regs->usbcmd);
  1040. else
  1041. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  1042. &dr_regs->usbcmd);
  1043. return 0;
  1044. }
  1045. static int fsl_start(struct usb_gadget_driver *driver,
  1046. int (*bind)(struct usb_gadget *));
  1047. static int fsl_stop(struct usb_gadget_driver *driver);
  1048. /* defined in gadget.h */
  1049. static struct usb_gadget_ops fsl_gadget_ops = {
  1050. .get_frame = fsl_get_frame,
  1051. .wakeup = fsl_wakeup,
  1052. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  1053. .vbus_session = fsl_vbus_session,
  1054. .vbus_draw = fsl_vbus_draw,
  1055. .pullup = fsl_pullup,
  1056. .start = fsl_start,
  1057. .stop = fsl_stop,
  1058. };
  1059. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  1060. on new transaction */
  1061. static void ep0stall(struct fsl_udc *udc)
  1062. {
  1063. u32 tmp;
  1064. /* must set tx and rx to stall at the same time */
  1065. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  1066. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  1067. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  1068. udc->ep0_state = WAIT_FOR_SETUP;
  1069. udc->ep0_dir = 0;
  1070. }
  1071. /* Prime a status phase for ep0 */
  1072. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  1073. {
  1074. struct fsl_req *req = udc->status_req;
  1075. struct fsl_ep *ep;
  1076. if (direction == EP_DIR_IN)
  1077. udc->ep0_dir = USB_DIR_IN;
  1078. else
  1079. udc->ep0_dir = USB_DIR_OUT;
  1080. ep = &udc->eps[0];
  1081. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1082. req->ep = ep;
  1083. req->req.length = 0;
  1084. req->req.status = -EINPROGRESS;
  1085. req->req.actual = 0;
  1086. req->req.complete = NULL;
  1087. req->dtd_count = 0;
  1088. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  1089. req->req.buf, req->req.length,
  1090. ep_is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  1091. req->mapped = 1;
  1092. if (fsl_req_to_dtd(req) == 0)
  1093. fsl_queue_td(ep, req);
  1094. else
  1095. return -ENOMEM;
  1096. list_add_tail(&req->queue, &ep->queue);
  1097. return 0;
  1098. }
  1099. static void udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  1100. {
  1101. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  1102. if (ep->name)
  1103. nuke(ep, -ESHUTDOWN);
  1104. }
  1105. /*
  1106. * ch9 Set address
  1107. */
  1108. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  1109. {
  1110. /* Save the new address to device struct */
  1111. udc->device_address = (u8) value;
  1112. /* Update usb state */
  1113. udc->usb_state = USB_STATE_ADDRESS;
  1114. /* Status phase */
  1115. if (ep0_prime_status(udc, EP_DIR_IN))
  1116. ep0stall(udc);
  1117. }
  1118. /*
  1119. * ch9 Get status
  1120. */
  1121. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1122. u16 index, u16 length)
  1123. {
  1124. u16 tmp = 0; /* Status, cpu endian */
  1125. struct fsl_req *req;
  1126. struct fsl_ep *ep;
  1127. ep = &udc->eps[0];
  1128. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1129. /* Get device status */
  1130. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1131. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1132. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1133. /* Get interface status */
  1134. /* We don't have interface information in udc driver */
  1135. tmp = 0;
  1136. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1137. /* Get endpoint status */
  1138. struct fsl_ep *target_ep;
  1139. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1140. /* stall if endpoint doesn't exist */
  1141. if (!target_ep->desc)
  1142. goto stall;
  1143. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1144. << USB_ENDPOINT_HALT;
  1145. }
  1146. udc->ep0_dir = USB_DIR_IN;
  1147. /* Borrow the per device status_req */
  1148. req = udc->status_req;
  1149. /* Fill in the reqest structure */
  1150. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1151. req->ep = ep;
  1152. req->req.length = 2;
  1153. req->req.status = -EINPROGRESS;
  1154. req->req.actual = 0;
  1155. req->req.complete = NULL;
  1156. req->dtd_count = 0;
  1157. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  1158. req->req.buf, req->req.length,
  1159. ep_is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  1160. req->mapped = 1;
  1161. /* prime the data phase */
  1162. if ((fsl_req_to_dtd(req) == 0))
  1163. fsl_queue_td(ep, req);
  1164. else /* no mem */
  1165. goto stall;
  1166. list_add_tail(&req->queue, &ep->queue);
  1167. udc->ep0_state = DATA_STATE_XMIT;
  1168. return;
  1169. stall:
  1170. ep0stall(udc);
  1171. }
  1172. static void setup_received_irq(struct fsl_udc *udc,
  1173. struct usb_ctrlrequest *setup)
  1174. {
  1175. u16 wValue = le16_to_cpu(setup->wValue);
  1176. u16 wIndex = le16_to_cpu(setup->wIndex);
  1177. u16 wLength = le16_to_cpu(setup->wLength);
  1178. udc_reset_ep_queue(udc, 0);
  1179. /* We process some stardard setup requests here */
  1180. switch (setup->bRequest) {
  1181. case USB_REQ_GET_STATUS:
  1182. /* Data+Status phase from udc */
  1183. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1184. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1185. break;
  1186. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1187. return;
  1188. case USB_REQ_SET_ADDRESS:
  1189. /* Status phase from udc */
  1190. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1191. | USB_RECIP_DEVICE))
  1192. break;
  1193. ch9setaddress(udc, wValue, wIndex, wLength);
  1194. return;
  1195. case USB_REQ_CLEAR_FEATURE:
  1196. case USB_REQ_SET_FEATURE:
  1197. /* Status phase from udc */
  1198. {
  1199. int rc = -EOPNOTSUPP;
  1200. u16 ptc = 0;
  1201. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1202. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1203. int pipe = get_pipe_by_windex(wIndex);
  1204. struct fsl_ep *ep;
  1205. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1206. break;
  1207. ep = get_ep_by_pipe(udc, pipe);
  1208. spin_unlock(&udc->lock);
  1209. rc = fsl_ep_set_halt(&ep->ep,
  1210. (setup->bRequest == USB_REQ_SET_FEATURE)
  1211. ? 1 : 0);
  1212. spin_lock(&udc->lock);
  1213. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1214. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1215. | USB_TYPE_STANDARD)) {
  1216. /* Note: The driver has not include OTG support yet.
  1217. * This will be set when OTG support is added */
  1218. if (wValue == USB_DEVICE_TEST_MODE)
  1219. ptc = wIndex >> 8;
  1220. else if (gadget_is_otg(&udc->gadget)) {
  1221. if (setup->bRequest ==
  1222. USB_DEVICE_B_HNP_ENABLE)
  1223. udc->gadget.b_hnp_enable = 1;
  1224. else if (setup->bRequest ==
  1225. USB_DEVICE_A_HNP_SUPPORT)
  1226. udc->gadget.a_hnp_support = 1;
  1227. else if (setup->bRequest ==
  1228. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1229. udc->gadget.a_alt_hnp_support = 1;
  1230. }
  1231. rc = 0;
  1232. } else
  1233. break;
  1234. if (rc == 0) {
  1235. if (ep0_prime_status(udc, EP_DIR_IN))
  1236. ep0stall(udc);
  1237. }
  1238. if (ptc) {
  1239. u32 tmp;
  1240. mdelay(10);
  1241. tmp = fsl_readl(&dr_regs->portsc1) | (ptc << 16);
  1242. fsl_writel(tmp, &dr_regs->portsc1);
  1243. printk(KERN_INFO "udc: switch to test mode %d.\n", ptc);
  1244. }
  1245. return;
  1246. }
  1247. default:
  1248. break;
  1249. }
  1250. /* Requests handled by gadget */
  1251. if (wLength) {
  1252. /* Data phase from gadget, status phase from udc */
  1253. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1254. ? USB_DIR_IN : USB_DIR_OUT;
  1255. spin_unlock(&udc->lock);
  1256. if (udc->driver->setup(&udc->gadget,
  1257. &udc->local_setup_buff) < 0)
  1258. ep0stall(udc);
  1259. spin_lock(&udc->lock);
  1260. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1261. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1262. } else {
  1263. /* No data phase, IN status from gadget */
  1264. udc->ep0_dir = USB_DIR_IN;
  1265. spin_unlock(&udc->lock);
  1266. if (udc->driver->setup(&udc->gadget,
  1267. &udc->local_setup_buff) < 0)
  1268. ep0stall(udc);
  1269. spin_lock(&udc->lock);
  1270. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1271. }
  1272. }
  1273. /* Process request for Data or Status phase of ep0
  1274. * prime status phase if needed */
  1275. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1276. struct fsl_req *req)
  1277. {
  1278. if (udc->usb_state == USB_STATE_ADDRESS) {
  1279. /* Set the new address */
  1280. u32 new_address = (u32) udc->device_address;
  1281. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1282. &dr_regs->deviceaddr);
  1283. }
  1284. done(ep0, req, 0);
  1285. switch (udc->ep0_state) {
  1286. case DATA_STATE_XMIT:
  1287. /* receive status phase */
  1288. if (ep0_prime_status(udc, EP_DIR_OUT))
  1289. ep0stall(udc);
  1290. break;
  1291. case DATA_STATE_RECV:
  1292. /* send status phase */
  1293. if (ep0_prime_status(udc, EP_DIR_IN))
  1294. ep0stall(udc);
  1295. break;
  1296. case WAIT_FOR_OUT_STATUS:
  1297. udc->ep0_state = WAIT_FOR_SETUP;
  1298. break;
  1299. case WAIT_FOR_SETUP:
  1300. ERR("Unexpect ep0 packets\n");
  1301. break;
  1302. default:
  1303. ep0stall(udc);
  1304. break;
  1305. }
  1306. }
  1307. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1308. * being corrupted by another incoming setup packet */
  1309. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1310. {
  1311. u32 temp;
  1312. struct ep_queue_head *qh;
  1313. struct fsl_usb2_platform_data *pdata = udc->pdata;
  1314. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1315. /* Clear bit in ENDPTSETUPSTAT */
  1316. temp = fsl_readl(&dr_regs->endptsetupstat);
  1317. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1318. /* while a hazard exists when setup package arrives */
  1319. do {
  1320. /* Set Setup Tripwire */
  1321. temp = fsl_readl(&dr_regs->usbcmd);
  1322. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1323. /* Copy the setup packet to local buffer */
  1324. if (pdata->le_setup_buf) {
  1325. u32 *p = (u32 *)buffer_ptr;
  1326. u32 *s = (u32 *)qh->setup_buffer;
  1327. /* Convert little endian setup buffer to CPU endian */
  1328. *p++ = le32_to_cpu(*s++);
  1329. *p = le32_to_cpu(*s);
  1330. } else {
  1331. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1332. }
  1333. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1334. /* Clear Setup Tripwire */
  1335. temp = fsl_readl(&dr_regs->usbcmd);
  1336. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1337. }
  1338. /* process-ep_req(): free the completed Tds for this req */
  1339. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1340. struct fsl_req *curr_req)
  1341. {
  1342. struct ep_td_struct *curr_td;
  1343. int td_complete, actual, remaining_length, j, tmp;
  1344. int status = 0;
  1345. int errors = 0;
  1346. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1347. int direction = pipe % 2;
  1348. curr_td = curr_req->head;
  1349. td_complete = 0;
  1350. actual = curr_req->req.length;
  1351. for (j = 0; j < curr_req->dtd_count; j++) {
  1352. remaining_length = (hc32_to_cpu(curr_td->size_ioc_sts)
  1353. & DTD_PACKET_SIZE)
  1354. >> DTD_LENGTH_BIT_POS;
  1355. actual -= remaining_length;
  1356. errors = hc32_to_cpu(curr_td->size_ioc_sts);
  1357. if (errors & DTD_ERROR_MASK) {
  1358. if (errors & DTD_STATUS_HALTED) {
  1359. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1360. /* Clear the errors and Halt condition */
  1361. tmp = hc32_to_cpu(curr_qh->size_ioc_int_sts);
  1362. tmp &= ~errors;
  1363. curr_qh->size_ioc_int_sts = cpu_to_hc32(tmp);
  1364. status = -EPIPE;
  1365. /* FIXME: continue with next queued TD? */
  1366. break;
  1367. }
  1368. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1369. VDBG("Transfer overflow");
  1370. status = -EPROTO;
  1371. break;
  1372. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1373. VDBG("ISO error");
  1374. status = -EILSEQ;
  1375. break;
  1376. } else
  1377. ERR("Unknown error has occurred (0x%x)!\n",
  1378. errors);
  1379. } else if (hc32_to_cpu(curr_td->size_ioc_sts)
  1380. & DTD_STATUS_ACTIVE) {
  1381. VDBG("Request not complete");
  1382. status = REQ_UNCOMPLETE;
  1383. return status;
  1384. } else if (remaining_length) {
  1385. if (direction) {
  1386. VDBG("Transmit dTD remaining length not zero");
  1387. status = -EPROTO;
  1388. break;
  1389. } else {
  1390. td_complete++;
  1391. break;
  1392. }
  1393. } else {
  1394. td_complete++;
  1395. VDBG("dTD transmitted successful");
  1396. }
  1397. if (j != curr_req->dtd_count - 1)
  1398. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1399. }
  1400. if (status)
  1401. return status;
  1402. curr_req->req.actual = actual;
  1403. return 0;
  1404. }
  1405. /* Process a DTD completion interrupt */
  1406. static void dtd_complete_irq(struct fsl_udc *udc)
  1407. {
  1408. u32 bit_pos;
  1409. int i, ep_num, direction, bit_mask, status;
  1410. struct fsl_ep *curr_ep;
  1411. struct fsl_req *curr_req, *temp_req;
  1412. /* Clear the bits in the register */
  1413. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1414. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1415. if (!bit_pos)
  1416. return;
  1417. for (i = 0; i < udc->max_ep * 2; i++) {
  1418. ep_num = i >> 1;
  1419. direction = i % 2;
  1420. bit_mask = 1 << (ep_num + 16 * direction);
  1421. if (!(bit_pos & bit_mask))
  1422. continue;
  1423. curr_ep = get_ep_by_pipe(udc, i);
  1424. /* If the ep is configured */
  1425. if (curr_ep->name == NULL) {
  1426. WARNING("Invalid EP?");
  1427. continue;
  1428. }
  1429. /* process the req queue until an uncomplete request */
  1430. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1431. queue) {
  1432. status = process_ep_req(udc, i, curr_req);
  1433. VDBG("status of process_ep_req= %d, ep = %d",
  1434. status, ep_num);
  1435. if (status == REQ_UNCOMPLETE)
  1436. break;
  1437. /* write back status to req */
  1438. curr_req->req.status = status;
  1439. if (ep_num == 0) {
  1440. ep0_req_complete(udc, curr_ep, curr_req);
  1441. break;
  1442. } else
  1443. done(curr_ep, curr_req, status);
  1444. }
  1445. }
  1446. }
  1447. static inline enum usb_device_speed portscx_device_speed(u32 reg)
  1448. {
  1449. switch (reg & PORTSCX_PORT_SPEED_MASK) {
  1450. case PORTSCX_PORT_SPEED_HIGH:
  1451. return USB_SPEED_HIGH;
  1452. case PORTSCX_PORT_SPEED_FULL:
  1453. return USB_SPEED_FULL;
  1454. case PORTSCX_PORT_SPEED_LOW:
  1455. return USB_SPEED_LOW;
  1456. default:
  1457. return USB_SPEED_UNKNOWN;
  1458. }
  1459. }
  1460. /* Process a port change interrupt */
  1461. static void port_change_irq(struct fsl_udc *udc)
  1462. {
  1463. if (udc->bus_reset)
  1464. udc->bus_reset = 0;
  1465. /* Bus resetting is finished */
  1466. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET))
  1467. /* Get the speed */
  1468. udc->gadget.speed =
  1469. portscx_device_speed(fsl_readl(&dr_regs->portsc1));
  1470. /* Update USB state */
  1471. if (!udc->resume_state)
  1472. udc->usb_state = USB_STATE_DEFAULT;
  1473. }
  1474. /* Process suspend interrupt */
  1475. static void suspend_irq(struct fsl_udc *udc)
  1476. {
  1477. udc->resume_state = udc->usb_state;
  1478. udc->usb_state = USB_STATE_SUSPENDED;
  1479. /* report suspend to the driver, serial.c does not support this */
  1480. if (udc->driver->suspend)
  1481. udc->driver->suspend(&udc->gadget);
  1482. }
  1483. static void bus_resume(struct fsl_udc *udc)
  1484. {
  1485. udc->usb_state = udc->resume_state;
  1486. udc->resume_state = 0;
  1487. /* report resume to the driver, serial.c does not support this */
  1488. if (udc->driver->resume)
  1489. udc->driver->resume(&udc->gadget);
  1490. }
  1491. /* Clear up all ep queues */
  1492. static int reset_queues(struct fsl_udc *udc)
  1493. {
  1494. u8 pipe;
  1495. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1496. udc_reset_ep_queue(udc, pipe);
  1497. /* report disconnect; the driver is already quiesced */
  1498. spin_unlock(&udc->lock);
  1499. udc->driver->disconnect(&udc->gadget);
  1500. spin_lock(&udc->lock);
  1501. return 0;
  1502. }
  1503. /* Process reset interrupt */
  1504. static void reset_irq(struct fsl_udc *udc)
  1505. {
  1506. u32 temp;
  1507. unsigned long timeout;
  1508. /* Clear the device address */
  1509. temp = fsl_readl(&dr_regs->deviceaddr);
  1510. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1511. udc->device_address = 0;
  1512. /* Clear usb state */
  1513. udc->resume_state = 0;
  1514. udc->ep0_dir = 0;
  1515. udc->ep0_state = WAIT_FOR_SETUP;
  1516. udc->remote_wakeup = 0; /* default to 0 on reset */
  1517. udc->gadget.b_hnp_enable = 0;
  1518. udc->gadget.a_hnp_support = 0;
  1519. udc->gadget.a_alt_hnp_support = 0;
  1520. /* Clear all the setup token semaphores */
  1521. temp = fsl_readl(&dr_regs->endptsetupstat);
  1522. fsl_writel(temp, &dr_regs->endptsetupstat);
  1523. /* Clear all the endpoint complete status bits */
  1524. temp = fsl_readl(&dr_regs->endptcomplete);
  1525. fsl_writel(temp, &dr_regs->endptcomplete);
  1526. timeout = jiffies + 100;
  1527. while (fsl_readl(&dr_regs->endpointprime)) {
  1528. /* Wait until all endptprime bits cleared */
  1529. if (time_after(jiffies, timeout)) {
  1530. ERR("Timeout for reset\n");
  1531. break;
  1532. }
  1533. cpu_relax();
  1534. }
  1535. /* Write 1s to the flush register */
  1536. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1537. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1538. VDBG("Bus reset");
  1539. /* Bus is reseting */
  1540. udc->bus_reset = 1;
  1541. /* Reset all the queues, include XD, dTD, EP queue
  1542. * head and TR Queue */
  1543. reset_queues(udc);
  1544. udc->usb_state = USB_STATE_DEFAULT;
  1545. } else {
  1546. VDBG("Controller reset");
  1547. /* initialize usb hw reg except for regs for EP, not
  1548. * touch usbintr reg */
  1549. dr_controller_setup(udc);
  1550. /* Reset all internal used Queues */
  1551. reset_queues(udc);
  1552. ep0_setup(udc);
  1553. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1554. dr_controller_run(udc);
  1555. udc->usb_state = USB_STATE_ATTACHED;
  1556. }
  1557. }
  1558. /*
  1559. * USB device controller interrupt handler
  1560. */
  1561. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1562. {
  1563. struct fsl_udc *udc = _udc;
  1564. u32 irq_src;
  1565. irqreturn_t status = IRQ_NONE;
  1566. unsigned long flags;
  1567. /* Disable ISR for OTG host mode */
  1568. if (udc->stopped)
  1569. return IRQ_NONE;
  1570. spin_lock_irqsave(&udc->lock, flags);
  1571. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1572. /* Clear notification bits */
  1573. fsl_writel(irq_src, &dr_regs->usbsts);
  1574. /* VDBG("irq_src [0x%8x]", irq_src); */
  1575. /* Need to resume? */
  1576. if (udc->usb_state == USB_STATE_SUSPENDED)
  1577. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1578. bus_resume(udc);
  1579. /* USB Interrupt */
  1580. if (irq_src & USB_STS_INT) {
  1581. VDBG("Packet int");
  1582. /* Setup package, we only support ep0 as control ep */
  1583. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1584. tripwire_handler(udc, 0,
  1585. (u8 *) (&udc->local_setup_buff));
  1586. setup_received_irq(udc, &udc->local_setup_buff);
  1587. status = IRQ_HANDLED;
  1588. }
  1589. /* completion of dtd */
  1590. if (fsl_readl(&dr_regs->endptcomplete)) {
  1591. dtd_complete_irq(udc);
  1592. status = IRQ_HANDLED;
  1593. }
  1594. }
  1595. /* SOF (for ISO transfer) */
  1596. if (irq_src & USB_STS_SOF) {
  1597. status = IRQ_HANDLED;
  1598. }
  1599. /* Port Change */
  1600. if (irq_src & USB_STS_PORT_CHANGE) {
  1601. port_change_irq(udc);
  1602. status = IRQ_HANDLED;
  1603. }
  1604. /* Reset Received */
  1605. if (irq_src & USB_STS_RESET) {
  1606. VDBG("reset int");
  1607. reset_irq(udc);
  1608. status = IRQ_HANDLED;
  1609. }
  1610. /* Sleep Enable (Suspend) */
  1611. if (irq_src & USB_STS_SUSPEND) {
  1612. suspend_irq(udc);
  1613. status = IRQ_HANDLED;
  1614. }
  1615. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1616. VDBG("Error IRQ %x", irq_src);
  1617. }
  1618. spin_unlock_irqrestore(&udc->lock, flags);
  1619. return status;
  1620. }
  1621. /*----------------------------------------------------------------*
  1622. * Hook to gadget drivers
  1623. * Called by initialization code of gadget drivers
  1624. *----------------------------------------------------------------*/
  1625. static int fsl_start(struct usb_gadget_driver *driver,
  1626. int (*bind)(struct usb_gadget *))
  1627. {
  1628. int retval = -ENODEV;
  1629. unsigned long flags = 0;
  1630. if (!udc_controller)
  1631. return -ENODEV;
  1632. if (!driver || driver->speed < USB_SPEED_FULL
  1633. || !bind || !driver->disconnect || !driver->setup)
  1634. return -EINVAL;
  1635. if (udc_controller->driver)
  1636. return -EBUSY;
  1637. /* lock is needed but whether should use this lock or another */
  1638. spin_lock_irqsave(&udc_controller->lock, flags);
  1639. driver->driver.bus = NULL;
  1640. /* hook up the driver */
  1641. udc_controller->driver = driver;
  1642. udc_controller->gadget.dev.driver = &driver->driver;
  1643. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1644. /* bind udc driver to gadget driver */
  1645. retval = bind(&udc_controller->gadget);
  1646. if (retval) {
  1647. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1648. udc_controller->gadget.dev.driver = NULL;
  1649. udc_controller->driver = NULL;
  1650. goto out;
  1651. }
  1652. if (udc_controller->transceiver) {
  1653. /* Suspend the controller until OTG enable it */
  1654. udc_controller->stopped = 1;
  1655. printk(KERN_INFO "Suspend udc for OTG auto detect\n");
  1656. /* connect to bus through transceiver */
  1657. if (udc_controller->transceiver) {
  1658. retval = otg_set_peripheral(udc_controller->transceiver,
  1659. &udc_controller->gadget);
  1660. if (retval < 0) {
  1661. ERR("can't bind to transceiver\n");
  1662. driver->unbind(&udc_controller->gadget);
  1663. udc_controller->gadget.dev.driver = 0;
  1664. udc_controller->driver = 0;
  1665. return retval;
  1666. }
  1667. }
  1668. } else {
  1669. /* Enable DR IRQ reg and set USBCMD reg Run bit */
  1670. dr_controller_run(udc_controller);
  1671. udc_controller->usb_state = USB_STATE_ATTACHED;
  1672. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1673. udc_controller->ep0_dir = 0;
  1674. }
  1675. printk(KERN_INFO "%s: bind to driver %s\n",
  1676. udc_controller->gadget.name, driver->driver.name);
  1677. out:
  1678. if (retval)
  1679. printk(KERN_WARNING "gadget driver register failed %d\n",
  1680. retval);
  1681. return retval;
  1682. }
  1683. /* Disconnect from gadget driver */
  1684. static int fsl_stop(struct usb_gadget_driver *driver)
  1685. {
  1686. struct fsl_ep *loop_ep;
  1687. unsigned long flags;
  1688. if (!udc_controller)
  1689. return -ENODEV;
  1690. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1691. return -EINVAL;
  1692. if (udc_controller->transceiver)
  1693. otg_set_peripheral(udc_controller->transceiver, NULL);
  1694. /* stop DR, disable intr */
  1695. dr_controller_stop(udc_controller);
  1696. /* in fact, no needed */
  1697. udc_controller->usb_state = USB_STATE_ATTACHED;
  1698. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1699. udc_controller->ep0_dir = 0;
  1700. /* stand operation */
  1701. spin_lock_irqsave(&udc_controller->lock, flags);
  1702. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1703. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1704. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1705. ep.ep_list)
  1706. nuke(loop_ep, -ESHUTDOWN);
  1707. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1708. /* report disconnect; the controller is already quiesced */
  1709. driver->disconnect(&udc_controller->gadget);
  1710. /* unbind gadget and unhook driver. */
  1711. driver->unbind(&udc_controller->gadget);
  1712. udc_controller->gadget.dev.driver = NULL;
  1713. udc_controller->driver = NULL;
  1714. printk(KERN_WARNING "unregistered gadget driver '%s'\n",
  1715. driver->driver.name);
  1716. return 0;
  1717. }
  1718. /*-------------------------------------------------------------------------
  1719. PROC File System Support
  1720. -------------------------------------------------------------------------*/
  1721. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1722. #include <linux/seq_file.h>
  1723. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1724. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1725. int *eof, void *_dev)
  1726. {
  1727. char *buf = page;
  1728. char *next = buf;
  1729. unsigned size = count;
  1730. unsigned long flags;
  1731. int t, i;
  1732. u32 tmp_reg;
  1733. struct fsl_ep *ep = NULL;
  1734. struct fsl_req *req;
  1735. struct fsl_udc *udc = udc_controller;
  1736. if (off != 0)
  1737. return 0;
  1738. spin_lock_irqsave(&udc->lock, flags);
  1739. /* ------basic driver information ---- */
  1740. t = scnprintf(next, size,
  1741. DRIVER_DESC "\n"
  1742. "%s version: %s\n"
  1743. "Gadget driver: %s\n\n",
  1744. driver_name, DRIVER_VERSION,
  1745. udc->driver ? udc->driver->driver.name : "(none)");
  1746. size -= t;
  1747. next += t;
  1748. /* ------ DR Registers ----- */
  1749. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1750. t = scnprintf(next, size,
  1751. "USBCMD reg:\n"
  1752. "SetupTW: %d\n"
  1753. "Run/Stop: %s\n\n",
  1754. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1755. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1756. size -= t;
  1757. next += t;
  1758. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1759. t = scnprintf(next, size,
  1760. "USB Status Reg:\n"
  1761. "Dr Suspend: %d Reset Received: %d System Error: %s "
  1762. "USB Error Interrupt: %s\n\n",
  1763. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1764. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1765. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1766. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1767. size -= t;
  1768. next += t;
  1769. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1770. t = scnprintf(next, size,
  1771. "USB Intrrupt Enable Reg:\n"
  1772. "Sleep Enable: %d SOF Received Enable: %d "
  1773. "Reset Enable: %d\n"
  1774. "System Error Enable: %d "
  1775. "Port Change Dectected Enable: %d\n"
  1776. "USB Error Intr Enable: %d USB Intr Enable: %d\n\n",
  1777. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1778. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1779. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1780. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1781. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1782. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1783. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1784. size -= t;
  1785. next += t;
  1786. tmp_reg = fsl_readl(&dr_regs->frindex);
  1787. t = scnprintf(next, size,
  1788. "USB Frame Index Reg: Frame Number is 0x%x\n\n",
  1789. (tmp_reg & USB_FRINDEX_MASKS));
  1790. size -= t;
  1791. next += t;
  1792. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1793. t = scnprintf(next, size,
  1794. "USB Device Address Reg: Device Addr is 0x%x\n\n",
  1795. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1796. size -= t;
  1797. next += t;
  1798. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1799. t = scnprintf(next, size,
  1800. "USB Endpoint List Address Reg: "
  1801. "Device Addr is 0x%x\n\n",
  1802. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1803. size -= t;
  1804. next += t;
  1805. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1806. t = scnprintf(next, size,
  1807. "USB Port Status&Control Reg:\n"
  1808. "Port Transceiver Type : %s Port Speed: %s\n"
  1809. "PHY Low Power Suspend: %s Port Reset: %s "
  1810. "Port Suspend Mode: %s\n"
  1811. "Over-current Change: %s "
  1812. "Port Enable/Disable Change: %s\n"
  1813. "Port Enabled/Disabled: %s "
  1814. "Current Connect Status: %s\n\n", ( {
  1815. char *s;
  1816. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1817. case PORTSCX_PTS_UTMI:
  1818. s = "UTMI"; break;
  1819. case PORTSCX_PTS_ULPI:
  1820. s = "ULPI "; break;
  1821. case PORTSCX_PTS_FSLS:
  1822. s = "FS/LS Serial"; break;
  1823. default:
  1824. s = "None"; break;
  1825. }
  1826. s;} ),
  1827. usb_speed_string(portscx_device_speed(tmp_reg)),
  1828. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1829. "Normal PHY mode" : "Low power mode",
  1830. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1831. "Not in Reset",
  1832. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1833. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1834. "No",
  1835. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1836. "Not change",
  1837. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1838. "Not correct",
  1839. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1840. "Attached" : "Not-Att");
  1841. size -= t;
  1842. next += t;
  1843. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1844. t = scnprintf(next, size,
  1845. "USB Mode Reg: Controller Mode is: %s\n\n", ( {
  1846. char *s;
  1847. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1848. case USB_MODE_CTRL_MODE_IDLE:
  1849. s = "Idle"; break;
  1850. case USB_MODE_CTRL_MODE_DEVICE:
  1851. s = "Device Controller"; break;
  1852. case USB_MODE_CTRL_MODE_HOST:
  1853. s = "Host Controller"; break;
  1854. default:
  1855. s = "None"; break;
  1856. }
  1857. s;
  1858. } ));
  1859. size -= t;
  1860. next += t;
  1861. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1862. t = scnprintf(next, size,
  1863. "Endpoint Setup Status Reg: SETUP on ep 0x%x\n\n",
  1864. (tmp_reg & EP_SETUP_STATUS_MASK));
  1865. size -= t;
  1866. next += t;
  1867. for (i = 0; i < udc->max_ep / 2; i++) {
  1868. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1869. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1870. i, tmp_reg);
  1871. size -= t;
  1872. next += t;
  1873. }
  1874. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1875. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n\n", tmp_reg);
  1876. size -= t;
  1877. next += t;
  1878. #ifndef CONFIG_ARCH_MXC
  1879. if (udc->pdata->have_sysif_regs) {
  1880. tmp_reg = usb_sys_regs->snoop1;
  1881. t = scnprintf(next, size, "Snoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1882. size -= t;
  1883. next += t;
  1884. tmp_reg = usb_sys_regs->control;
  1885. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1886. tmp_reg);
  1887. size -= t;
  1888. next += t;
  1889. }
  1890. #endif
  1891. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1892. ep = &udc->eps[0];
  1893. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1894. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1895. size -= t;
  1896. next += t;
  1897. if (list_empty(&ep->queue)) {
  1898. t = scnprintf(next, size, "its req queue is empty\n\n");
  1899. size -= t;
  1900. next += t;
  1901. } else {
  1902. list_for_each_entry(req, &ep->queue, queue) {
  1903. t = scnprintf(next, size,
  1904. "req %p actual 0x%x length 0x%x buf %p\n",
  1905. &req->req, req->req.actual,
  1906. req->req.length, req->req.buf);
  1907. size -= t;
  1908. next += t;
  1909. }
  1910. }
  1911. /* other gadget->eplist ep */
  1912. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1913. if (ep->desc) {
  1914. t = scnprintf(next, size,
  1915. "\nFor %s Maxpkt is 0x%x "
  1916. "index is 0x%x\n",
  1917. ep->ep.name, ep_maxpacket(ep),
  1918. ep_index(ep));
  1919. size -= t;
  1920. next += t;
  1921. if (list_empty(&ep->queue)) {
  1922. t = scnprintf(next, size,
  1923. "its req queue is empty\n\n");
  1924. size -= t;
  1925. next += t;
  1926. } else {
  1927. list_for_each_entry(req, &ep->queue, queue) {
  1928. t = scnprintf(next, size,
  1929. "req %p actual 0x%x length "
  1930. "0x%x buf %p\n",
  1931. &req->req, req->req.actual,
  1932. req->req.length, req->req.buf);
  1933. size -= t;
  1934. next += t;
  1935. } /* end for each_entry of ep req */
  1936. } /* end for else */
  1937. } /* end for if(ep->queue) */
  1938. } /* end (ep->desc) */
  1939. spin_unlock_irqrestore(&udc->lock, flags);
  1940. *eof = 1;
  1941. return count - size;
  1942. }
  1943. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1944. 0, NULL, fsl_proc_read, NULL)
  1945. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1946. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1947. #define create_proc_file() do {} while (0)
  1948. #define remove_proc_file() do {} while (0)
  1949. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1950. /*-------------------------------------------------------------------------*/
  1951. /* Release udc structures */
  1952. static void fsl_udc_release(struct device *dev)
  1953. {
  1954. complete(udc_controller->done);
  1955. dma_free_coherent(dev->parent, udc_controller->ep_qh_size,
  1956. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1957. kfree(udc_controller);
  1958. }
  1959. /******************************************************************
  1960. Internal structure setup functions
  1961. *******************************************************************/
  1962. /*------------------------------------------------------------------
  1963. * init resource for globle controller
  1964. * Return the udc handle on success or NULL on failure
  1965. ------------------------------------------------------------------*/
  1966. static int __init struct_udc_setup(struct fsl_udc *udc,
  1967. struct platform_device *pdev)
  1968. {
  1969. struct fsl_usb2_platform_data *pdata;
  1970. size_t size;
  1971. pdata = pdev->dev.platform_data;
  1972. udc->phy_mode = pdata->phy_mode;
  1973. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1974. if (!udc->eps) {
  1975. ERR("malloc fsl_ep failed\n");
  1976. return -1;
  1977. }
  1978. /* initialized QHs, take care of alignment */
  1979. size = udc->max_ep * sizeof(struct ep_queue_head);
  1980. if (size < QH_ALIGNMENT)
  1981. size = QH_ALIGNMENT;
  1982. else if ((size % QH_ALIGNMENT) != 0) {
  1983. size += QH_ALIGNMENT + 1;
  1984. size &= ~(QH_ALIGNMENT - 1);
  1985. }
  1986. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1987. &udc->ep_qh_dma, GFP_KERNEL);
  1988. if (!udc->ep_qh) {
  1989. ERR("malloc QHs for udc failed\n");
  1990. kfree(udc->eps);
  1991. return -1;
  1992. }
  1993. udc->ep_qh_size = size;
  1994. /* Initialize ep0 status request structure */
  1995. /* FIXME: fsl_alloc_request() ignores ep argument */
  1996. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1997. struct fsl_req, req);
  1998. /* allocate a small amount of memory to get valid address */
  1999. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  2000. udc->resume_state = USB_STATE_NOTATTACHED;
  2001. udc->usb_state = USB_STATE_POWERED;
  2002. udc->ep0_dir = 0;
  2003. udc->remote_wakeup = 0; /* default to 0 on reset */
  2004. return 0;
  2005. }
  2006. /*----------------------------------------------------------------
  2007. * Setup the fsl_ep struct for eps
  2008. * Link fsl_ep->ep to gadget->ep_list
  2009. * ep0out is not used so do nothing here
  2010. * ep0in should be taken care
  2011. *--------------------------------------------------------------*/
  2012. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  2013. char *name, int link)
  2014. {
  2015. struct fsl_ep *ep = &udc->eps[index];
  2016. ep->udc = udc;
  2017. strcpy(ep->name, name);
  2018. ep->ep.name = ep->name;
  2019. ep->ep.ops = &fsl_ep_ops;
  2020. ep->stopped = 0;
  2021. /* for ep0: maxP defined in desc
  2022. * for other eps, maxP is set by epautoconfig() called by gadget layer
  2023. */
  2024. ep->ep.maxpacket = (unsigned short) ~0;
  2025. /* the queue lists any req for this ep */
  2026. INIT_LIST_HEAD(&ep->queue);
  2027. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  2028. if (link)
  2029. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  2030. ep->gadget = &udc->gadget;
  2031. ep->qh = &udc->ep_qh[index];
  2032. return 0;
  2033. }
  2034. /* Driver probe function
  2035. * all intialization operations implemented here except enabling usb_intr reg
  2036. * board setup should have been done in the platform code
  2037. */
  2038. static int __init fsl_udc_probe(struct platform_device *pdev)
  2039. {
  2040. struct fsl_usb2_platform_data *pdata;
  2041. struct resource *res;
  2042. int ret = -ENODEV;
  2043. unsigned int i;
  2044. u32 dccparams;
  2045. if (strcmp(pdev->name, driver_name)) {
  2046. VDBG("Wrong device");
  2047. return -ENODEV;
  2048. }
  2049. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  2050. if (udc_controller == NULL) {
  2051. ERR("malloc udc failed\n");
  2052. return -ENOMEM;
  2053. }
  2054. pdata = pdev->dev.platform_data;
  2055. udc_controller->pdata = pdata;
  2056. spin_lock_init(&udc_controller->lock);
  2057. udc_controller->stopped = 1;
  2058. #ifdef CONFIG_USB_OTG
  2059. if (pdata->operating_mode == FSL_USB2_DR_OTG) {
  2060. udc_controller->transceiver = otg_get_transceiver();
  2061. if (!udc_controller->transceiver) {
  2062. ERR("Can't find OTG driver!\n");
  2063. ret = -ENODEV;
  2064. goto err_kfree;
  2065. }
  2066. }
  2067. #endif
  2068. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2069. if (!res) {
  2070. ret = -ENXIO;
  2071. goto err_kfree;
  2072. }
  2073. if (pdata->operating_mode == FSL_USB2_DR_DEVICE) {
  2074. if (!request_mem_region(res->start, resource_size(res),
  2075. driver_name)) {
  2076. ERR("request mem region for %s failed\n", pdev->name);
  2077. ret = -EBUSY;
  2078. goto err_kfree;
  2079. }
  2080. }
  2081. dr_regs = ioremap(res->start, resource_size(res));
  2082. if (!dr_regs) {
  2083. ret = -ENOMEM;
  2084. goto err_release_mem_region;
  2085. }
  2086. pdata->regs = (void *)dr_regs;
  2087. /*
  2088. * do platform specific init: check the clock, grab/config pins, etc.
  2089. */
  2090. if (pdata->init && pdata->init(pdev)) {
  2091. ret = -ENODEV;
  2092. goto err_iounmap_noclk;
  2093. }
  2094. /* Set accessors only after pdata->init() ! */
  2095. fsl_set_accessors(pdata);
  2096. #ifndef CONFIG_ARCH_MXC
  2097. if (pdata->have_sysif_regs)
  2098. usb_sys_regs = (void *)dr_regs + USB_DR_SYS_OFFSET;
  2099. #endif
  2100. /* Initialize USB clocks */
  2101. ret = fsl_udc_clk_init(pdev);
  2102. if (ret < 0)
  2103. goto err_iounmap_noclk;
  2104. /* Read Device Controller Capability Parameters register */
  2105. dccparams = fsl_readl(&dr_regs->dccparams);
  2106. if (!(dccparams & DCCPARAMS_DC)) {
  2107. ERR("This SOC doesn't support device role\n");
  2108. ret = -ENODEV;
  2109. goto err_iounmap;
  2110. }
  2111. /* Get max device endpoints */
  2112. /* DEN is bidirectional ep number, max_ep doubles the number */
  2113. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  2114. udc_controller->irq = platform_get_irq(pdev, 0);
  2115. if (!udc_controller->irq) {
  2116. ret = -ENODEV;
  2117. goto err_iounmap;
  2118. }
  2119. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  2120. driver_name, udc_controller);
  2121. if (ret != 0) {
  2122. ERR("cannot request irq %d err %d\n",
  2123. udc_controller->irq, ret);
  2124. goto err_iounmap;
  2125. }
  2126. /* Initialize the udc structure including QH member and other member */
  2127. if (struct_udc_setup(udc_controller, pdev)) {
  2128. ERR("Can't initialize udc data structure\n");
  2129. ret = -ENOMEM;
  2130. goto err_free_irq;
  2131. }
  2132. if (!udc_controller->transceiver) {
  2133. /* initialize usb hw reg except for regs for EP,
  2134. * leave usbintr reg untouched */
  2135. dr_controller_setup(udc_controller);
  2136. }
  2137. fsl_udc_clk_finalize(pdev);
  2138. /* Setup gadget structure */
  2139. udc_controller->gadget.ops = &fsl_gadget_ops;
  2140. udc_controller->gadget.is_dualspeed = 1;
  2141. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  2142. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  2143. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  2144. udc_controller->gadget.name = driver_name;
  2145. /* Setup gadget.dev and register with kernel */
  2146. dev_set_name(&udc_controller->gadget.dev, "gadget");
  2147. udc_controller->gadget.dev.release = fsl_udc_release;
  2148. udc_controller->gadget.dev.parent = &pdev->dev;
  2149. ret = device_register(&udc_controller->gadget.dev);
  2150. if (ret < 0)
  2151. goto err_free_irq;
  2152. if (udc_controller->transceiver)
  2153. udc_controller->gadget.is_otg = 1;
  2154. /* setup QH and epctrl for ep0 */
  2155. ep0_setup(udc_controller);
  2156. /* setup udc->eps[] for ep0 */
  2157. struct_ep_setup(udc_controller, 0, "ep0", 0);
  2158. /* for ep0: the desc defined here;
  2159. * for other eps, gadget layer called ep_enable with defined desc
  2160. */
  2161. udc_controller->eps[0].desc = &fsl_ep0_desc;
  2162. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  2163. /* setup the udc->eps[] for non-control endpoints and link
  2164. * to gadget.ep_list */
  2165. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  2166. char name[14];
  2167. sprintf(name, "ep%dout", i);
  2168. struct_ep_setup(udc_controller, i * 2, name, 1);
  2169. sprintf(name, "ep%din", i);
  2170. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  2171. }
  2172. /* use dma_pool for TD management */
  2173. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  2174. sizeof(struct ep_td_struct),
  2175. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  2176. if (udc_controller->td_pool == NULL) {
  2177. ret = -ENOMEM;
  2178. goto err_unregister;
  2179. }
  2180. ret = usb_add_gadget_udc(&pdev->dev, &udc_controller->gadget);
  2181. if (ret)
  2182. goto err_del_udc;
  2183. create_proc_file();
  2184. return 0;
  2185. err_del_udc:
  2186. dma_pool_destroy(udc_controller->td_pool);
  2187. err_unregister:
  2188. device_unregister(&udc_controller->gadget.dev);
  2189. err_free_irq:
  2190. free_irq(udc_controller->irq, udc_controller);
  2191. err_iounmap:
  2192. if (pdata->exit)
  2193. pdata->exit(pdev);
  2194. fsl_udc_clk_release();
  2195. err_iounmap_noclk:
  2196. iounmap(dr_regs);
  2197. err_release_mem_region:
  2198. if (pdata->operating_mode == FSL_USB2_DR_DEVICE)
  2199. release_mem_region(res->start, resource_size(res));
  2200. err_kfree:
  2201. kfree(udc_controller);
  2202. udc_controller = NULL;
  2203. return ret;
  2204. }
  2205. /* Driver removal function
  2206. * Free resources and finish pending transactions
  2207. */
  2208. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2209. {
  2210. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2211. struct fsl_usb2_platform_data *pdata = pdev->dev.platform_data;
  2212. DECLARE_COMPLETION(done);
  2213. if (!udc_controller)
  2214. return -ENODEV;
  2215. usb_del_gadget_udc(&udc_controller->gadget);
  2216. udc_controller->done = &done;
  2217. fsl_udc_clk_release();
  2218. /* DR has been stopped in usb_gadget_unregister_driver() */
  2219. remove_proc_file();
  2220. /* Free allocated memory */
  2221. kfree(udc_controller->status_req->req.buf);
  2222. kfree(udc_controller->status_req);
  2223. kfree(udc_controller->eps);
  2224. dma_pool_destroy(udc_controller->td_pool);
  2225. free_irq(udc_controller->irq, udc_controller);
  2226. iounmap(dr_regs);
  2227. if (pdata->operating_mode == FSL_USB2_DR_DEVICE)
  2228. release_mem_region(res->start, resource_size(res));
  2229. device_unregister(&udc_controller->gadget.dev);
  2230. /* free udc --wait for the release() finished */
  2231. wait_for_completion(&done);
  2232. /*
  2233. * do platform specific un-initialization:
  2234. * release iomux pins, etc.
  2235. */
  2236. if (pdata->exit)
  2237. pdata->exit(pdev);
  2238. return 0;
  2239. }
  2240. /*-----------------------------------------------------------------
  2241. * Modify Power management attributes
  2242. * Used by OTG statemachine to disable gadget temporarily
  2243. -----------------------------------------------------------------*/
  2244. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2245. {
  2246. dr_controller_stop(udc_controller);
  2247. return 0;
  2248. }
  2249. /*-----------------------------------------------------------------
  2250. * Invoked on USB resume. May be called in_interrupt.
  2251. * Here we start the DR controller and enable the irq
  2252. *-----------------------------------------------------------------*/
  2253. static int fsl_udc_resume(struct platform_device *pdev)
  2254. {
  2255. /* Enable DR irq reg and set controller Run */
  2256. if (udc_controller->stopped) {
  2257. dr_controller_setup(udc_controller);
  2258. dr_controller_run(udc_controller);
  2259. }
  2260. udc_controller->usb_state = USB_STATE_ATTACHED;
  2261. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2262. udc_controller->ep0_dir = 0;
  2263. return 0;
  2264. }
  2265. static int fsl_udc_otg_suspend(struct device *dev, pm_message_t state)
  2266. {
  2267. struct fsl_udc *udc = udc_controller;
  2268. u32 mode, usbcmd;
  2269. mode = fsl_readl(&dr_regs->usbmode) & USB_MODE_CTRL_MODE_MASK;
  2270. pr_debug("%s(): mode 0x%x stopped %d\n", __func__, mode, udc->stopped);
  2271. /*
  2272. * If the controller is already stopped, then this must be a
  2273. * PM suspend. Remember this fact, so that we will leave the
  2274. * controller stopped at PM resume time.
  2275. */
  2276. if (udc->stopped) {
  2277. pr_debug("gadget already stopped, leaving early\n");
  2278. udc->already_stopped = 1;
  2279. return 0;
  2280. }
  2281. if (mode != USB_MODE_CTRL_MODE_DEVICE) {
  2282. pr_debug("gadget not in device mode, leaving early\n");
  2283. return 0;
  2284. }
  2285. /* stop the controller */
  2286. usbcmd = fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP;
  2287. fsl_writel(usbcmd, &dr_regs->usbcmd);
  2288. udc->stopped = 1;
  2289. pr_info("USB Gadget suspended\n");
  2290. return 0;
  2291. }
  2292. static int fsl_udc_otg_resume(struct device *dev)
  2293. {
  2294. pr_debug("%s(): stopped %d already_stopped %d\n", __func__,
  2295. udc_controller->stopped, udc_controller->already_stopped);
  2296. /*
  2297. * If the controller was stopped at suspend time, then
  2298. * don't resume it now.
  2299. */
  2300. if (udc_controller->already_stopped) {
  2301. udc_controller->already_stopped = 0;
  2302. pr_debug("gadget was already stopped, leaving early\n");
  2303. return 0;
  2304. }
  2305. pr_info("USB Gadget resume\n");
  2306. return fsl_udc_resume(NULL);
  2307. }
  2308. /*-------------------------------------------------------------------------
  2309. Register entry point for the peripheral controller driver
  2310. --------------------------------------------------------------------------*/
  2311. static struct platform_driver udc_driver = {
  2312. .remove = __exit_p(fsl_udc_remove),
  2313. /* these suspend and resume are not usb suspend and resume */
  2314. .suspend = fsl_udc_suspend,
  2315. .resume = fsl_udc_resume,
  2316. .driver = {
  2317. .name = (char *)driver_name,
  2318. .owner = THIS_MODULE,
  2319. /* udc suspend/resume called from OTG driver */
  2320. .suspend = fsl_udc_otg_suspend,
  2321. .resume = fsl_udc_otg_resume,
  2322. },
  2323. };
  2324. static int __init udc_init(void)
  2325. {
  2326. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2327. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2328. }
  2329. module_init(udc_init);
  2330. static void __exit udc_exit(void)
  2331. {
  2332. platform_driver_unregister(&udc_driver);
  2333. printk(KERN_WARNING "%s unregistered\n", driver_desc);
  2334. }
  2335. module_exit(udc_exit);
  2336. MODULE_DESCRIPTION(DRIVER_DESC);
  2337. MODULE_AUTHOR(DRIVER_AUTHOR);
  2338. MODULE_LICENSE("GPL");
  2339. MODULE_ALIAS("platform:fsl-usb2-udc");