vmx.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "kvm.h"
  18. #include "vmx.h"
  19. #include "kvm_vmx.h"
  20. #include <linux/module.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <asm/io.h>
  24. #include <asm/desc.h>
  25. #include "segment_descriptor.h"
  26. #define MSR_IA32_FEATURE_CONTROL 0x03a
  27. MODULE_AUTHOR("Qumranet");
  28. MODULE_LICENSE("GPL");
  29. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  30. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  31. #ifdef CONFIG_X86_64
  32. #define HOST_IS_64 1
  33. #else
  34. #define HOST_IS_64 0
  35. #endif
  36. static struct vmcs_descriptor {
  37. int size;
  38. int order;
  39. u32 revision_id;
  40. } vmcs_descriptor;
  41. #define VMX_SEGMENT_FIELD(seg) \
  42. [VCPU_SREG_##seg] = { \
  43. .selector = GUEST_##seg##_SELECTOR, \
  44. .base = GUEST_##seg##_BASE, \
  45. .limit = GUEST_##seg##_LIMIT, \
  46. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  47. }
  48. static struct kvm_vmx_segment_field {
  49. unsigned selector;
  50. unsigned base;
  51. unsigned limit;
  52. unsigned ar_bytes;
  53. } kvm_vmx_segment_fields[] = {
  54. VMX_SEGMENT_FIELD(CS),
  55. VMX_SEGMENT_FIELD(DS),
  56. VMX_SEGMENT_FIELD(ES),
  57. VMX_SEGMENT_FIELD(FS),
  58. VMX_SEGMENT_FIELD(GS),
  59. VMX_SEGMENT_FIELD(SS),
  60. VMX_SEGMENT_FIELD(TR),
  61. VMX_SEGMENT_FIELD(LDTR),
  62. };
  63. static const u32 vmx_msr_index[] = {
  64. #ifdef CONFIG_X86_64
  65. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  66. #endif
  67. MSR_EFER, MSR_K6_STAR,
  68. };
  69. #define NR_VMX_MSR (sizeof(vmx_msr_index) / sizeof(*vmx_msr_index))
  70. static inline int is_page_fault(u32 intr_info)
  71. {
  72. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  73. INTR_INFO_VALID_MASK)) ==
  74. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  75. }
  76. static inline int is_external_interrupt(u32 intr_info)
  77. {
  78. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  79. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  80. }
  81. static struct vmx_msr_entry *find_msr_entry(struct kvm_vcpu *vcpu, u32 msr)
  82. {
  83. int i;
  84. for (i = 0; i < vcpu->nmsrs; ++i)
  85. if (vcpu->guest_msrs[i].index == msr)
  86. return &vcpu->guest_msrs[i];
  87. return 0;
  88. }
  89. static void vmcs_clear(struct vmcs *vmcs)
  90. {
  91. u64 phys_addr = __pa(vmcs);
  92. u8 error;
  93. asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
  94. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  95. : "cc", "memory");
  96. if (error)
  97. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  98. vmcs, phys_addr);
  99. }
  100. static void __vcpu_clear(void *arg)
  101. {
  102. struct kvm_vcpu *vcpu = arg;
  103. int cpu = smp_processor_id();
  104. if (vcpu->cpu == cpu)
  105. vmcs_clear(vcpu->vmcs);
  106. if (per_cpu(current_vmcs, cpu) == vcpu->vmcs)
  107. per_cpu(current_vmcs, cpu) = NULL;
  108. }
  109. static unsigned long vmcs_readl(unsigned long field)
  110. {
  111. unsigned long value;
  112. asm volatile (ASM_VMX_VMREAD_RDX_RAX
  113. : "=a"(value) : "d"(field) : "cc");
  114. return value;
  115. }
  116. static u16 vmcs_read16(unsigned long field)
  117. {
  118. return vmcs_readl(field);
  119. }
  120. static u32 vmcs_read32(unsigned long field)
  121. {
  122. return vmcs_readl(field);
  123. }
  124. static u64 vmcs_read64(unsigned long field)
  125. {
  126. #ifdef CONFIG_X86_64
  127. return vmcs_readl(field);
  128. #else
  129. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  130. #endif
  131. }
  132. static void vmcs_writel(unsigned long field, unsigned long value)
  133. {
  134. u8 error;
  135. asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
  136. : "=q"(error) : "a"(value), "d"(field) : "cc" );
  137. if (error)
  138. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  139. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  140. }
  141. static void vmcs_write16(unsigned long field, u16 value)
  142. {
  143. vmcs_writel(field, value);
  144. }
  145. static void vmcs_write32(unsigned long field, u32 value)
  146. {
  147. vmcs_writel(field, value);
  148. }
  149. static void vmcs_write64(unsigned long field, u64 value)
  150. {
  151. #ifdef CONFIG_X86_64
  152. vmcs_writel(field, value);
  153. #else
  154. vmcs_writel(field, value);
  155. asm volatile ("");
  156. vmcs_writel(field+1, value >> 32);
  157. #endif
  158. }
  159. /*
  160. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  161. * vcpu mutex is already taken.
  162. */
  163. static struct kvm_vcpu *vmx_vcpu_load(struct kvm_vcpu *vcpu)
  164. {
  165. u64 phys_addr = __pa(vcpu->vmcs);
  166. int cpu;
  167. cpu = get_cpu();
  168. if (vcpu->cpu != cpu) {
  169. smp_call_function(__vcpu_clear, vcpu, 0, 1);
  170. vcpu->launched = 0;
  171. }
  172. if (per_cpu(current_vmcs, cpu) != vcpu->vmcs) {
  173. u8 error;
  174. per_cpu(current_vmcs, cpu) = vcpu->vmcs;
  175. asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
  176. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  177. : "cc");
  178. if (error)
  179. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  180. vcpu->vmcs, phys_addr);
  181. }
  182. if (vcpu->cpu != cpu) {
  183. struct descriptor_table dt;
  184. unsigned long sysenter_esp;
  185. vcpu->cpu = cpu;
  186. /*
  187. * Linux uses per-cpu TSS and GDT, so set these when switching
  188. * processors.
  189. */
  190. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  191. get_gdt(&dt);
  192. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  193. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  194. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  195. }
  196. return vcpu;
  197. }
  198. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  199. {
  200. put_cpu();
  201. }
  202. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  203. {
  204. return vmcs_readl(GUEST_RFLAGS);
  205. }
  206. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  207. {
  208. vmcs_writel(GUEST_RFLAGS, rflags);
  209. }
  210. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  211. {
  212. unsigned long rip;
  213. u32 interruptibility;
  214. rip = vmcs_readl(GUEST_RIP);
  215. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  216. vmcs_writel(GUEST_RIP, rip);
  217. /*
  218. * We emulated an instruction, so temporary interrupt blocking
  219. * should be removed, if set.
  220. */
  221. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  222. if (interruptibility & 3)
  223. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  224. interruptibility & ~3);
  225. }
  226. static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  227. {
  228. printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
  229. vmcs_readl(GUEST_RIP));
  230. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  231. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  232. GP_VECTOR |
  233. INTR_TYPE_EXCEPTION |
  234. INTR_INFO_DELIEVER_CODE_MASK |
  235. INTR_INFO_VALID_MASK);
  236. }
  237. /*
  238. * reads and returns guest's timestamp counter "register"
  239. * guest_tsc = host_tsc + tsc_offset -- 21.3
  240. */
  241. static u64 guest_read_tsc(void)
  242. {
  243. u64 host_tsc, tsc_offset;
  244. rdtscll(host_tsc);
  245. tsc_offset = vmcs_read64(TSC_OFFSET);
  246. return host_tsc + tsc_offset;
  247. }
  248. /*
  249. * writes 'guest_tsc' into guest's timestamp counter "register"
  250. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  251. */
  252. static void guest_write_tsc(u64 guest_tsc)
  253. {
  254. u64 host_tsc;
  255. rdtscll(host_tsc);
  256. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  257. }
  258. static void reload_tss(void)
  259. {
  260. #ifndef CONFIG_X86_64
  261. /*
  262. * VT restores TR but not its size. Useless.
  263. */
  264. struct descriptor_table gdt;
  265. struct segment_descriptor *descs;
  266. get_gdt(&gdt);
  267. descs = (void *)gdt.base;
  268. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  269. load_TR_desc();
  270. #endif
  271. }
  272. /*
  273. * Reads an msr value (of 'msr_index') into 'pdata'.
  274. * Returns 0 on success, non-0 otherwise.
  275. * Assumes vcpu_load() was already called.
  276. */
  277. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  278. {
  279. u64 data;
  280. struct vmx_msr_entry *msr;
  281. if (!pdata) {
  282. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  283. return -EINVAL;
  284. }
  285. switch (msr_index) {
  286. #ifdef CONFIG_X86_64
  287. case MSR_FS_BASE:
  288. data = vmcs_readl(GUEST_FS_BASE);
  289. break;
  290. case MSR_GS_BASE:
  291. data = vmcs_readl(GUEST_GS_BASE);
  292. break;
  293. case MSR_EFER:
  294. data = vcpu->shadow_efer;
  295. break;
  296. #endif
  297. case MSR_IA32_TIME_STAMP_COUNTER:
  298. data = guest_read_tsc();
  299. break;
  300. case MSR_IA32_SYSENTER_CS:
  301. data = vmcs_read32(GUEST_SYSENTER_CS);
  302. break;
  303. case MSR_IA32_SYSENTER_EIP:
  304. data = vmcs_read32(GUEST_SYSENTER_EIP);
  305. break;
  306. case MSR_IA32_SYSENTER_ESP:
  307. data = vmcs_read32(GUEST_SYSENTER_ESP);
  308. break;
  309. case MSR_IA32_MC0_CTL:
  310. case MSR_IA32_MCG_STATUS:
  311. case MSR_IA32_MCG_CAP:
  312. case MSR_IA32_MC0_MISC:
  313. case MSR_IA32_MC0_MISC+4:
  314. case MSR_IA32_MC0_MISC+8:
  315. case MSR_IA32_MC0_MISC+12:
  316. case MSR_IA32_MC0_MISC+16:
  317. case MSR_IA32_UCODE_REV:
  318. /* MTRR registers */
  319. case 0xfe:
  320. case 0x200 ... 0x2ff:
  321. data = 0;
  322. break;
  323. case MSR_IA32_APICBASE:
  324. data = vcpu->apic_base;
  325. break;
  326. default:
  327. msr = find_msr_entry(vcpu, msr_index);
  328. if (!msr) {
  329. printk(KERN_ERR "kvm: unhandled rdmsr: %x\n", msr_index);
  330. return 1;
  331. }
  332. data = msr->data;
  333. break;
  334. }
  335. *pdata = data;
  336. return 0;
  337. }
  338. /*
  339. * Writes msr value into into the appropriate "register".
  340. * Returns 0 on success, non-0 otherwise.
  341. * Assumes vcpu_load() was already called.
  342. */
  343. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  344. {
  345. struct vmx_msr_entry *msr;
  346. switch (msr_index) {
  347. #ifdef CONFIG_X86_64
  348. case MSR_FS_BASE:
  349. vmcs_writel(GUEST_FS_BASE, data);
  350. break;
  351. case MSR_GS_BASE:
  352. vmcs_writel(GUEST_GS_BASE, data);
  353. break;
  354. #endif
  355. case MSR_IA32_SYSENTER_CS:
  356. vmcs_write32(GUEST_SYSENTER_CS, data);
  357. break;
  358. case MSR_IA32_SYSENTER_EIP:
  359. vmcs_write32(GUEST_SYSENTER_EIP, data);
  360. break;
  361. case MSR_IA32_SYSENTER_ESP:
  362. vmcs_write32(GUEST_SYSENTER_ESP, data);
  363. break;
  364. #ifdef __x86_64
  365. case MSR_EFER:
  366. set_efer(vcpu, data);
  367. break;
  368. case MSR_IA32_MC0_STATUS:
  369. printk(KERN_WARNING "%s: MSR_IA32_MC0_STATUS 0x%llx, nop\n"
  370. , __FUNCTION__, data);
  371. break;
  372. #endif
  373. case MSR_IA32_TIME_STAMP_COUNTER: {
  374. guest_write_tsc(data);
  375. break;
  376. }
  377. case MSR_IA32_UCODE_REV:
  378. case MSR_IA32_UCODE_WRITE:
  379. case 0x200 ... 0x2ff: /* MTRRs */
  380. break;
  381. case MSR_IA32_APICBASE:
  382. vcpu->apic_base = data;
  383. break;
  384. default:
  385. msr = find_msr_entry(vcpu, msr_index);
  386. if (!msr) {
  387. printk(KERN_ERR "kvm: unhandled wrmsr: 0x%x\n", msr_index);
  388. return 1;
  389. }
  390. msr->data = data;
  391. break;
  392. }
  393. return 0;
  394. }
  395. /*
  396. * Sync the rsp and rip registers into the vcpu structure. This allows
  397. * registers to be accessed by indexing vcpu->regs.
  398. */
  399. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  400. {
  401. vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  402. vcpu->rip = vmcs_readl(GUEST_RIP);
  403. }
  404. /*
  405. * Syncs rsp and rip back into the vmcs. Should be called after possible
  406. * modification.
  407. */
  408. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  409. {
  410. vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
  411. vmcs_writel(GUEST_RIP, vcpu->rip);
  412. }
  413. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  414. {
  415. unsigned long dr7 = 0x400;
  416. u32 exception_bitmap;
  417. int old_singlestep;
  418. exception_bitmap = vmcs_read32(EXCEPTION_BITMAP);
  419. old_singlestep = vcpu->guest_debug.singlestep;
  420. vcpu->guest_debug.enabled = dbg->enabled;
  421. if (vcpu->guest_debug.enabled) {
  422. int i;
  423. dr7 |= 0x200; /* exact */
  424. for (i = 0; i < 4; ++i) {
  425. if (!dbg->breakpoints[i].enabled)
  426. continue;
  427. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  428. dr7 |= 2 << (i*2); /* global enable */
  429. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  430. }
  431. exception_bitmap |= (1u << 1); /* Trap debug exceptions */
  432. vcpu->guest_debug.singlestep = dbg->singlestep;
  433. } else {
  434. exception_bitmap &= ~(1u << 1); /* Ignore debug exceptions */
  435. vcpu->guest_debug.singlestep = 0;
  436. }
  437. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  438. unsigned long flags;
  439. flags = vmcs_readl(GUEST_RFLAGS);
  440. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  441. vmcs_writel(GUEST_RFLAGS, flags);
  442. }
  443. vmcs_write32(EXCEPTION_BITMAP, exception_bitmap);
  444. vmcs_writel(GUEST_DR7, dr7);
  445. return 0;
  446. }
  447. static __init int cpu_has_kvm_support(void)
  448. {
  449. unsigned long ecx = cpuid_ecx(1);
  450. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  451. }
  452. static __init int vmx_disabled_by_bios(void)
  453. {
  454. u64 msr;
  455. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  456. return (msr & 5) == 1; /* locked but not enabled */
  457. }
  458. static __init void hardware_enable(void *garbage)
  459. {
  460. int cpu = raw_smp_processor_id();
  461. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  462. u64 old;
  463. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  464. if ((old & 5) != 5)
  465. /* enable and lock */
  466. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | 5);
  467. write_cr4(read_cr4() | CR4_VMXE); /* FIXME: not cpu hotplug safe */
  468. asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
  469. : "memory", "cc");
  470. }
  471. static void hardware_disable(void *garbage)
  472. {
  473. asm volatile (ASM_VMX_VMXOFF : : : "cc");
  474. }
  475. static __init void setup_vmcs_descriptor(void)
  476. {
  477. u32 vmx_msr_low, vmx_msr_high;
  478. rdmsr(MSR_IA32_VMX_BASIC_MSR, vmx_msr_low, vmx_msr_high);
  479. vmcs_descriptor.size = vmx_msr_high & 0x1fff;
  480. vmcs_descriptor.order = get_order(vmcs_descriptor.size);
  481. vmcs_descriptor.revision_id = vmx_msr_low;
  482. };
  483. static struct vmcs *alloc_vmcs_cpu(int cpu)
  484. {
  485. int node = cpu_to_node(cpu);
  486. struct page *pages;
  487. struct vmcs *vmcs;
  488. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_descriptor.order);
  489. if (!pages)
  490. return NULL;
  491. vmcs = page_address(pages);
  492. memset(vmcs, 0, vmcs_descriptor.size);
  493. vmcs->revision_id = vmcs_descriptor.revision_id; /* vmcs revision id */
  494. return vmcs;
  495. }
  496. static struct vmcs *alloc_vmcs(void)
  497. {
  498. return alloc_vmcs_cpu(smp_processor_id());
  499. }
  500. static void free_vmcs(struct vmcs *vmcs)
  501. {
  502. free_pages((unsigned long)vmcs, vmcs_descriptor.order);
  503. }
  504. static __exit void free_kvm_area(void)
  505. {
  506. int cpu;
  507. for_each_online_cpu(cpu)
  508. free_vmcs(per_cpu(vmxarea, cpu));
  509. }
  510. extern struct vmcs *alloc_vmcs_cpu(int cpu);
  511. static __init int alloc_kvm_area(void)
  512. {
  513. int cpu;
  514. for_each_online_cpu(cpu) {
  515. struct vmcs *vmcs;
  516. vmcs = alloc_vmcs_cpu(cpu);
  517. if (!vmcs) {
  518. free_kvm_area();
  519. return -ENOMEM;
  520. }
  521. per_cpu(vmxarea, cpu) = vmcs;
  522. }
  523. return 0;
  524. }
  525. static __init int hardware_setup(void)
  526. {
  527. setup_vmcs_descriptor();
  528. return alloc_kvm_area();
  529. }
  530. static __exit void hardware_unsetup(void)
  531. {
  532. free_kvm_area();
  533. }
  534. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  535. {
  536. if (vcpu->rmode.active)
  537. vmcs_write32(EXCEPTION_BITMAP, ~0);
  538. else
  539. vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
  540. }
  541. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  542. {
  543. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  544. if (vmcs_readl(sf->base) == save->base) {
  545. vmcs_write16(sf->selector, save->selector);
  546. vmcs_writel(sf->base, save->base);
  547. vmcs_write32(sf->limit, save->limit);
  548. vmcs_write32(sf->ar_bytes, save->ar);
  549. } else {
  550. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  551. << AR_DPL_SHIFT;
  552. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  553. }
  554. }
  555. static void enter_pmode(struct kvm_vcpu *vcpu)
  556. {
  557. unsigned long flags;
  558. vcpu->rmode.active = 0;
  559. vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
  560. vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
  561. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
  562. flags = vmcs_readl(GUEST_RFLAGS);
  563. flags &= ~(IOPL_MASK | X86_EFLAGS_VM);
  564. flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
  565. vmcs_writel(GUEST_RFLAGS, flags);
  566. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~CR4_VME_MASK) |
  567. (vmcs_readl(CR4_READ_SHADOW) & CR4_VME_MASK));
  568. update_exception_bitmap(vcpu);
  569. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
  570. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
  571. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
  572. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
  573. vmcs_write16(GUEST_SS_SELECTOR, 0);
  574. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  575. vmcs_write16(GUEST_CS_SELECTOR,
  576. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  577. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  578. }
  579. static int rmode_tss_base(struct kvm* kvm)
  580. {
  581. gfn_t base_gfn = kvm->memslots[0].base_gfn + kvm->memslots[0].npages - 3;
  582. return base_gfn << PAGE_SHIFT;
  583. }
  584. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  585. {
  586. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  587. save->selector = vmcs_read16(sf->selector);
  588. save->base = vmcs_readl(sf->base);
  589. save->limit = vmcs_read32(sf->limit);
  590. save->ar = vmcs_read32(sf->ar_bytes);
  591. vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
  592. vmcs_write32(sf->limit, 0xffff);
  593. vmcs_write32(sf->ar_bytes, 0xf3);
  594. }
  595. static void enter_rmode(struct kvm_vcpu *vcpu)
  596. {
  597. unsigned long flags;
  598. vcpu->rmode.active = 1;
  599. vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  600. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  601. vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  602. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  603. vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  604. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  605. flags = vmcs_readl(GUEST_RFLAGS);
  606. vcpu->rmode.save_iopl = (flags & IOPL_MASK) >> IOPL_SHIFT;
  607. flags |= IOPL_MASK | X86_EFLAGS_VM;
  608. vmcs_writel(GUEST_RFLAGS, flags);
  609. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | CR4_VME_MASK);
  610. update_exception_bitmap(vcpu);
  611. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  612. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  613. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  614. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  615. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  616. fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
  617. fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
  618. fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
  619. fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
  620. }
  621. #ifdef CONFIG_X86_64
  622. static void enter_lmode(struct kvm_vcpu *vcpu)
  623. {
  624. u32 guest_tr_ar;
  625. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  626. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  627. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  628. __FUNCTION__);
  629. vmcs_write32(GUEST_TR_AR_BYTES,
  630. (guest_tr_ar & ~AR_TYPE_MASK)
  631. | AR_TYPE_BUSY_64_TSS);
  632. }
  633. vcpu->shadow_efer |= EFER_LMA;
  634. find_msr_entry(vcpu, MSR_EFER)->data |= EFER_LMA | EFER_LME;
  635. vmcs_write32(VM_ENTRY_CONTROLS,
  636. vmcs_read32(VM_ENTRY_CONTROLS)
  637. | VM_ENTRY_CONTROLS_IA32E_MASK);
  638. }
  639. static void exit_lmode(struct kvm_vcpu *vcpu)
  640. {
  641. vcpu->shadow_efer &= ~EFER_LMA;
  642. vmcs_write32(VM_ENTRY_CONTROLS,
  643. vmcs_read32(VM_ENTRY_CONTROLS)
  644. & ~VM_ENTRY_CONTROLS_IA32E_MASK);
  645. }
  646. #endif
  647. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  648. {
  649. if (vcpu->rmode.active && (cr0 & CR0_PE_MASK))
  650. enter_pmode(vcpu);
  651. if (!vcpu->rmode.active && !(cr0 & CR0_PE_MASK))
  652. enter_rmode(vcpu);
  653. #ifdef CONFIG_X86_64
  654. if (vcpu->shadow_efer & EFER_LME) {
  655. if (!is_paging(vcpu) && (cr0 & CR0_PG_MASK))
  656. enter_lmode(vcpu);
  657. if (is_paging(vcpu) && !(cr0 & CR0_PG_MASK))
  658. exit_lmode(vcpu);
  659. }
  660. #endif
  661. vmcs_writel(CR0_READ_SHADOW, cr0);
  662. vmcs_writel(GUEST_CR0,
  663. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  664. vcpu->cr0 = cr0;
  665. }
  666. /*
  667. * Used when restoring the VM to avoid corrupting segment registers
  668. */
  669. static void vmx_set_cr0_no_modeswitch(struct kvm_vcpu *vcpu, unsigned long cr0)
  670. {
  671. vcpu->rmode.active = ((cr0 & CR0_PE_MASK) == 0);
  672. update_exception_bitmap(vcpu);
  673. vmcs_writel(CR0_READ_SHADOW, cr0);
  674. vmcs_writel(GUEST_CR0,
  675. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  676. vcpu->cr0 = cr0;
  677. }
  678. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  679. {
  680. vmcs_writel(GUEST_CR3, cr3);
  681. }
  682. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  683. {
  684. vmcs_writel(CR4_READ_SHADOW, cr4);
  685. vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
  686. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
  687. vcpu->cr4 = cr4;
  688. }
  689. #ifdef CONFIG_X86_64
  690. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  691. {
  692. struct vmx_msr_entry *msr = find_msr_entry(vcpu, MSR_EFER);
  693. vcpu->shadow_efer = efer;
  694. if (efer & EFER_LMA) {
  695. vmcs_write32(VM_ENTRY_CONTROLS,
  696. vmcs_read32(VM_ENTRY_CONTROLS) |
  697. VM_ENTRY_CONTROLS_IA32E_MASK);
  698. msr->data = efer;
  699. } else {
  700. vmcs_write32(VM_ENTRY_CONTROLS,
  701. vmcs_read32(VM_ENTRY_CONTROLS) &
  702. ~VM_ENTRY_CONTROLS_IA32E_MASK);
  703. msr->data = efer & ~EFER_LME;
  704. }
  705. }
  706. #endif
  707. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  708. {
  709. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  710. return vmcs_readl(sf->base);
  711. }
  712. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  713. struct kvm_segment *var, int seg)
  714. {
  715. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  716. u32 ar;
  717. var->base = vmcs_readl(sf->base);
  718. var->limit = vmcs_read32(sf->limit);
  719. var->selector = vmcs_read16(sf->selector);
  720. ar = vmcs_read32(sf->ar_bytes);
  721. if (ar & AR_UNUSABLE_MASK)
  722. ar = 0;
  723. var->type = ar & 15;
  724. var->s = (ar >> 4) & 1;
  725. var->dpl = (ar >> 5) & 3;
  726. var->present = (ar >> 7) & 1;
  727. var->avl = (ar >> 12) & 1;
  728. var->l = (ar >> 13) & 1;
  729. var->db = (ar >> 14) & 1;
  730. var->g = (ar >> 15) & 1;
  731. var->unusable = (ar >> 16) & 1;
  732. }
  733. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  734. struct kvm_segment *var, int seg)
  735. {
  736. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  737. u32 ar;
  738. vmcs_writel(sf->base, var->base);
  739. vmcs_write32(sf->limit, var->limit);
  740. vmcs_write16(sf->selector, var->selector);
  741. if (var->unusable)
  742. ar = 1 << 16;
  743. else {
  744. ar = var->type & 15;
  745. ar |= (var->s & 1) << 4;
  746. ar |= (var->dpl & 3) << 5;
  747. ar |= (var->present & 1) << 7;
  748. ar |= (var->avl & 1) << 12;
  749. ar |= (var->l & 1) << 13;
  750. ar |= (var->db & 1) << 14;
  751. ar |= (var->g & 1) << 15;
  752. }
  753. if (ar == 0) /* a 0 value means unusable */
  754. ar = AR_UNUSABLE_MASK;
  755. vmcs_write32(sf->ar_bytes, ar);
  756. }
  757. static int vmx_is_long_mode(struct kvm_vcpu *vcpu)
  758. {
  759. return vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_CONTROLS_IA32E_MASK;
  760. }
  761. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  762. {
  763. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  764. *db = (ar >> 14) & 1;
  765. *l = (ar >> 13) & 1;
  766. }
  767. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  768. {
  769. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  770. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  771. }
  772. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  773. {
  774. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  775. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  776. }
  777. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  778. {
  779. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  780. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  781. }
  782. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  783. {
  784. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  785. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  786. }
  787. static int init_rmode_tss(struct kvm* kvm)
  788. {
  789. struct page *p1, *p2, *p3;
  790. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  791. char *page;
  792. p1 = _gfn_to_page(kvm, fn++);
  793. p2 = _gfn_to_page(kvm, fn++);
  794. p3 = _gfn_to_page(kvm, fn);
  795. if (!p1 || !p2 || !p3) {
  796. kvm_printf(kvm,"%s: gfn_to_page failed\n", __FUNCTION__);
  797. return 0;
  798. }
  799. page = kmap_atomic(p1, KM_USER0);
  800. memset(page, 0, PAGE_SIZE);
  801. *(u16*)(page + 0x66) = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  802. kunmap_atomic(page, KM_USER0);
  803. page = kmap_atomic(p2, KM_USER0);
  804. memset(page, 0, PAGE_SIZE);
  805. kunmap_atomic(page, KM_USER0);
  806. page = kmap_atomic(p3, KM_USER0);
  807. memset(page, 0, PAGE_SIZE);
  808. *(page + RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1) = ~0;
  809. kunmap_atomic(page, KM_USER0);
  810. return 1;
  811. }
  812. static void vmcs_write32_fixedbits(u32 msr, u32 vmcs_field, u32 val)
  813. {
  814. u32 msr_high, msr_low;
  815. rdmsr(msr, msr_low, msr_high);
  816. val &= msr_high;
  817. val |= msr_low;
  818. vmcs_write32(vmcs_field, val);
  819. }
  820. static void seg_setup(int seg)
  821. {
  822. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  823. vmcs_write16(sf->selector, 0);
  824. vmcs_writel(sf->base, 0);
  825. vmcs_write32(sf->limit, 0xffff);
  826. vmcs_write32(sf->ar_bytes, 0x93);
  827. }
  828. /*
  829. * Sets up the vmcs for emulated real mode.
  830. */
  831. static int vmx_vcpu_setup(struct kvm_vcpu *vcpu)
  832. {
  833. u32 host_sysenter_cs;
  834. u32 junk;
  835. unsigned long a;
  836. struct descriptor_table dt;
  837. int i;
  838. int ret = 0;
  839. int nr_good_msrs;
  840. extern asmlinkage void kvm_vmx_return(void);
  841. if (!init_rmode_tss(vcpu->kvm)) {
  842. ret = -ENOMEM;
  843. goto out;
  844. }
  845. memset(vcpu->regs, 0, sizeof(vcpu->regs));
  846. vcpu->regs[VCPU_REGS_RDX] = get_rdx_init_val();
  847. vcpu->cr8 = 0;
  848. vcpu->apic_base = 0xfee00000 |
  849. /*for vcpu 0*/ MSR_IA32_APICBASE_BSP |
  850. MSR_IA32_APICBASE_ENABLE;
  851. fx_init(vcpu);
  852. /*
  853. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  854. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  855. */
  856. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  857. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  858. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  859. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  860. seg_setup(VCPU_SREG_DS);
  861. seg_setup(VCPU_SREG_ES);
  862. seg_setup(VCPU_SREG_FS);
  863. seg_setup(VCPU_SREG_GS);
  864. seg_setup(VCPU_SREG_SS);
  865. vmcs_write16(GUEST_TR_SELECTOR, 0);
  866. vmcs_writel(GUEST_TR_BASE, 0);
  867. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  868. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  869. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  870. vmcs_writel(GUEST_LDTR_BASE, 0);
  871. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  872. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  873. vmcs_write32(GUEST_SYSENTER_CS, 0);
  874. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  875. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  876. vmcs_writel(GUEST_RFLAGS, 0x02);
  877. vmcs_writel(GUEST_RIP, 0xfff0);
  878. vmcs_writel(GUEST_RSP, 0);
  879. vmcs_writel(GUEST_CR3, 0);
  880. //todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0
  881. vmcs_writel(GUEST_DR7, 0x400);
  882. vmcs_writel(GUEST_GDTR_BASE, 0);
  883. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  884. vmcs_writel(GUEST_IDTR_BASE, 0);
  885. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  886. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  887. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  888. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  889. /* I/O */
  890. vmcs_write64(IO_BITMAP_A, 0);
  891. vmcs_write64(IO_BITMAP_B, 0);
  892. guest_write_tsc(0);
  893. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  894. /* Special registers */
  895. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  896. /* Control */
  897. vmcs_write32_fixedbits(MSR_IA32_VMX_PINBASED_CTLS_MSR,
  898. PIN_BASED_VM_EXEC_CONTROL,
  899. PIN_BASED_EXT_INTR_MASK /* 20.6.1 */
  900. | PIN_BASED_NMI_EXITING /* 20.6.1 */
  901. );
  902. vmcs_write32_fixedbits(MSR_IA32_VMX_PROCBASED_CTLS_MSR,
  903. CPU_BASED_VM_EXEC_CONTROL,
  904. CPU_BASED_HLT_EXITING /* 20.6.2 */
  905. | CPU_BASED_CR8_LOAD_EXITING /* 20.6.2 */
  906. | CPU_BASED_CR8_STORE_EXITING /* 20.6.2 */
  907. | CPU_BASED_UNCOND_IO_EXITING /* 20.6.2 */
  908. | CPU_BASED_INVDPG_EXITING
  909. | CPU_BASED_MOV_DR_EXITING
  910. | CPU_BASED_USE_TSC_OFFSETING /* 21.3 */
  911. );
  912. vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
  913. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  914. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  915. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  916. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  917. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  918. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  919. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  920. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  921. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  922. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  923. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  924. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  925. #ifdef CONFIG_X86_64
  926. rdmsrl(MSR_FS_BASE, a);
  927. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  928. rdmsrl(MSR_GS_BASE, a);
  929. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  930. #else
  931. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  932. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  933. #endif
  934. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  935. get_idt(&dt);
  936. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  937. vmcs_writel(HOST_RIP, (unsigned long)kvm_vmx_return); /* 22.2.5 */
  938. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  939. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  940. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  941. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  942. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  943. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  944. ret = -ENOMEM;
  945. vcpu->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  946. if (!vcpu->guest_msrs)
  947. goto out;
  948. vcpu->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  949. if (!vcpu->host_msrs)
  950. goto out_free_guest_msrs;
  951. for (i = 0; i < NR_VMX_MSR; ++i) {
  952. u32 index = vmx_msr_index[i];
  953. u32 data_low, data_high;
  954. u64 data;
  955. int j = vcpu->nmsrs;
  956. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  957. continue;
  958. data = data_low | ((u64)data_high << 32);
  959. vcpu->host_msrs[j].index = index;
  960. vcpu->host_msrs[j].reserved = 0;
  961. vcpu->host_msrs[j].data = data;
  962. vcpu->guest_msrs[j] = vcpu->host_msrs[j];
  963. ++vcpu->nmsrs;
  964. }
  965. printk(KERN_DEBUG "kvm: msrs: %d\n", vcpu->nmsrs);
  966. nr_good_msrs = vcpu->nmsrs - NR_BAD_MSRS;
  967. vmcs_writel(VM_ENTRY_MSR_LOAD_ADDR,
  968. virt_to_phys(vcpu->guest_msrs + NR_BAD_MSRS));
  969. vmcs_writel(VM_EXIT_MSR_STORE_ADDR,
  970. virt_to_phys(vcpu->guest_msrs + NR_BAD_MSRS));
  971. vmcs_writel(VM_EXIT_MSR_LOAD_ADDR,
  972. virt_to_phys(vcpu->host_msrs + NR_BAD_MSRS));
  973. vmcs_write32_fixedbits(MSR_IA32_VMX_EXIT_CTLS_MSR, VM_EXIT_CONTROLS,
  974. (HOST_IS_64 << 9)); /* 22.2,1, 20.7.1 */
  975. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, nr_good_msrs); /* 22.2.2 */
  976. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
  977. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
  978. /* 22.2.1, 20.8.1 */
  979. vmcs_write32_fixedbits(MSR_IA32_VMX_ENTRY_CTLS_MSR,
  980. VM_ENTRY_CONTROLS, 0);
  981. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  982. #ifdef CONFIG_X86_64
  983. vmcs_writel(VIRTUAL_APIC_PAGE_ADDR, 0);
  984. vmcs_writel(TPR_THRESHOLD, 0);
  985. #endif
  986. vmcs_writel(CR0_GUEST_HOST_MASK, KVM_GUEST_CR0_MASK);
  987. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  988. vcpu->cr0 = 0x60000010;
  989. vmx_set_cr0(vcpu, vcpu->cr0); // enter rmode
  990. vmx_set_cr4(vcpu, 0);
  991. #ifdef CONFIG_X86_64
  992. vmx_set_efer(vcpu, 0);
  993. #endif
  994. return 0;
  995. out_free_guest_msrs:
  996. kfree(vcpu->guest_msrs);
  997. out:
  998. return ret;
  999. }
  1000. static void inject_rmode_irq(struct kvm_vcpu *vcpu, int irq)
  1001. {
  1002. u16 ent[2];
  1003. u16 cs;
  1004. u16 ip;
  1005. unsigned long flags;
  1006. unsigned long ss_base = vmcs_readl(GUEST_SS_BASE);
  1007. u16 sp = vmcs_readl(GUEST_RSP);
  1008. u32 ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  1009. if (sp > ss_limit || sp - 6 > sp) {
  1010. vcpu_printf(vcpu, "%s: #SS, rsp 0x%lx ss 0x%lx limit 0x%x\n",
  1011. __FUNCTION__,
  1012. vmcs_readl(GUEST_RSP),
  1013. vmcs_readl(GUEST_SS_BASE),
  1014. vmcs_read32(GUEST_SS_LIMIT));
  1015. return;
  1016. }
  1017. if (kvm_read_guest(vcpu, irq * sizeof(ent), sizeof(ent), &ent) !=
  1018. sizeof(ent)) {
  1019. vcpu_printf(vcpu, "%s: read guest err\n", __FUNCTION__);
  1020. return;
  1021. }
  1022. flags = vmcs_readl(GUEST_RFLAGS);
  1023. cs = vmcs_readl(GUEST_CS_BASE) >> 4;
  1024. ip = vmcs_readl(GUEST_RIP);
  1025. if (kvm_write_guest(vcpu, ss_base + sp - 2, 2, &flags) != 2 ||
  1026. kvm_write_guest(vcpu, ss_base + sp - 4, 2, &cs) != 2 ||
  1027. kvm_write_guest(vcpu, ss_base + sp - 6, 2, &ip) != 2) {
  1028. vcpu_printf(vcpu, "%s: write guest err\n", __FUNCTION__);
  1029. return;
  1030. }
  1031. vmcs_writel(GUEST_RFLAGS, flags &
  1032. ~( X86_EFLAGS_IF | X86_EFLAGS_AC | X86_EFLAGS_TF));
  1033. vmcs_write16(GUEST_CS_SELECTOR, ent[1]) ;
  1034. vmcs_writel(GUEST_CS_BASE, ent[1] << 4);
  1035. vmcs_writel(GUEST_RIP, ent[0]);
  1036. vmcs_writel(GUEST_RSP, (vmcs_readl(GUEST_RSP) & ~0xffff) | (sp - 6));
  1037. }
  1038. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1039. {
  1040. int word_index = __ffs(vcpu->irq_summary);
  1041. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1042. int irq = word_index * BITS_PER_LONG + bit_index;
  1043. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1044. if (!vcpu->irq_pending[word_index])
  1045. clear_bit(word_index, &vcpu->irq_summary);
  1046. if (vcpu->rmode.active) {
  1047. inject_rmode_irq(vcpu, irq);
  1048. return;
  1049. }
  1050. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1051. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1052. }
  1053. static void kvm_try_inject_irq(struct kvm_vcpu *vcpu)
  1054. {
  1055. if ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF)
  1056. && (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0)
  1057. /*
  1058. * Interrupts enabled, and not blocked by sti or mov ss. Good.
  1059. */
  1060. kvm_do_inject_irq(vcpu);
  1061. else
  1062. /*
  1063. * Interrupts blocked. Wait for unblock.
  1064. */
  1065. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1066. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL)
  1067. | CPU_BASED_VIRTUAL_INTR_PENDING);
  1068. }
  1069. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1070. {
  1071. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1072. set_debugreg(dbg->bp[0], 0);
  1073. set_debugreg(dbg->bp[1], 1);
  1074. set_debugreg(dbg->bp[2], 2);
  1075. set_debugreg(dbg->bp[3], 3);
  1076. if (dbg->singlestep) {
  1077. unsigned long flags;
  1078. flags = vmcs_readl(GUEST_RFLAGS);
  1079. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1080. vmcs_writel(GUEST_RFLAGS, flags);
  1081. }
  1082. }
  1083. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1084. int vec, u32 err_code)
  1085. {
  1086. if (!vcpu->rmode.active)
  1087. return 0;
  1088. if (vec == GP_VECTOR && err_code == 0)
  1089. if (emulate_instruction(vcpu, NULL, 0, 0) == EMULATE_DONE)
  1090. return 1;
  1091. return 0;
  1092. }
  1093. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1094. {
  1095. u32 intr_info, error_code;
  1096. unsigned long cr2, rip;
  1097. u32 vect_info;
  1098. enum emulation_result er;
  1099. vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1100. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1101. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1102. !is_page_fault(intr_info)) {
  1103. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1104. "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
  1105. }
  1106. if (is_external_interrupt(vect_info)) {
  1107. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1108. set_bit(irq, vcpu->irq_pending);
  1109. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  1110. }
  1111. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) { /* nmi */
  1112. asm ("int $2");
  1113. return 1;
  1114. }
  1115. error_code = 0;
  1116. rip = vmcs_readl(GUEST_RIP);
  1117. if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
  1118. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1119. if (is_page_fault(intr_info)) {
  1120. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1121. spin_lock(&vcpu->kvm->lock);
  1122. if (!vcpu->mmu.page_fault(vcpu, cr2, error_code)) {
  1123. spin_unlock(&vcpu->kvm->lock);
  1124. return 1;
  1125. }
  1126. er = emulate_instruction(vcpu, kvm_run, cr2, error_code);
  1127. spin_unlock(&vcpu->kvm->lock);
  1128. switch (er) {
  1129. case EMULATE_DONE:
  1130. return 1;
  1131. case EMULATE_DO_MMIO:
  1132. ++kvm_stat.mmio_exits;
  1133. kvm_run->exit_reason = KVM_EXIT_MMIO;
  1134. return 0;
  1135. case EMULATE_FAIL:
  1136. vcpu_printf(vcpu, "%s: emulate fail\n", __FUNCTION__);
  1137. break;
  1138. default:
  1139. BUG();
  1140. }
  1141. }
  1142. if (vcpu->rmode.active &&
  1143. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1144. error_code))
  1145. return 1;
  1146. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) == (INTR_TYPE_EXCEPTION | 1)) {
  1147. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1148. return 0;
  1149. }
  1150. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1151. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1152. kvm_run->ex.error_code = error_code;
  1153. return 0;
  1154. }
  1155. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1156. struct kvm_run *kvm_run)
  1157. {
  1158. ++kvm_stat.irq_exits;
  1159. return 1;
  1160. }
  1161. static int get_io_count(struct kvm_vcpu *vcpu, u64 *count)
  1162. {
  1163. u64 inst;
  1164. gva_t rip;
  1165. int countr_size;
  1166. int i, n;
  1167. if ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_VM)) {
  1168. countr_size = 2;
  1169. } else {
  1170. u32 cs_ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1171. countr_size = (cs_ar & AR_L_MASK) ? 8:
  1172. (cs_ar & AR_DB_MASK) ? 4: 2;
  1173. }
  1174. rip = vmcs_readl(GUEST_RIP);
  1175. if (countr_size != 8)
  1176. rip += vmcs_readl(GUEST_CS_BASE);
  1177. n = kvm_read_guest(vcpu, rip, sizeof(inst), &inst);
  1178. for (i = 0; i < n; i++) {
  1179. switch (((u8*)&inst)[i]) {
  1180. case 0xf0:
  1181. case 0xf2:
  1182. case 0xf3:
  1183. case 0x2e:
  1184. case 0x36:
  1185. case 0x3e:
  1186. case 0x26:
  1187. case 0x64:
  1188. case 0x65:
  1189. case 0x66:
  1190. break;
  1191. case 0x67:
  1192. countr_size = (countr_size == 2) ? 4: (countr_size >> 1);
  1193. default:
  1194. goto done;
  1195. }
  1196. }
  1197. return 0;
  1198. done:
  1199. countr_size *= 8;
  1200. *count = vcpu->regs[VCPU_REGS_RCX] & (~0ULL >> (64 - countr_size));
  1201. return 1;
  1202. }
  1203. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1204. {
  1205. u64 exit_qualification;
  1206. ++kvm_stat.io_exits;
  1207. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1208. kvm_run->exit_reason = KVM_EXIT_IO;
  1209. if (exit_qualification & 8)
  1210. kvm_run->io.direction = KVM_EXIT_IO_IN;
  1211. else
  1212. kvm_run->io.direction = KVM_EXIT_IO_OUT;
  1213. kvm_run->io.size = (exit_qualification & 7) + 1;
  1214. kvm_run->io.string = (exit_qualification & 16) != 0;
  1215. kvm_run->io.string_down
  1216. = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1217. kvm_run->io.rep = (exit_qualification & 32) != 0;
  1218. kvm_run->io.port = exit_qualification >> 16;
  1219. if (kvm_run->io.string) {
  1220. if (!get_io_count(vcpu, &kvm_run->io.count))
  1221. return 1;
  1222. kvm_run->io.address = vmcs_readl(GUEST_LINEAR_ADDRESS);
  1223. } else
  1224. kvm_run->io.value = vcpu->regs[VCPU_REGS_RAX]; /* rax */
  1225. return 0;
  1226. }
  1227. static int handle_invlpg(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1228. {
  1229. u64 address = vmcs_read64(EXIT_QUALIFICATION);
  1230. int instruction_length = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1231. spin_lock(&vcpu->kvm->lock);
  1232. vcpu->mmu.inval_page(vcpu, address);
  1233. spin_unlock(&vcpu->kvm->lock);
  1234. vmcs_writel(GUEST_RIP, vmcs_readl(GUEST_RIP) + instruction_length);
  1235. return 1;
  1236. }
  1237. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1238. {
  1239. u64 exit_qualification;
  1240. int cr;
  1241. int reg;
  1242. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1243. cr = exit_qualification & 15;
  1244. reg = (exit_qualification >> 8) & 15;
  1245. switch ((exit_qualification >> 4) & 3) {
  1246. case 0: /* mov to cr */
  1247. switch (cr) {
  1248. case 0:
  1249. vcpu_load_rsp_rip(vcpu);
  1250. set_cr0(vcpu, vcpu->regs[reg]);
  1251. skip_emulated_instruction(vcpu);
  1252. return 1;
  1253. case 3:
  1254. vcpu_load_rsp_rip(vcpu);
  1255. set_cr3(vcpu, vcpu->regs[reg]);
  1256. skip_emulated_instruction(vcpu);
  1257. return 1;
  1258. case 4:
  1259. vcpu_load_rsp_rip(vcpu);
  1260. set_cr4(vcpu, vcpu->regs[reg]);
  1261. skip_emulated_instruction(vcpu);
  1262. return 1;
  1263. case 8:
  1264. vcpu_load_rsp_rip(vcpu);
  1265. set_cr8(vcpu, vcpu->regs[reg]);
  1266. skip_emulated_instruction(vcpu);
  1267. return 1;
  1268. };
  1269. break;
  1270. case 1: /*mov from cr*/
  1271. switch (cr) {
  1272. case 3:
  1273. vcpu_load_rsp_rip(vcpu);
  1274. vcpu->regs[reg] = vcpu->cr3;
  1275. vcpu_put_rsp_rip(vcpu);
  1276. skip_emulated_instruction(vcpu);
  1277. return 1;
  1278. case 8:
  1279. printk(KERN_DEBUG "handle_cr: read CR8 "
  1280. "cpu erratum AA15\n");
  1281. vcpu_load_rsp_rip(vcpu);
  1282. vcpu->regs[reg] = vcpu->cr8;
  1283. vcpu_put_rsp_rip(vcpu);
  1284. skip_emulated_instruction(vcpu);
  1285. return 1;
  1286. }
  1287. break;
  1288. case 3: /* lmsw */
  1289. lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  1290. skip_emulated_instruction(vcpu);
  1291. return 1;
  1292. default:
  1293. break;
  1294. }
  1295. kvm_run->exit_reason = 0;
  1296. printk(KERN_ERR "kvm: unhandled control register: op %d cr %d\n",
  1297. (int)(exit_qualification >> 4) & 3, cr);
  1298. return 0;
  1299. }
  1300. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1301. {
  1302. u64 exit_qualification;
  1303. unsigned long val;
  1304. int dr, reg;
  1305. /*
  1306. * FIXME: this code assumes the host is debugging the guest.
  1307. * need to deal with guest debugging itself too.
  1308. */
  1309. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1310. dr = exit_qualification & 7;
  1311. reg = (exit_qualification >> 8) & 15;
  1312. vcpu_load_rsp_rip(vcpu);
  1313. if (exit_qualification & 16) {
  1314. /* mov from dr */
  1315. switch (dr) {
  1316. case 6:
  1317. val = 0xffff0ff0;
  1318. break;
  1319. case 7:
  1320. val = 0x400;
  1321. break;
  1322. default:
  1323. val = 0;
  1324. }
  1325. vcpu->regs[reg] = val;
  1326. } else {
  1327. /* mov to dr */
  1328. }
  1329. vcpu_put_rsp_rip(vcpu);
  1330. skip_emulated_instruction(vcpu);
  1331. return 1;
  1332. }
  1333. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1334. {
  1335. kvm_run->exit_reason = KVM_EXIT_CPUID;
  1336. return 0;
  1337. }
  1338. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1339. {
  1340. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1341. u64 data;
  1342. if (vmx_get_msr(vcpu, ecx, &data)) {
  1343. vmx_inject_gp(vcpu, 0);
  1344. return 1;
  1345. }
  1346. /* FIXME: handling of bits 32:63 of rax, rdx */
  1347. vcpu->regs[VCPU_REGS_RAX] = data & -1u;
  1348. vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  1349. skip_emulated_instruction(vcpu);
  1350. return 1;
  1351. }
  1352. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1353. {
  1354. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1355. u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
  1356. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1357. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  1358. vmx_inject_gp(vcpu, 0);
  1359. return 1;
  1360. }
  1361. skip_emulated_instruction(vcpu);
  1362. return 1;
  1363. }
  1364. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  1365. struct kvm_run *kvm_run)
  1366. {
  1367. /* Turn off interrupt window reporting. */
  1368. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1369. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL)
  1370. & ~CPU_BASED_VIRTUAL_INTR_PENDING);
  1371. return 1;
  1372. }
  1373. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1374. {
  1375. skip_emulated_instruction(vcpu);
  1376. if (vcpu->irq_summary && (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF))
  1377. return 1;
  1378. kvm_run->exit_reason = KVM_EXIT_HLT;
  1379. return 0;
  1380. }
  1381. /*
  1382. * The exit handlers return 1 if the exit was handled fully and guest execution
  1383. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  1384. * to be done to userspace and return 0.
  1385. */
  1386. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  1387. struct kvm_run *kvm_run) = {
  1388. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  1389. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  1390. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  1391. [EXIT_REASON_INVLPG] = handle_invlpg,
  1392. [EXIT_REASON_CR_ACCESS] = handle_cr,
  1393. [EXIT_REASON_DR_ACCESS] = handle_dr,
  1394. [EXIT_REASON_CPUID] = handle_cpuid,
  1395. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  1396. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  1397. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  1398. [EXIT_REASON_HLT] = handle_halt,
  1399. };
  1400. static const int kvm_vmx_max_exit_handlers =
  1401. sizeof(kvm_vmx_exit_handlers) / sizeof(*kvm_vmx_exit_handlers);
  1402. /*
  1403. * The guest has exited. See if we can fix it or if we need userspace
  1404. * assistance.
  1405. */
  1406. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1407. {
  1408. u32 vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1409. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  1410. if ( (vectoring_info & VECTORING_INFO_VALID_MASK) &&
  1411. exit_reason != EXIT_REASON_EXCEPTION_NMI )
  1412. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  1413. "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
  1414. kvm_run->instruction_length = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1415. if (exit_reason < kvm_vmx_max_exit_handlers
  1416. && kvm_vmx_exit_handlers[exit_reason])
  1417. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  1418. else {
  1419. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1420. kvm_run->hw.hardware_exit_reason = exit_reason;
  1421. }
  1422. return 0;
  1423. }
  1424. static int vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1425. {
  1426. u8 fail;
  1427. u16 fs_sel, gs_sel, ldt_sel;
  1428. int fs_gs_ldt_reload_needed;
  1429. again:
  1430. /*
  1431. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1432. * allow segment selectors with cpl > 0 or ti == 1.
  1433. */
  1434. fs_sel = read_fs();
  1435. gs_sel = read_gs();
  1436. ldt_sel = read_ldt();
  1437. fs_gs_ldt_reload_needed = (fs_sel & 7) | (gs_sel & 7) | ldt_sel;
  1438. if (!fs_gs_ldt_reload_needed) {
  1439. vmcs_write16(HOST_FS_SELECTOR, fs_sel);
  1440. vmcs_write16(HOST_GS_SELECTOR, gs_sel);
  1441. } else {
  1442. vmcs_write16(HOST_FS_SELECTOR, 0);
  1443. vmcs_write16(HOST_GS_SELECTOR, 0);
  1444. }
  1445. #ifdef CONFIG_X86_64
  1446. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1447. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1448. #else
  1449. vmcs_writel(HOST_FS_BASE, segment_base(fs_sel));
  1450. vmcs_writel(HOST_GS_BASE, segment_base(gs_sel));
  1451. #endif
  1452. if (vcpu->irq_summary &&
  1453. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1454. kvm_try_inject_irq(vcpu);
  1455. if (vcpu->guest_debug.enabled)
  1456. kvm_guest_debug_pre(vcpu);
  1457. fx_save(vcpu->host_fx_image);
  1458. fx_restore(vcpu->guest_fx_image);
  1459. save_msrs(vcpu->host_msrs, vcpu->nmsrs);
  1460. load_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
  1461. asm (
  1462. /* Store host registers */
  1463. "pushf \n\t"
  1464. #ifdef CONFIG_X86_64
  1465. "push %%rax; push %%rbx; push %%rdx;"
  1466. "push %%rsi; push %%rdi; push %%rbp;"
  1467. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1468. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1469. "push %%rcx \n\t"
  1470. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1471. #else
  1472. "pusha; push %%ecx \n\t"
  1473. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1474. #endif
  1475. /* Check if vmlaunch of vmresume is needed */
  1476. "cmp $0, %1 \n\t"
  1477. /* Load guest registers. Don't clobber flags. */
  1478. #ifdef CONFIG_X86_64
  1479. "mov %c[cr2](%3), %%rax \n\t"
  1480. "mov %%rax, %%cr2 \n\t"
  1481. "mov %c[rax](%3), %%rax \n\t"
  1482. "mov %c[rbx](%3), %%rbx \n\t"
  1483. "mov %c[rdx](%3), %%rdx \n\t"
  1484. "mov %c[rsi](%3), %%rsi \n\t"
  1485. "mov %c[rdi](%3), %%rdi \n\t"
  1486. "mov %c[rbp](%3), %%rbp \n\t"
  1487. "mov %c[r8](%3), %%r8 \n\t"
  1488. "mov %c[r9](%3), %%r9 \n\t"
  1489. "mov %c[r10](%3), %%r10 \n\t"
  1490. "mov %c[r11](%3), %%r11 \n\t"
  1491. "mov %c[r12](%3), %%r12 \n\t"
  1492. "mov %c[r13](%3), %%r13 \n\t"
  1493. "mov %c[r14](%3), %%r14 \n\t"
  1494. "mov %c[r15](%3), %%r15 \n\t"
  1495. "mov %c[rcx](%3), %%rcx \n\t" /* kills %3 (rcx) */
  1496. #else
  1497. "mov %c[cr2](%3), %%eax \n\t"
  1498. "mov %%eax, %%cr2 \n\t"
  1499. "mov %c[rax](%3), %%eax \n\t"
  1500. "mov %c[rbx](%3), %%ebx \n\t"
  1501. "mov %c[rdx](%3), %%edx \n\t"
  1502. "mov %c[rsi](%3), %%esi \n\t"
  1503. "mov %c[rdi](%3), %%edi \n\t"
  1504. "mov %c[rbp](%3), %%ebp \n\t"
  1505. "mov %c[rcx](%3), %%ecx \n\t" /* kills %3 (ecx) */
  1506. #endif
  1507. /* Enter guest mode */
  1508. "jne launched \n\t"
  1509. ASM_VMX_VMLAUNCH "\n\t"
  1510. "jmp kvm_vmx_return \n\t"
  1511. "launched: " ASM_VMX_VMRESUME "\n\t"
  1512. ".globl kvm_vmx_return \n\t"
  1513. "kvm_vmx_return: "
  1514. /* Save guest registers, load host registers, keep flags */
  1515. #ifdef CONFIG_X86_64
  1516. "xchg %3, 0(%%rsp) \n\t"
  1517. "mov %%rax, %c[rax](%3) \n\t"
  1518. "mov %%rbx, %c[rbx](%3) \n\t"
  1519. "pushq 0(%%rsp); popq %c[rcx](%3) \n\t"
  1520. "mov %%rdx, %c[rdx](%3) \n\t"
  1521. "mov %%rsi, %c[rsi](%3) \n\t"
  1522. "mov %%rdi, %c[rdi](%3) \n\t"
  1523. "mov %%rbp, %c[rbp](%3) \n\t"
  1524. "mov %%r8, %c[r8](%3) \n\t"
  1525. "mov %%r9, %c[r9](%3) \n\t"
  1526. "mov %%r10, %c[r10](%3) \n\t"
  1527. "mov %%r11, %c[r11](%3) \n\t"
  1528. "mov %%r12, %c[r12](%3) \n\t"
  1529. "mov %%r13, %c[r13](%3) \n\t"
  1530. "mov %%r14, %c[r14](%3) \n\t"
  1531. "mov %%r15, %c[r15](%3) \n\t"
  1532. "mov %%cr2, %%rax \n\t"
  1533. "mov %%rax, %c[cr2](%3) \n\t"
  1534. "mov 0(%%rsp), %3 \n\t"
  1535. "pop %%rcx; pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1536. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1537. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1538. "pop %%rdx; pop %%rbx; pop %%rax \n\t"
  1539. #else
  1540. "xchg %3, 0(%%esp) \n\t"
  1541. "mov %%eax, %c[rax](%3) \n\t"
  1542. "mov %%ebx, %c[rbx](%3) \n\t"
  1543. "pushl 0(%%esp); popl %c[rcx](%3) \n\t"
  1544. "mov %%edx, %c[rdx](%3) \n\t"
  1545. "mov %%esi, %c[rsi](%3) \n\t"
  1546. "mov %%edi, %c[rdi](%3) \n\t"
  1547. "mov %%ebp, %c[rbp](%3) \n\t"
  1548. "mov %%cr2, %%eax \n\t"
  1549. "mov %%eax, %c[cr2](%3) \n\t"
  1550. "mov 0(%%esp), %3 \n\t"
  1551. "pop %%ecx; popa \n\t"
  1552. #endif
  1553. "setbe %0 \n\t"
  1554. "popf \n\t"
  1555. : "=g" (fail)
  1556. : "r"(vcpu->launched), "d"((unsigned long)HOST_RSP),
  1557. "c"(vcpu),
  1558. [rax]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RAX])),
  1559. [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
  1560. [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
  1561. [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
  1562. [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
  1563. [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
  1564. [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP])),
  1565. #ifdef CONFIG_X86_64
  1566. [r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
  1567. [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
  1568. [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
  1569. [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
  1570. [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
  1571. [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
  1572. [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
  1573. [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15])),
  1574. #endif
  1575. [cr2]"i"(offsetof(struct kvm_vcpu, cr2))
  1576. : "cc", "memory" );
  1577. ++kvm_stat.exits;
  1578. save_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
  1579. load_msrs(vcpu->host_msrs, NR_BAD_MSRS);
  1580. fx_save(vcpu->guest_fx_image);
  1581. fx_restore(vcpu->host_fx_image);
  1582. #ifndef CONFIG_X86_64
  1583. asm ("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  1584. #endif
  1585. kvm_run->exit_type = 0;
  1586. if (fail) {
  1587. kvm_run->exit_type = KVM_EXIT_TYPE_FAIL_ENTRY;
  1588. kvm_run->exit_reason = vmcs_read32(VM_INSTRUCTION_ERROR);
  1589. } else {
  1590. if (fs_gs_ldt_reload_needed) {
  1591. load_ldt(ldt_sel);
  1592. load_fs(fs_sel);
  1593. /*
  1594. * If we have to reload gs, we must take care to
  1595. * preserve our gs base.
  1596. */
  1597. local_irq_disable();
  1598. load_gs(gs_sel);
  1599. #ifdef CONFIG_X86_64
  1600. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  1601. #endif
  1602. local_irq_enable();
  1603. reload_tss();
  1604. }
  1605. vcpu->launched = 1;
  1606. kvm_run->exit_type = KVM_EXIT_TYPE_VM_EXIT;
  1607. if (kvm_handle_exit(kvm_run, vcpu)) {
  1608. /* Give scheduler a change to reschedule. */
  1609. if (signal_pending(current)) {
  1610. ++kvm_stat.signal_exits;
  1611. return -EINTR;
  1612. }
  1613. kvm_resched(vcpu);
  1614. goto again;
  1615. }
  1616. }
  1617. return 0;
  1618. }
  1619. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1620. {
  1621. vmcs_writel(GUEST_CR3, vmcs_readl(GUEST_CR3));
  1622. }
  1623. static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
  1624. unsigned long addr,
  1625. u32 err_code)
  1626. {
  1627. u32 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1628. ++kvm_stat.pf_guest;
  1629. if (is_page_fault(vect_info)) {
  1630. printk(KERN_DEBUG "inject_page_fault: "
  1631. "double fault 0x%lx @ 0x%lx\n",
  1632. addr, vmcs_readl(GUEST_RIP));
  1633. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
  1634. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1635. DF_VECTOR |
  1636. INTR_TYPE_EXCEPTION |
  1637. INTR_INFO_DELIEVER_CODE_MASK |
  1638. INTR_INFO_VALID_MASK);
  1639. return;
  1640. }
  1641. vcpu->cr2 = addr;
  1642. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
  1643. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1644. PF_VECTOR |
  1645. INTR_TYPE_EXCEPTION |
  1646. INTR_INFO_DELIEVER_CODE_MASK |
  1647. INTR_INFO_VALID_MASK);
  1648. }
  1649. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  1650. {
  1651. if (vcpu->vmcs) {
  1652. on_each_cpu(__vcpu_clear, vcpu, 0, 1);
  1653. free_vmcs(vcpu->vmcs);
  1654. vcpu->vmcs = NULL;
  1655. }
  1656. }
  1657. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  1658. {
  1659. vmx_free_vmcs(vcpu);
  1660. }
  1661. static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
  1662. {
  1663. struct vmcs *vmcs;
  1664. vmcs = alloc_vmcs();
  1665. if (!vmcs)
  1666. return -ENOMEM;
  1667. vmcs_clear(vmcs);
  1668. vcpu->vmcs = vmcs;
  1669. vcpu->launched = 0;
  1670. return 0;
  1671. }
  1672. static struct kvm_arch_ops vmx_arch_ops = {
  1673. .cpu_has_kvm_support = cpu_has_kvm_support,
  1674. .disabled_by_bios = vmx_disabled_by_bios,
  1675. .hardware_setup = hardware_setup,
  1676. .hardware_unsetup = hardware_unsetup,
  1677. .hardware_enable = hardware_enable,
  1678. .hardware_disable = hardware_disable,
  1679. .vcpu_create = vmx_create_vcpu,
  1680. .vcpu_free = vmx_free_vcpu,
  1681. .vcpu_load = vmx_vcpu_load,
  1682. .vcpu_put = vmx_vcpu_put,
  1683. .set_guest_debug = set_guest_debug,
  1684. .get_msr = vmx_get_msr,
  1685. .set_msr = vmx_set_msr,
  1686. .get_segment_base = vmx_get_segment_base,
  1687. .get_segment = vmx_get_segment,
  1688. .set_segment = vmx_set_segment,
  1689. .is_long_mode = vmx_is_long_mode,
  1690. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  1691. .set_cr0 = vmx_set_cr0,
  1692. .set_cr0_no_modeswitch = vmx_set_cr0_no_modeswitch,
  1693. .set_cr3 = vmx_set_cr3,
  1694. .set_cr4 = vmx_set_cr4,
  1695. #ifdef CONFIG_X86_64
  1696. .set_efer = vmx_set_efer,
  1697. #endif
  1698. .get_idt = vmx_get_idt,
  1699. .set_idt = vmx_set_idt,
  1700. .get_gdt = vmx_get_gdt,
  1701. .set_gdt = vmx_set_gdt,
  1702. .cache_regs = vcpu_load_rsp_rip,
  1703. .decache_regs = vcpu_put_rsp_rip,
  1704. .get_rflags = vmx_get_rflags,
  1705. .set_rflags = vmx_set_rflags,
  1706. .tlb_flush = vmx_flush_tlb,
  1707. .inject_page_fault = vmx_inject_page_fault,
  1708. .inject_gp = vmx_inject_gp,
  1709. .run = vmx_vcpu_run,
  1710. .skip_emulated_instruction = skip_emulated_instruction,
  1711. .vcpu_setup = vmx_vcpu_setup,
  1712. };
  1713. static int __init vmx_init(void)
  1714. {
  1715. return kvm_init_arch(&vmx_arch_ops, THIS_MODULE);
  1716. }
  1717. static void __exit vmx_exit(void)
  1718. {
  1719. kvm_exit_arch();
  1720. }
  1721. module_init(vmx_init)
  1722. module_exit(vmx_exit)