dmtimer.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/module.h>
  38. #include <linux/io.h>
  39. #include <linux/device.h>
  40. #include <linux/err.h>
  41. #include <linux/pm_runtime.h>
  42. #include <linux/of.h>
  43. #include <linux/of_device.h>
  44. #include <plat/dmtimer.h>
  45. static u32 omap_reserved_systimers;
  46. static LIST_HEAD(omap_timer_list);
  47. static DEFINE_SPINLOCK(dm_timer_lock);
  48. /**
  49. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  50. * @timer: timer pointer over which read operation to perform
  51. * @reg: lowest byte holds the register offset
  52. *
  53. * The posted mode bit is encoded in reg. Note that in posted mode write
  54. * pending bit must be checked. Otherwise a read of a non completed write
  55. * will produce an error.
  56. */
  57. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  58. {
  59. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  60. return __omap_dm_timer_read(timer, reg, timer->posted);
  61. }
  62. /**
  63. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  64. * @timer: timer pointer over which write operation is to perform
  65. * @reg: lowest byte holds the register offset
  66. * @value: data to write into the register
  67. *
  68. * The posted mode bit is encoded in reg. Note that in posted mode the write
  69. * pending bit must be checked. Otherwise a write on a register which has a
  70. * pending write will be lost.
  71. */
  72. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  73. u32 value)
  74. {
  75. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  76. __omap_dm_timer_write(timer, reg, value, timer->posted);
  77. }
  78. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  79. {
  80. if (timer->revision == 1)
  81. __raw_writel(timer->context.tistat, timer->sys_stat);
  82. __raw_writel(timer->context.tisr, timer->irq_stat);
  83. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  84. timer->context.twer);
  85. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  86. timer->context.tcrr);
  87. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  88. timer->context.tldr);
  89. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  90. timer->context.tmar);
  91. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  92. timer->context.tsicr);
  93. __raw_writel(timer->context.tier, timer->irq_ena);
  94. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  95. timer->context.tclr);
  96. }
  97. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  98. {
  99. int c;
  100. if (!timer->sys_stat)
  101. return;
  102. c = 0;
  103. while (!(__raw_readl(timer->sys_stat) & 1)) {
  104. c++;
  105. if (c > 100000) {
  106. printk(KERN_ERR "Timer failed to reset\n");
  107. return;
  108. }
  109. }
  110. }
  111. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  112. {
  113. omap_dm_timer_enable(timer);
  114. if (timer->pdev->id != 1) {
  115. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  116. omap_dm_timer_wait_for_reset(timer);
  117. }
  118. __omap_dm_timer_reset(timer, 0, 0);
  119. __omap_dm_timer_enable_posted(timer);
  120. omap_dm_timer_disable(timer);
  121. }
  122. int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  123. {
  124. int ret;
  125. /*
  126. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  127. * do not call clk_get() for these devices.
  128. */
  129. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  130. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  131. if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
  132. timer->fclk = NULL;
  133. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  134. return -EINVAL;
  135. }
  136. }
  137. if (timer->capability & OMAP_TIMER_NEEDS_RESET)
  138. omap_dm_timer_reset(timer);
  139. ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  140. timer->posted = 1;
  141. return ret;
  142. }
  143. static inline u32 omap_dm_timer_reserved_systimer(int id)
  144. {
  145. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  146. }
  147. int omap_dm_timer_reserve_systimer(int id)
  148. {
  149. if (omap_dm_timer_reserved_systimer(id))
  150. return -ENODEV;
  151. omap_reserved_systimers |= (1 << (id - 1));
  152. return 0;
  153. }
  154. struct omap_dm_timer *omap_dm_timer_request(void)
  155. {
  156. struct omap_dm_timer *timer = NULL, *t;
  157. unsigned long flags;
  158. int ret = 0;
  159. spin_lock_irqsave(&dm_timer_lock, flags);
  160. list_for_each_entry(t, &omap_timer_list, node) {
  161. if (t->reserved)
  162. continue;
  163. timer = t;
  164. timer->reserved = 1;
  165. break;
  166. }
  167. spin_unlock_irqrestore(&dm_timer_lock, flags);
  168. if (timer) {
  169. ret = omap_dm_timer_prepare(timer);
  170. if (ret) {
  171. timer->reserved = 0;
  172. timer = NULL;
  173. }
  174. }
  175. if (!timer)
  176. pr_debug("%s: timer request failed!\n", __func__);
  177. return timer;
  178. }
  179. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  180. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  181. {
  182. struct omap_dm_timer *timer = NULL, *t;
  183. unsigned long flags;
  184. int ret = 0;
  185. /* Requesting timer by ID is not supported when device tree is used */
  186. if (of_have_populated_dt()) {
  187. pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
  188. __func__);
  189. return NULL;
  190. }
  191. spin_lock_irqsave(&dm_timer_lock, flags);
  192. list_for_each_entry(t, &omap_timer_list, node) {
  193. if (t->pdev->id == id && !t->reserved) {
  194. timer = t;
  195. timer->reserved = 1;
  196. break;
  197. }
  198. }
  199. spin_unlock_irqrestore(&dm_timer_lock, flags);
  200. if (timer) {
  201. ret = omap_dm_timer_prepare(timer);
  202. if (ret) {
  203. timer->reserved = 0;
  204. timer = NULL;
  205. }
  206. }
  207. if (!timer)
  208. pr_debug("%s: timer%d request failed!\n", __func__, id);
  209. return timer;
  210. }
  211. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  212. /**
  213. * omap_dm_timer_request_by_cap - Request a timer by capability
  214. * @cap: Bit mask of capabilities to match
  215. *
  216. * Find a timer based upon capabilities bit mask. Callers of this function
  217. * should use the definitions found in the plat/dmtimer.h file under the
  218. * comment "timer capabilities used in hwmod database". Returns pointer to
  219. * timer handle on success and a NULL pointer on failure.
  220. */
  221. struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
  222. {
  223. struct omap_dm_timer *timer = NULL, *t;
  224. unsigned long flags;
  225. if (!cap)
  226. return NULL;
  227. spin_lock_irqsave(&dm_timer_lock, flags);
  228. list_for_each_entry(t, &omap_timer_list, node) {
  229. if ((!t->reserved) && ((t->capability & cap) == cap)) {
  230. /*
  231. * If timer is not NULL, we have already found one timer
  232. * but it was not an exact match because it had more
  233. * capabilites that what was required. Therefore,
  234. * unreserve the last timer found and see if this one
  235. * is a better match.
  236. */
  237. if (timer)
  238. timer->reserved = 0;
  239. timer = t;
  240. timer->reserved = 1;
  241. /* Exit loop early if we find an exact match */
  242. if (t->capability == cap)
  243. break;
  244. }
  245. }
  246. spin_unlock_irqrestore(&dm_timer_lock, flags);
  247. if (timer && omap_dm_timer_prepare(timer)) {
  248. timer->reserved = 0;
  249. timer = NULL;
  250. }
  251. if (!timer)
  252. pr_debug("%s: timer request failed!\n", __func__);
  253. return timer;
  254. }
  255. EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
  256. int omap_dm_timer_free(struct omap_dm_timer *timer)
  257. {
  258. if (unlikely(!timer))
  259. return -EINVAL;
  260. clk_put(timer->fclk);
  261. WARN_ON(!timer->reserved);
  262. timer->reserved = 0;
  263. return 0;
  264. }
  265. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  266. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  267. {
  268. pm_runtime_get_sync(&timer->pdev->dev);
  269. }
  270. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  271. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  272. {
  273. pm_runtime_put_sync(&timer->pdev->dev);
  274. }
  275. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  276. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  277. {
  278. if (timer)
  279. return timer->irq;
  280. return -EINVAL;
  281. }
  282. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  283. #if defined(CONFIG_ARCH_OMAP1)
  284. #include <mach/hardware.h>
  285. /**
  286. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  287. * @inputmask: current value of idlect mask
  288. */
  289. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  290. {
  291. int i = 0;
  292. struct omap_dm_timer *timer = NULL;
  293. unsigned long flags;
  294. /* If ARMXOR cannot be idled this function call is unnecessary */
  295. if (!(inputmask & (1 << 1)))
  296. return inputmask;
  297. /* If any active timer is using ARMXOR return modified mask */
  298. spin_lock_irqsave(&dm_timer_lock, flags);
  299. list_for_each_entry(timer, &omap_timer_list, node) {
  300. u32 l;
  301. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  302. if (l & OMAP_TIMER_CTRL_ST) {
  303. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  304. inputmask &= ~(1 << 1);
  305. else
  306. inputmask &= ~(1 << 2);
  307. }
  308. i++;
  309. }
  310. spin_unlock_irqrestore(&dm_timer_lock, flags);
  311. return inputmask;
  312. }
  313. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  314. #else
  315. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  316. {
  317. if (timer)
  318. return timer->fclk;
  319. return NULL;
  320. }
  321. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  322. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  323. {
  324. BUG();
  325. return 0;
  326. }
  327. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  328. #endif
  329. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  330. {
  331. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  332. pr_err("%s: timer not available or enabled.\n", __func__);
  333. return -EINVAL;
  334. }
  335. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  336. return 0;
  337. }
  338. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  339. int omap_dm_timer_start(struct omap_dm_timer *timer)
  340. {
  341. u32 l;
  342. if (unlikely(!timer))
  343. return -EINVAL;
  344. omap_dm_timer_enable(timer);
  345. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  346. if (timer->get_context_loss_count &&
  347. timer->get_context_loss_count(&timer->pdev->dev) !=
  348. timer->ctx_loss_count)
  349. omap_timer_restore_context(timer);
  350. }
  351. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  352. if (!(l & OMAP_TIMER_CTRL_ST)) {
  353. l |= OMAP_TIMER_CTRL_ST;
  354. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  355. }
  356. /* Save the context */
  357. timer->context.tclr = l;
  358. return 0;
  359. }
  360. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  361. int omap_dm_timer_stop(struct omap_dm_timer *timer)
  362. {
  363. unsigned long rate = 0;
  364. if (unlikely(!timer))
  365. return -EINVAL;
  366. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
  367. rate = clk_get_rate(timer->fclk);
  368. __omap_dm_timer_stop(timer, timer->posted, rate);
  369. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  370. if (timer->get_context_loss_count)
  371. timer->ctx_loss_count =
  372. timer->get_context_loss_count(&timer->pdev->dev);
  373. }
  374. /*
  375. * Since the register values are computed and written within
  376. * __omap_dm_timer_stop, we need to use read to retrieve the
  377. * context.
  378. */
  379. timer->context.tclr =
  380. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  381. timer->context.tisr = __raw_readl(timer->irq_stat);
  382. omap_dm_timer_disable(timer);
  383. return 0;
  384. }
  385. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  386. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  387. {
  388. int ret;
  389. char *parent_name = NULL;
  390. struct clk *fclk, *parent;
  391. struct dmtimer_platform_data *pdata;
  392. if (unlikely(!timer))
  393. return -EINVAL;
  394. pdata = timer->pdev->dev.platform_data;
  395. if (source < 0 || source >= 3)
  396. return -EINVAL;
  397. /*
  398. * FIXME: Used for OMAP1 devices only because they do not currently
  399. * use the clock framework to set the parent clock. To be removed
  400. * once OMAP1 migrated to using clock framework for dmtimers
  401. */
  402. if (pdata && pdata->set_timer_src)
  403. return pdata->set_timer_src(timer->pdev, source);
  404. fclk = clk_get(&timer->pdev->dev, "fck");
  405. if (IS_ERR_OR_NULL(fclk)) {
  406. pr_err("%s: fck not found\n", __func__);
  407. return -EINVAL;
  408. }
  409. switch (source) {
  410. case OMAP_TIMER_SRC_SYS_CLK:
  411. parent_name = "timer_sys_ck";
  412. break;
  413. case OMAP_TIMER_SRC_32_KHZ:
  414. parent_name = "timer_32k_ck";
  415. break;
  416. case OMAP_TIMER_SRC_EXT_CLK:
  417. parent_name = "timer_ext_ck";
  418. break;
  419. }
  420. parent = clk_get(&timer->pdev->dev, parent_name);
  421. if (IS_ERR_OR_NULL(parent)) {
  422. pr_err("%s: %s not found\n", __func__, parent_name);
  423. ret = -EINVAL;
  424. goto out;
  425. }
  426. ret = clk_set_parent(fclk, parent);
  427. if (IS_ERR_VALUE(ret))
  428. pr_err("%s: failed to set %s as parent\n", __func__,
  429. parent_name);
  430. clk_put(parent);
  431. out:
  432. clk_put(fclk);
  433. return ret;
  434. }
  435. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  436. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  437. unsigned int load)
  438. {
  439. u32 l;
  440. if (unlikely(!timer))
  441. return -EINVAL;
  442. omap_dm_timer_enable(timer);
  443. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  444. if (autoreload)
  445. l |= OMAP_TIMER_CTRL_AR;
  446. else
  447. l &= ~OMAP_TIMER_CTRL_AR;
  448. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  449. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  450. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  451. /* Save the context */
  452. timer->context.tclr = l;
  453. timer->context.tldr = load;
  454. omap_dm_timer_disable(timer);
  455. return 0;
  456. }
  457. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  458. /* Optimized set_load which removes costly spin wait in timer_start */
  459. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  460. unsigned int load)
  461. {
  462. u32 l;
  463. if (unlikely(!timer))
  464. return -EINVAL;
  465. omap_dm_timer_enable(timer);
  466. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  467. if (timer->get_context_loss_count &&
  468. timer->get_context_loss_count(&timer->pdev->dev) !=
  469. timer->ctx_loss_count)
  470. omap_timer_restore_context(timer);
  471. }
  472. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  473. if (autoreload) {
  474. l |= OMAP_TIMER_CTRL_AR;
  475. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  476. } else {
  477. l &= ~OMAP_TIMER_CTRL_AR;
  478. }
  479. l |= OMAP_TIMER_CTRL_ST;
  480. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  481. /* Save the context */
  482. timer->context.tclr = l;
  483. timer->context.tldr = load;
  484. timer->context.tcrr = load;
  485. return 0;
  486. }
  487. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  488. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  489. unsigned int match)
  490. {
  491. u32 l;
  492. if (unlikely(!timer))
  493. return -EINVAL;
  494. omap_dm_timer_enable(timer);
  495. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  496. if (enable)
  497. l |= OMAP_TIMER_CTRL_CE;
  498. else
  499. l &= ~OMAP_TIMER_CTRL_CE;
  500. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  501. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  502. /* Save the context */
  503. timer->context.tclr = l;
  504. timer->context.tmar = match;
  505. omap_dm_timer_disable(timer);
  506. return 0;
  507. }
  508. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  509. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  510. int toggle, int trigger)
  511. {
  512. u32 l;
  513. if (unlikely(!timer))
  514. return -EINVAL;
  515. omap_dm_timer_enable(timer);
  516. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  517. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  518. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  519. if (def_on)
  520. l |= OMAP_TIMER_CTRL_SCPWM;
  521. if (toggle)
  522. l |= OMAP_TIMER_CTRL_PT;
  523. l |= trigger << 10;
  524. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  525. /* Save the context */
  526. timer->context.tclr = l;
  527. omap_dm_timer_disable(timer);
  528. return 0;
  529. }
  530. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  531. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  532. {
  533. u32 l;
  534. if (unlikely(!timer))
  535. return -EINVAL;
  536. omap_dm_timer_enable(timer);
  537. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  538. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  539. if (prescaler >= 0x00 && prescaler <= 0x07) {
  540. l |= OMAP_TIMER_CTRL_PRE;
  541. l |= prescaler << 2;
  542. }
  543. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  544. /* Save the context */
  545. timer->context.tclr = l;
  546. omap_dm_timer_disable(timer);
  547. return 0;
  548. }
  549. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  550. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  551. unsigned int value)
  552. {
  553. if (unlikely(!timer))
  554. return -EINVAL;
  555. omap_dm_timer_enable(timer);
  556. __omap_dm_timer_int_enable(timer, value);
  557. /* Save the context */
  558. timer->context.tier = value;
  559. timer->context.twer = value;
  560. omap_dm_timer_disable(timer);
  561. return 0;
  562. }
  563. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  564. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  565. {
  566. unsigned int l;
  567. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  568. pr_err("%s: timer not available or enabled.\n", __func__);
  569. return 0;
  570. }
  571. l = __raw_readl(timer->irq_stat);
  572. return l;
  573. }
  574. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  575. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  576. {
  577. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  578. return -EINVAL;
  579. __omap_dm_timer_write_status(timer, value);
  580. /* Save the context */
  581. timer->context.tisr = value;
  582. return 0;
  583. }
  584. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  585. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  586. {
  587. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  588. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  589. return 0;
  590. }
  591. return __omap_dm_timer_read_counter(timer, timer->posted);
  592. }
  593. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  594. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  595. {
  596. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  597. pr_err("%s: timer not available or enabled.\n", __func__);
  598. return -EINVAL;
  599. }
  600. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  601. /* Save the context */
  602. timer->context.tcrr = value;
  603. return 0;
  604. }
  605. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  606. int omap_dm_timers_active(void)
  607. {
  608. struct omap_dm_timer *timer;
  609. list_for_each_entry(timer, &omap_timer_list, node) {
  610. if (!timer->reserved)
  611. continue;
  612. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  613. OMAP_TIMER_CTRL_ST) {
  614. return 1;
  615. }
  616. }
  617. return 0;
  618. }
  619. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  620. /**
  621. * omap_dm_timer_probe - probe function called for every registered device
  622. * @pdev: pointer to current timer platform device
  623. *
  624. * Called by driver framework at the end of device registration for all
  625. * timer devices.
  626. */
  627. static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
  628. {
  629. unsigned long flags;
  630. struct omap_dm_timer *timer;
  631. struct resource *mem, *irq;
  632. struct device *dev = &pdev->dev;
  633. struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
  634. if (!pdata && !dev->of_node) {
  635. dev_err(dev, "%s: no platform data.\n", __func__);
  636. return -ENODEV;
  637. }
  638. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  639. if (unlikely(!irq)) {
  640. dev_err(dev, "%s: no IRQ resource.\n", __func__);
  641. return -ENODEV;
  642. }
  643. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  644. if (unlikely(!mem)) {
  645. dev_err(dev, "%s: no memory resource.\n", __func__);
  646. return -ENODEV;
  647. }
  648. timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
  649. if (!timer) {
  650. dev_err(dev, "%s: memory alloc failed!\n", __func__);
  651. return -ENOMEM;
  652. }
  653. timer->io_base = devm_request_and_ioremap(dev, mem);
  654. if (!timer->io_base) {
  655. dev_err(dev, "%s: region already claimed.\n", __func__);
  656. return -ENOMEM;
  657. }
  658. if (dev->of_node) {
  659. if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
  660. timer->capability |= OMAP_TIMER_ALWON;
  661. if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
  662. timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
  663. if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
  664. timer->capability |= OMAP_TIMER_HAS_PWM;
  665. if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
  666. timer->capability |= OMAP_TIMER_SECURE;
  667. } else {
  668. timer->id = pdev->id;
  669. timer->errata = pdata->timer_errata;
  670. timer->capability = pdata->timer_capability;
  671. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  672. timer->get_context_loss_count = pdata->get_context_loss_count;
  673. }
  674. timer->irq = irq->start;
  675. timer->pdev = pdev;
  676. /* Skip pm_runtime_enable for OMAP1 */
  677. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  678. pm_runtime_enable(dev);
  679. pm_runtime_irq_safe(dev);
  680. }
  681. if (!timer->reserved) {
  682. pm_runtime_get_sync(dev);
  683. __omap_dm_timer_init_regs(timer);
  684. pm_runtime_put(dev);
  685. }
  686. /* add the timer element to the list */
  687. spin_lock_irqsave(&dm_timer_lock, flags);
  688. list_add_tail(&timer->node, &omap_timer_list);
  689. spin_unlock_irqrestore(&dm_timer_lock, flags);
  690. dev_dbg(dev, "Device Probed.\n");
  691. return 0;
  692. }
  693. /**
  694. * omap_dm_timer_remove - cleanup a registered timer device
  695. * @pdev: pointer to current timer platform device
  696. *
  697. * Called by driver framework whenever a timer device is unregistered.
  698. * In addition to freeing platform resources it also deletes the timer
  699. * entry from the local list.
  700. */
  701. static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
  702. {
  703. struct omap_dm_timer *timer;
  704. unsigned long flags;
  705. int ret = -EINVAL;
  706. spin_lock_irqsave(&dm_timer_lock, flags);
  707. list_for_each_entry(timer, &omap_timer_list, node)
  708. if (!strcmp(dev_name(&timer->pdev->dev),
  709. dev_name(&pdev->dev))) {
  710. list_del(&timer->node);
  711. ret = 0;
  712. break;
  713. }
  714. spin_unlock_irqrestore(&dm_timer_lock, flags);
  715. return ret;
  716. }
  717. static const struct of_device_id omap_timer_match[] = {
  718. { .compatible = "ti,omap2-timer", },
  719. {},
  720. };
  721. MODULE_DEVICE_TABLE(of, omap_timer_match);
  722. static struct platform_driver omap_dm_timer_driver = {
  723. .probe = omap_dm_timer_probe,
  724. .remove = __devexit_p(omap_dm_timer_remove),
  725. .driver = {
  726. .name = "omap_timer",
  727. .of_match_table = of_match_ptr(omap_timer_match),
  728. },
  729. };
  730. static int __init omap_dm_timer_driver_init(void)
  731. {
  732. return platform_driver_register(&omap_dm_timer_driver);
  733. }
  734. static void __exit omap_dm_timer_driver_exit(void)
  735. {
  736. platform_driver_unregister(&omap_dm_timer_driver);
  737. }
  738. early_platform_init("earlytimer", &omap_dm_timer_driver);
  739. module_init(omap_dm_timer_driver_init);
  740. module_exit(omap_dm_timer_driver_exit);
  741. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  742. MODULE_LICENSE("GPL");
  743. MODULE_ALIAS("platform:" DRIVER_NAME);
  744. MODULE_AUTHOR("Texas Instruments Inc");