omap_hwmod_2430_data.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <plat/omap_hwmod.h>
  16. #include <mach/irqs.h>
  17. #include <plat/cpu.h>
  18. #include <plat/dma.h>
  19. #include <plat/serial.h>
  20. #include <plat/i2c.h>
  21. #include <plat/gpio.h>
  22. #include <plat/mcbsp.h>
  23. #include <plat/mcspi.h>
  24. #include <plat/dmtimer.h>
  25. #include <plat/mmc.h>
  26. #include <plat/l3_2xxx.h>
  27. #include "omap_hwmod_common_data.h"
  28. #include "prm-regbits-24xx.h"
  29. #include "cm-regbits-24xx.h"
  30. #include "wd_timer.h"
  31. /*
  32. * OMAP2430 hardware module integration data
  33. *
  34. * All of the data in this section should be autogeneratable from the
  35. * TI hardware database or other technical documentation. Data that
  36. * is driver-specific or driver-kernel integration-specific belongs
  37. * elsewhere.
  38. */
  39. /*
  40. * IP blocks
  41. */
  42. /* IVA2 (IVA2) */
  43. static struct omap_hwmod_rst_info omap2430_iva_resets[] = {
  44. { .name = "logic", .rst_shift = 0 },
  45. { .name = "mmu", .rst_shift = 1 },
  46. };
  47. static struct omap_hwmod omap2430_iva_hwmod = {
  48. .name = "iva",
  49. .class = &iva_hwmod_class,
  50. .clkdm_name = "dsp_clkdm",
  51. .rst_lines = omap2430_iva_resets,
  52. .rst_lines_cnt = ARRAY_SIZE(omap2430_iva_resets),
  53. .main_clk = "dsp_fck",
  54. };
  55. /* I2C common */
  56. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  57. .rev_offs = 0x00,
  58. .sysc_offs = 0x20,
  59. .syss_offs = 0x10,
  60. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  61. SYSS_HAS_RESET_STATUS),
  62. .sysc_fields = &omap_hwmod_sysc_type1,
  63. };
  64. static struct omap_hwmod_class i2c_class = {
  65. .name = "i2c",
  66. .sysc = &i2c_sysc,
  67. .rev = OMAP_I2C_IP_VERSION_1,
  68. .reset = &omap_i2c_reset,
  69. };
  70. static struct omap_i2c_dev_attr i2c_dev_attr = {
  71. .fifo_depth = 8, /* bytes */
  72. .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
  73. OMAP_I2C_FLAG_BUS_SHIFT_2 |
  74. OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
  75. };
  76. /* I2C1 */
  77. static struct omap_hwmod omap2430_i2c1_hwmod = {
  78. .name = "i2c1",
  79. .flags = HWMOD_16BIT_REG,
  80. .mpu_irqs = omap2_i2c1_mpu_irqs,
  81. .sdma_reqs = omap2_i2c1_sdma_reqs,
  82. .main_clk = "i2chs1_fck",
  83. .prcm = {
  84. .omap2 = {
  85. /*
  86. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  87. * I2CHS IP's do not follow the usual pattern.
  88. * prcm_reg_id alone cannot be used to program
  89. * the iclk and fclk. Needs to be handled using
  90. * additional flags when clk handling is moved
  91. * to hwmod framework.
  92. */
  93. .module_offs = CORE_MOD,
  94. .prcm_reg_id = 1,
  95. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  96. .idlest_reg_id = 1,
  97. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  98. },
  99. },
  100. .class = &i2c_class,
  101. .dev_attr = &i2c_dev_attr,
  102. };
  103. /* I2C2 */
  104. static struct omap_hwmod omap2430_i2c2_hwmod = {
  105. .name = "i2c2",
  106. .flags = HWMOD_16BIT_REG,
  107. .mpu_irqs = omap2_i2c2_mpu_irqs,
  108. .sdma_reqs = omap2_i2c2_sdma_reqs,
  109. .main_clk = "i2chs2_fck",
  110. .prcm = {
  111. .omap2 = {
  112. .module_offs = CORE_MOD,
  113. .prcm_reg_id = 1,
  114. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  115. .idlest_reg_id = 1,
  116. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  117. },
  118. },
  119. .class = &i2c_class,
  120. .dev_attr = &i2c_dev_attr,
  121. };
  122. /* gpio5 */
  123. static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
  124. { .irq = 33 }, /* INT_24XX_GPIO_BANK5 */
  125. { .irq = -1 }
  126. };
  127. static struct omap_hwmod omap2430_gpio5_hwmod = {
  128. .name = "gpio5",
  129. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  130. .mpu_irqs = omap243x_gpio5_irqs,
  131. .main_clk = "gpio5_fck",
  132. .prcm = {
  133. .omap2 = {
  134. .prcm_reg_id = 2,
  135. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  136. .module_offs = CORE_MOD,
  137. .idlest_reg_id = 2,
  138. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  139. },
  140. },
  141. .class = &omap2xxx_gpio_hwmod_class,
  142. .dev_attr = &omap2xxx_gpio_dev_attr,
  143. };
  144. /* dma attributes */
  145. static struct omap_dma_dev_attr dma_dev_attr = {
  146. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  147. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  148. .lch_count = 32,
  149. };
  150. static struct omap_hwmod omap2430_dma_system_hwmod = {
  151. .name = "dma",
  152. .class = &omap2xxx_dma_hwmod_class,
  153. .mpu_irqs = omap2_dma_system_irqs,
  154. .main_clk = "core_l3_ck",
  155. .dev_attr = &dma_dev_attr,
  156. .flags = HWMOD_NO_IDLEST,
  157. };
  158. /* mailbox */
  159. static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
  160. { .irq = 26 },
  161. { .irq = -1 }
  162. };
  163. static struct omap_hwmod omap2430_mailbox_hwmod = {
  164. .name = "mailbox",
  165. .class = &omap2xxx_mailbox_hwmod_class,
  166. .mpu_irqs = omap2430_mailbox_irqs,
  167. .main_clk = "mailboxes_ick",
  168. .prcm = {
  169. .omap2 = {
  170. .prcm_reg_id = 1,
  171. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  172. .module_offs = CORE_MOD,
  173. .idlest_reg_id = 1,
  174. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  175. },
  176. },
  177. };
  178. /* mcspi3 */
  179. static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
  180. { .irq = 91 },
  181. { .irq = -1 }
  182. };
  183. static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
  184. { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
  185. { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
  186. { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
  187. { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
  188. { .dma_req = -1 }
  189. };
  190. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  191. .num_chipselect = 2,
  192. };
  193. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  194. .name = "mcspi3",
  195. .mpu_irqs = omap2430_mcspi3_mpu_irqs,
  196. .sdma_reqs = omap2430_mcspi3_sdma_reqs,
  197. .main_clk = "mcspi3_fck",
  198. .prcm = {
  199. .omap2 = {
  200. .module_offs = CORE_MOD,
  201. .prcm_reg_id = 2,
  202. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  203. .idlest_reg_id = 2,
  204. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  205. },
  206. },
  207. .class = &omap2xxx_mcspi_class,
  208. .dev_attr = &omap_mcspi3_dev_attr,
  209. };
  210. /* usbhsotg */
  211. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  212. .rev_offs = 0x0400,
  213. .sysc_offs = 0x0404,
  214. .syss_offs = 0x0408,
  215. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  216. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  217. SYSC_HAS_AUTOIDLE),
  218. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  219. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  220. .sysc_fields = &omap_hwmod_sysc_type1,
  221. };
  222. static struct omap_hwmod_class usbotg_class = {
  223. .name = "usbotg",
  224. .sysc = &omap2430_usbhsotg_sysc,
  225. };
  226. /* usb_otg_hs */
  227. static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
  228. { .name = "mc", .irq = 92 },
  229. { .name = "dma", .irq = 93 },
  230. { .irq = -1 }
  231. };
  232. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  233. .name = "usb_otg_hs",
  234. .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
  235. .main_clk = "usbhs_ick",
  236. .prcm = {
  237. .omap2 = {
  238. .prcm_reg_id = 1,
  239. .module_bit = OMAP2430_EN_USBHS_MASK,
  240. .module_offs = CORE_MOD,
  241. .idlest_reg_id = 1,
  242. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  243. },
  244. },
  245. .class = &usbotg_class,
  246. /*
  247. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  248. * broken when autoidle is enabled
  249. * workaround is to disable the autoidle bit at module level.
  250. */
  251. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  252. | HWMOD_SWSUP_MSTANDBY,
  253. };
  254. /*
  255. * 'mcbsp' class
  256. * multi channel buffered serial port controller
  257. */
  258. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  259. .rev_offs = 0x007C,
  260. .sysc_offs = 0x008C,
  261. .sysc_flags = (SYSC_HAS_SOFTRESET),
  262. .sysc_fields = &omap_hwmod_sysc_type1,
  263. };
  264. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  265. .name = "mcbsp",
  266. .sysc = &omap2430_mcbsp_sysc,
  267. .rev = MCBSP_CONFIG_TYPE2,
  268. };
  269. /* mcbsp1 */
  270. static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
  271. { .name = "tx", .irq = 59 },
  272. { .name = "rx", .irq = 60 },
  273. { .name = "ovr", .irq = 61 },
  274. { .name = "common", .irq = 64 },
  275. { .irq = -1 }
  276. };
  277. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  278. .name = "mcbsp1",
  279. .class = &omap2430_mcbsp_hwmod_class,
  280. .mpu_irqs = omap2430_mcbsp1_irqs,
  281. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  282. .main_clk = "mcbsp1_fck",
  283. .prcm = {
  284. .omap2 = {
  285. .prcm_reg_id = 1,
  286. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  287. .module_offs = CORE_MOD,
  288. .idlest_reg_id = 1,
  289. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  290. },
  291. },
  292. };
  293. /* mcbsp2 */
  294. static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
  295. { .name = "tx", .irq = 62 },
  296. { .name = "rx", .irq = 63 },
  297. { .name = "common", .irq = 16 },
  298. { .irq = -1 }
  299. };
  300. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  301. .name = "mcbsp2",
  302. .class = &omap2430_mcbsp_hwmod_class,
  303. .mpu_irqs = omap2430_mcbsp2_irqs,
  304. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  305. .main_clk = "mcbsp2_fck",
  306. .prcm = {
  307. .omap2 = {
  308. .prcm_reg_id = 1,
  309. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  310. .module_offs = CORE_MOD,
  311. .idlest_reg_id = 1,
  312. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  313. },
  314. },
  315. };
  316. /* mcbsp3 */
  317. static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
  318. { .name = "tx", .irq = 89 },
  319. { .name = "rx", .irq = 90 },
  320. { .name = "common", .irq = 17 },
  321. { .irq = -1 }
  322. };
  323. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  324. .name = "mcbsp3",
  325. .class = &omap2430_mcbsp_hwmod_class,
  326. .mpu_irqs = omap2430_mcbsp3_irqs,
  327. .sdma_reqs = omap2_mcbsp3_sdma_reqs,
  328. .main_clk = "mcbsp3_fck",
  329. .prcm = {
  330. .omap2 = {
  331. .prcm_reg_id = 1,
  332. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  333. .module_offs = CORE_MOD,
  334. .idlest_reg_id = 2,
  335. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  336. },
  337. },
  338. };
  339. /* mcbsp4 */
  340. static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
  341. { .name = "tx", .irq = 54 },
  342. { .name = "rx", .irq = 55 },
  343. { .name = "common", .irq = 18 },
  344. { .irq = -1 }
  345. };
  346. static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
  347. { .name = "rx", .dma_req = 20 },
  348. { .name = "tx", .dma_req = 19 },
  349. { .dma_req = -1 }
  350. };
  351. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  352. .name = "mcbsp4",
  353. .class = &omap2430_mcbsp_hwmod_class,
  354. .mpu_irqs = omap2430_mcbsp4_irqs,
  355. .sdma_reqs = omap2430_mcbsp4_sdma_chs,
  356. .main_clk = "mcbsp4_fck",
  357. .prcm = {
  358. .omap2 = {
  359. .prcm_reg_id = 1,
  360. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  361. .module_offs = CORE_MOD,
  362. .idlest_reg_id = 2,
  363. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  364. },
  365. },
  366. };
  367. /* mcbsp5 */
  368. static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
  369. { .name = "tx", .irq = 81 },
  370. { .name = "rx", .irq = 82 },
  371. { .name = "common", .irq = 19 },
  372. { .irq = -1 }
  373. };
  374. static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
  375. { .name = "rx", .dma_req = 22 },
  376. { .name = "tx", .dma_req = 21 },
  377. { .dma_req = -1 }
  378. };
  379. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  380. .name = "mcbsp5",
  381. .class = &omap2430_mcbsp_hwmod_class,
  382. .mpu_irqs = omap2430_mcbsp5_irqs,
  383. .sdma_reqs = omap2430_mcbsp5_sdma_chs,
  384. .main_clk = "mcbsp5_fck",
  385. .prcm = {
  386. .omap2 = {
  387. .prcm_reg_id = 1,
  388. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  389. .module_offs = CORE_MOD,
  390. .idlest_reg_id = 2,
  391. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  392. },
  393. },
  394. };
  395. /* MMC/SD/SDIO common */
  396. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  397. .rev_offs = 0x1fc,
  398. .sysc_offs = 0x10,
  399. .syss_offs = 0x14,
  400. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  401. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  402. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  403. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  404. .sysc_fields = &omap_hwmod_sysc_type1,
  405. };
  406. static struct omap_hwmod_class omap2430_mmc_class = {
  407. .name = "mmc",
  408. .sysc = &omap2430_mmc_sysc,
  409. };
  410. /* MMC/SD/SDIO1 */
  411. static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
  412. { .irq = 83 },
  413. { .irq = -1 }
  414. };
  415. static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
  416. { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
  417. { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
  418. { .dma_req = -1 }
  419. };
  420. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  421. { .role = "dbck", .clk = "mmchsdb1_fck" },
  422. };
  423. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  424. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  425. };
  426. static struct omap_hwmod omap2430_mmc1_hwmod = {
  427. .name = "mmc1",
  428. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  429. .mpu_irqs = omap2430_mmc1_mpu_irqs,
  430. .sdma_reqs = omap2430_mmc1_sdma_reqs,
  431. .opt_clks = omap2430_mmc1_opt_clks,
  432. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  433. .main_clk = "mmchs1_fck",
  434. .prcm = {
  435. .omap2 = {
  436. .module_offs = CORE_MOD,
  437. .prcm_reg_id = 2,
  438. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  439. .idlest_reg_id = 2,
  440. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  441. },
  442. },
  443. .dev_attr = &mmc1_dev_attr,
  444. .class = &omap2430_mmc_class,
  445. };
  446. /* MMC/SD/SDIO2 */
  447. static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
  448. { .irq = 86 },
  449. { .irq = -1 }
  450. };
  451. static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
  452. { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
  453. { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
  454. { .dma_req = -1 }
  455. };
  456. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  457. { .role = "dbck", .clk = "mmchsdb2_fck" },
  458. };
  459. static struct omap_hwmod omap2430_mmc2_hwmod = {
  460. .name = "mmc2",
  461. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  462. .mpu_irqs = omap2430_mmc2_mpu_irqs,
  463. .sdma_reqs = omap2430_mmc2_sdma_reqs,
  464. .opt_clks = omap2430_mmc2_opt_clks,
  465. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  466. .main_clk = "mmchs2_fck",
  467. .prcm = {
  468. .omap2 = {
  469. .module_offs = CORE_MOD,
  470. .prcm_reg_id = 2,
  471. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  472. .idlest_reg_id = 2,
  473. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  474. },
  475. },
  476. .class = &omap2430_mmc_class,
  477. };
  478. /* HDQ1W/1-wire */
  479. static struct omap_hwmod omap2430_hdq1w_hwmod = {
  480. .name = "hdq1w",
  481. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  482. .main_clk = "hdq_fck",
  483. .prcm = {
  484. .omap2 = {
  485. .module_offs = CORE_MOD,
  486. .prcm_reg_id = 1,
  487. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  488. .idlest_reg_id = 1,
  489. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  490. },
  491. },
  492. .class = &omap2_hdq1w_class,
  493. };
  494. /*
  495. * interfaces
  496. */
  497. /* L3 -> L4_CORE interface */
  498. /* l3_core -> usbhsotg interface */
  499. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  500. .master = &omap2430_usbhsotg_hwmod,
  501. .slave = &omap2xxx_l3_main_hwmod,
  502. .clk = "core_l3_ck",
  503. .user = OCP_USER_MPU,
  504. };
  505. /* L4 CORE -> I2C1 interface */
  506. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  507. .master = &omap2xxx_l4_core_hwmod,
  508. .slave = &omap2430_i2c1_hwmod,
  509. .clk = "i2c1_ick",
  510. .addr = omap2_i2c1_addr_space,
  511. .user = OCP_USER_MPU | OCP_USER_SDMA,
  512. };
  513. /* L4 CORE -> I2C2 interface */
  514. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  515. .master = &omap2xxx_l4_core_hwmod,
  516. .slave = &omap2430_i2c2_hwmod,
  517. .clk = "i2c2_ick",
  518. .addr = omap2_i2c2_addr_space,
  519. .user = OCP_USER_MPU | OCP_USER_SDMA,
  520. };
  521. static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
  522. {
  523. .pa_start = OMAP243X_HS_BASE,
  524. .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
  525. .flags = ADDR_TYPE_RT
  526. },
  527. { }
  528. };
  529. /* l4_core ->usbhsotg interface */
  530. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  531. .master = &omap2xxx_l4_core_hwmod,
  532. .slave = &omap2430_usbhsotg_hwmod,
  533. .clk = "usb_l4_ick",
  534. .addr = omap2430_usbhsotg_addrs,
  535. .user = OCP_USER_MPU,
  536. };
  537. /* L4 CORE -> MMC1 interface */
  538. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  539. .master = &omap2xxx_l4_core_hwmod,
  540. .slave = &omap2430_mmc1_hwmod,
  541. .clk = "mmchs1_ick",
  542. .addr = omap2430_mmc1_addr_space,
  543. .user = OCP_USER_MPU | OCP_USER_SDMA,
  544. };
  545. /* L4 CORE -> MMC2 interface */
  546. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  547. .master = &omap2xxx_l4_core_hwmod,
  548. .slave = &omap2430_mmc2_hwmod,
  549. .clk = "mmchs2_ick",
  550. .addr = omap2430_mmc2_addr_space,
  551. .user = OCP_USER_MPU | OCP_USER_SDMA,
  552. };
  553. /* l4 core -> mcspi3 interface */
  554. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  555. .master = &omap2xxx_l4_core_hwmod,
  556. .slave = &omap2430_mcspi3_hwmod,
  557. .clk = "mcspi3_ick",
  558. .addr = omap2430_mcspi3_addr_space,
  559. .user = OCP_USER_MPU | OCP_USER_SDMA,
  560. };
  561. /* IVA2 <- L3 interface */
  562. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  563. .master = &omap2xxx_l3_main_hwmod,
  564. .slave = &omap2430_iva_hwmod,
  565. .clk = "core_l3_ck",
  566. .user = OCP_USER_MPU | OCP_USER_SDMA,
  567. };
  568. static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
  569. {
  570. .pa_start = 0x49018000,
  571. .pa_end = 0x49018000 + SZ_1K - 1,
  572. .flags = ADDR_TYPE_RT
  573. },
  574. { }
  575. };
  576. /* l4_wkup -> timer1 */
  577. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  578. .master = &omap2xxx_l4_wkup_hwmod,
  579. .slave = &omap2xxx_timer1_hwmod,
  580. .clk = "gpt1_ick",
  581. .addr = omap2430_timer1_addrs,
  582. .user = OCP_USER_MPU | OCP_USER_SDMA,
  583. };
  584. /* l4_wkup -> wd_timer2 */
  585. static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
  586. {
  587. .pa_start = 0x49016000,
  588. .pa_end = 0x4901607f,
  589. .flags = ADDR_TYPE_RT
  590. },
  591. { }
  592. };
  593. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  594. .master = &omap2xxx_l4_wkup_hwmod,
  595. .slave = &omap2xxx_wd_timer2_hwmod,
  596. .clk = "mpu_wdt_ick",
  597. .addr = omap2430_wd_timer2_addrs,
  598. .user = OCP_USER_MPU | OCP_USER_SDMA,
  599. };
  600. /* l4_wkup -> gpio1 */
  601. static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
  602. {
  603. .pa_start = 0x4900C000,
  604. .pa_end = 0x4900C1ff,
  605. .flags = ADDR_TYPE_RT
  606. },
  607. { }
  608. };
  609. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  610. .master = &omap2xxx_l4_wkup_hwmod,
  611. .slave = &omap2xxx_gpio1_hwmod,
  612. .clk = "gpios_ick",
  613. .addr = omap2430_gpio1_addr_space,
  614. .user = OCP_USER_MPU | OCP_USER_SDMA,
  615. };
  616. /* l4_wkup -> gpio2 */
  617. static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
  618. {
  619. .pa_start = 0x4900E000,
  620. .pa_end = 0x4900E1ff,
  621. .flags = ADDR_TYPE_RT
  622. },
  623. { }
  624. };
  625. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  626. .master = &omap2xxx_l4_wkup_hwmod,
  627. .slave = &omap2xxx_gpio2_hwmod,
  628. .clk = "gpios_ick",
  629. .addr = omap2430_gpio2_addr_space,
  630. .user = OCP_USER_MPU | OCP_USER_SDMA,
  631. };
  632. /* l4_wkup -> gpio3 */
  633. static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
  634. {
  635. .pa_start = 0x49010000,
  636. .pa_end = 0x490101ff,
  637. .flags = ADDR_TYPE_RT
  638. },
  639. { }
  640. };
  641. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  642. .master = &omap2xxx_l4_wkup_hwmod,
  643. .slave = &omap2xxx_gpio3_hwmod,
  644. .clk = "gpios_ick",
  645. .addr = omap2430_gpio3_addr_space,
  646. .user = OCP_USER_MPU | OCP_USER_SDMA,
  647. };
  648. /* l4_wkup -> gpio4 */
  649. static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
  650. {
  651. .pa_start = 0x49012000,
  652. .pa_end = 0x490121ff,
  653. .flags = ADDR_TYPE_RT
  654. },
  655. { }
  656. };
  657. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  658. .master = &omap2xxx_l4_wkup_hwmod,
  659. .slave = &omap2xxx_gpio4_hwmod,
  660. .clk = "gpios_ick",
  661. .addr = omap2430_gpio4_addr_space,
  662. .user = OCP_USER_MPU | OCP_USER_SDMA,
  663. };
  664. /* l4_core -> gpio5 */
  665. static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
  666. {
  667. .pa_start = 0x480B6000,
  668. .pa_end = 0x480B61ff,
  669. .flags = ADDR_TYPE_RT
  670. },
  671. { }
  672. };
  673. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  674. .master = &omap2xxx_l4_core_hwmod,
  675. .slave = &omap2430_gpio5_hwmod,
  676. .clk = "gpio5_ick",
  677. .addr = omap2430_gpio5_addr_space,
  678. .user = OCP_USER_MPU | OCP_USER_SDMA,
  679. };
  680. /* dma_system -> L3 */
  681. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  682. .master = &omap2430_dma_system_hwmod,
  683. .slave = &omap2xxx_l3_main_hwmod,
  684. .clk = "core_l3_ck",
  685. .user = OCP_USER_MPU | OCP_USER_SDMA,
  686. };
  687. /* l4_core -> dma_system */
  688. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  689. .master = &omap2xxx_l4_core_hwmod,
  690. .slave = &omap2430_dma_system_hwmod,
  691. .clk = "sdma_ick",
  692. .addr = omap2_dma_system_addrs,
  693. .user = OCP_USER_MPU | OCP_USER_SDMA,
  694. };
  695. /* l4_core -> mailbox */
  696. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  697. .master = &omap2xxx_l4_core_hwmod,
  698. .slave = &omap2430_mailbox_hwmod,
  699. .addr = omap2_mailbox_addrs,
  700. .user = OCP_USER_MPU | OCP_USER_SDMA,
  701. };
  702. /* l4_core -> mcbsp1 */
  703. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  704. .master = &omap2xxx_l4_core_hwmod,
  705. .slave = &omap2430_mcbsp1_hwmod,
  706. .clk = "mcbsp1_ick",
  707. .addr = omap2_mcbsp1_addrs,
  708. .user = OCP_USER_MPU | OCP_USER_SDMA,
  709. };
  710. /* l4_core -> mcbsp2 */
  711. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  712. .master = &omap2xxx_l4_core_hwmod,
  713. .slave = &omap2430_mcbsp2_hwmod,
  714. .clk = "mcbsp2_ick",
  715. .addr = omap2xxx_mcbsp2_addrs,
  716. .user = OCP_USER_MPU | OCP_USER_SDMA,
  717. };
  718. static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
  719. {
  720. .name = "mpu",
  721. .pa_start = 0x4808C000,
  722. .pa_end = 0x4808C0ff,
  723. .flags = ADDR_TYPE_RT
  724. },
  725. { }
  726. };
  727. /* l4_core -> mcbsp3 */
  728. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  729. .master = &omap2xxx_l4_core_hwmod,
  730. .slave = &omap2430_mcbsp3_hwmod,
  731. .clk = "mcbsp3_ick",
  732. .addr = omap2430_mcbsp3_addrs,
  733. .user = OCP_USER_MPU | OCP_USER_SDMA,
  734. };
  735. static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
  736. {
  737. .name = "mpu",
  738. .pa_start = 0x4808E000,
  739. .pa_end = 0x4808E0ff,
  740. .flags = ADDR_TYPE_RT
  741. },
  742. { }
  743. };
  744. /* l4_core -> mcbsp4 */
  745. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  746. .master = &omap2xxx_l4_core_hwmod,
  747. .slave = &omap2430_mcbsp4_hwmod,
  748. .clk = "mcbsp4_ick",
  749. .addr = omap2430_mcbsp4_addrs,
  750. .user = OCP_USER_MPU | OCP_USER_SDMA,
  751. };
  752. static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
  753. {
  754. .name = "mpu",
  755. .pa_start = 0x48096000,
  756. .pa_end = 0x480960ff,
  757. .flags = ADDR_TYPE_RT
  758. },
  759. { }
  760. };
  761. /* l4_core -> mcbsp5 */
  762. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  763. .master = &omap2xxx_l4_core_hwmod,
  764. .slave = &omap2430_mcbsp5_hwmod,
  765. .clk = "mcbsp5_ick",
  766. .addr = omap2430_mcbsp5_addrs,
  767. .user = OCP_USER_MPU | OCP_USER_SDMA,
  768. };
  769. /* l4_core -> hdq1w */
  770. static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = {
  771. .master = &omap2xxx_l4_core_hwmod,
  772. .slave = &omap2430_hdq1w_hwmod,
  773. .clk = "hdq_ick",
  774. .addr = omap2_hdq1w_addr_space,
  775. .user = OCP_USER_MPU | OCP_USER_SDMA,
  776. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  777. };
  778. /* l4_wkup -> 32ksync_counter */
  779. static struct omap_hwmod_addr_space omap2430_counter_32k_addrs[] = {
  780. {
  781. .pa_start = 0x49020000,
  782. .pa_end = 0x4902001f,
  783. .flags = ADDR_TYPE_RT
  784. },
  785. { }
  786. };
  787. static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = {
  788. .master = &omap2xxx_l4_wkup_hwmod,
  789. .slave = &omap2xxx_counter_32k_hwmod,
  790. .clk = "sync_32k_ick",
  791. .addr = omap2430_counter_32k_addrs,
  792. .user = OCP_USER_MPU | OCP_USER_SDMA,
  793. };
  794. static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
  795. &omap2xxx_l3_main__l4_core,
  796. &omap2xxx_mpu__l3_main,
  797. &omap2xxx_dss__l3,
  798. &omap2430_usbhsotg__l3,
  799. &omap2430_l4_core__i2c1,
  800. &omap2430_l4_core__i2c2,
  801. &omap2xxx_l4_core__l4_wkup,
  802. &omap2_l4_core__uart1,
  803. &omap2_l4_core__uart2,
  804. &omap2_l4_core__uart3,
  805. &omap2430_l4_core__usbhsotg,
  806. &omap2430_l4_core__mmc1,
  807. &omap2430_l4_core__mmc2,
  808. &omap2xxx_l4_core__mcspi1,
  809. &omap2xxx_l4_core__mcspi2,
  810. &omap2430_l4_core__mcspi3,
  811. &omap2430_l3__iva,
  812. &omap2430_l4_wkup__timer1,
  813. &omap2xxx_l4_core__timer2,
  814. &omap2xxx_l4_core__timer3,
  815. &omap2xxx_l4_core__timer4,
  816. &omap2xxx_l4_core__timer5,
  817. &omap2xxx_l4_core__timer6,
  818. &omap2xxx_l4_core__timer7,
  819. &omap2xxx_l4_core__timer8,
  820. &omap2xxx_l4_core__timer9,
  821. &omap2xxx_l4_core__timer10,
  822. &omap2xxx_l4_core__timer11,
  823. &omap2xxx_l4_core__timer12,
  824. &omap2430_l4_wkup__wd_timer2,
  825. &omap2xxx_l4_core__dss,
  826. &omap2xxx_l4_core__dss_dispc,
  827. &omap2xxx_l4_core__dss_rfbi,
  828. &omap2xxx_l4_core__dss_venc,
  829. &omap2430_l4_wkup__gpio1,
  830. &omap2430_l4_wkup__gpio2,
  831. &omap2430_l4_wkup__gpio3,
  832. &omap2430_l4_wkup__gpio4,
  833. &omap2430_l4_core__gpio5,
  834. &omap2430_dma_system__l3,
  835. &omap2430_l4_core__dma_system,
  836. &omap2430_l4_core__mailbox,
  837. &omap2430_l4_core__mcbsp1,
  838. &omap2430_l4_core__mcbsp2,
  839. &omap2430_l4_core__mcbsp3,
  840. &omap2430_l4_core__mcbsp4,
  841. &omap2430_l4_core__mcbsp5,
  842. &omap2430_l4_core__hdq1w,
  843. &omap2430_l4_wkup__counter_32k,
  844. NULL,
  845. };
  846. int __init omap2430_hwmod_init(void)
  847. {
  848. return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
  849. }