pata_via.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /*
  2. * pata_via.c - VIA PATA for new ATA layer
  3. * (C) 2005-2006 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * Documentation
  7. * Most chipset documentation available under NDA only
  8. *
  9. * VIA version guide
  10. * VIA VT82C561 - early design, uses ata_generic currently
  11. * VIA VT82C576 - MWDMA, 33Mhz
  12. * VIA VT82C586 - MWDMA, 33Mhz
  13. * VIA VT82C586a - Added UDMA to 33Mhz
  14. * VIA VT82C586b - UDMA33
  15. * VIA VT82C596a - Nonfunctional UDMA66
  16. * VIA VT82C596b - Working UDMA66
  17. * VIA VT82C686 - Nonfunctional UDMA66
  18. * VIA VT82C686a - Working UDMA66
  19. * VIA VT82C686b - Updated to UDMA100
  20. * VIA VT8231 - UDMA100
  21. * VIA VT8233 - UDMA100
  22. * VIA VT8233a - UDMA133
  23. * VIA VT8233c - UDMA100
  24. * VIA VT8235 - UDMA133
  25. * VIA VT8237 - UDMA133
  26. * VIA VT8237S - UDMA133
  27. * VIA VT8251 - UDMA133
  28. *
  29. * Most registers remain compatible across chips. Others start reserved
  30. * and acquire sensible semantics if set to 1 (eg cable detect). A few
  31. * exceptions exist, notably around the FIFO settings.
  32. *
  33. * One additional quirk of the VIA design is that like ALi they use few
  34. * PCI IDs for a lot of chips.
  35. *
  36. * Based heavily on:
  37. *
  38. * Version 3.38
  39. *
  40. * VIA IDE driver for Linux. Supported southbridges:
  41. *
  42. * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
  43. * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
  44. * vt8235, vt8237
  45. *
  46. * Copyright (c) 2000-2002 Vojtech Pavlik
  47. *
  48. * Based on the work of:
  49. * Michel Aubry
  50. * Jeff Garzik
  51. * Andre Hedrick
  52. */
  53. #include <linux/kernel.h>
  54. #include <linux/module.h>
  55. #include <linux/pci.h>
  56. #include <linux/init.h>
  57. #include <linux/blkdev.h>
  58. #include <linux/delay.h>
  59. #include <scsi/scsi_host.h>
  60. #include <linux/libata.h>
  61. #include <linux/dmi.h>
  62. #define DRV_NAME "pata_via"
  63. #define DRV_VERSION "0.3.3"
  64. /*
  65. * The following comes directly from Vojtech Pavlik's ide/pci/via82cxxx
  66. * driver.
  67. */
  68. enum {
  69. VIA_UDMA = 0x007,
  70. VIA_UDMA_NONE = 0x000,
  71. VIA_UDMA_33 = 0x001,
  72. VIA_UDMA_66 = 0x002,
  73. VIA_UDMA_100 = 0x003,
  74. VIA_UDMA_133 = 0x004,
  75. VIA_BAD_PREQ = 0x010, /* Crashes if PREQ# till DDACK# set */
  76. VIA_BAD_CLK66 = 0x020, /* 66 MHz clock doesn't work correctly */
  77. VIA_SET_FIFO = 0x040, /* Needs to have FIFO split set */
  78. VIA_NO_UNMASK = 0x080, /* Doesn't work with IRQ unmasking on */
  79. VIA_BAD_ID = 0x100, /* Has wrong vendor ID (0x1107) */
  80. VIA_BAD_AST = 0x200, /* Don't touch Address Setup Timing */
  81. VIA_NO_ENABLES = 0x400, /* Has no enablebits */
  82. VIA_SATA_PATA = 0x800, /* SATA/PATA combined configuration */
  83. };
  84. /*
  85. * VIA SouthBridge chips.
  86. */
  87. static const struct via_isa_bridge {
  88. const char *name;
  89. u16 id;
  90. u8 rev_min;
  91. u8 rev_max;
  92. u16 flags;
  93. } via_isa_bridges[] = {
  94. { "vx800", PCI_DEVICE_ID_VIA_VX800, 0x00, 0x2f, VIA_UDMA_133 |
  95. VIA_BAD_AST | VIA_SATA_PATA },
  96. { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  97. { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  98. { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST | VIA_SATA_PATA },
  99. { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST | VIA_NO_ENABLES},
  100. { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  101. { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  102. { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  103. { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  104. { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, VIA_UDMA_100 },
  105. { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, VIA_UDMA_100 },
  106. { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, VIA_UDMA_100 },
  107. { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, VIA_UDMA_100 },
  108. { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, VIA_UDMA_66 },
  109. { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  110. { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, VIA_UDMA_66 },
  111. { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  112. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, VIA_UDMA_33 | VIA_SET_FIFO },
  113. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, VIA_UDMA_33 | VIA_SET_FIFO | VIA_BAD_PREQ },
  114. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, VIA_UDMA_33 | VIA_SET_FIFO },
  115. { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, VIA_UDMA_33 | VIA_SET_FIFO },
  116. { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, VIA_UDMA_NONE | VIA_SET_FIFO },
  117. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK },
  118. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
  119. { NULL }
  120. };
  121. /*
  122. * Cable special cases
  123. */
  124. static const struct dmi_system_id cable_dmi_table[] = {
  125. {
  126. .ident = "Acer Ferrari 3400",
  127. .matches = {
  128. DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."),
  129. DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"),
  130. },
  131. },
  132. { }
  133. };
  134. static int via_cable_override(struct pci_dev *pdev)
  135. {
  136. /* Systems by DMI */
  137. if (dmi_check_system(cable_dmi_table))
  138. return 1;
  139. /* Arima W730-K8/Targa Visionary 811/... */
  140. if (pdev->subsystem_vendor == 0x161F && pdev->subsystem_device == 0x2032)
  141. return 1;
  142. return 0;
  143. }
  144. /**
  145. * via_cable_detect - cable detection
  146. * @ap: ATA port
  147. *
  148. * Perform cable detection. Actually for the VIA case the BIOS
  149. * already did this for us. We read the values provided by the
  150. * BIOS. If you are using an 8235 in a non-PC configuration you
  151. * may need to update this code.
  152. *
  153. * Hotplug also impacts on this.
  154. */
  155. static int via_cable_detect(struct ata_port *ap) {
  156. const struct via_isa_bridge *config = ap->host->private_data;
  157. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  158. u32 ata66;
  159. if (via_cable_override(pdev))
  160. return ATA_CBL_PATA40_SHORT;
  161. if ((config->flags & VIA_SATA_PATA) && ap->port_no == 0)
  162. return ATA_CBL_SATA;
  163. /* Early chips are 40 wire */
  164. if ((config->flags & VIA_UDMA) < VIA_UDMA_66)
  165. return ATA_CBL_PATA40;
  166. /* UDMA 66 chips have only drive side logic */
  167. else if ((config->flags & VIA_UDMA) < VIA_UDMA_100)
  168. return ATA_CBL_PATA_UNK;
  169. /* UDMA 100 or later */
  170. pci_read_config_dword(pdev, 0x50, &ata66);
  171. /* Check both the drive cable reporting bits, we might not have
  172. two drives */
  173. if (ata66 & (0x10100000 >> (16 * ap->port_no)))
  174. return ATA_CBL_PATA80;
  175. /* Check with ACPI so we can spot BIOS reported SATA bridges */
  176. if (ata_acpi_init_gtm(ap) &&
  177. ata_acpi_cbl_80wire(ap, ata_acpi_init_gtm(ap)))
  178. return ATA_CBL_PATA80;
  179. return ATA_CBL_PATA40;
  180. }
  181. static int via_pre_reset(struct ata_link *link, unsigned long deadline)
  182. {
  183. struct ata_port *ap = link->ap;
  184. const struct via_isa_bridge *config = ap->host->private_data;
  185. if (!(config->flags & VIA_NO_ENABLES)) {
  186. static const struct pci_bits via_enable_bits[] = {
  187. { 0x40, 1, 0x02, 0x02 },
  188. { 0x40, 1, 0x01, 0x01 }
  189. };
  190. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  191. if (!pci_test_config_bits(pdev, &via_enable_bits[ap->port_no]))
  192. return -ENOENT;
  193. }
  194. return ata_sff_prereset(link, deadline);
  195. }
  196. /**
  197. * via_do_set_mode - set initial PIO mode data
  198. * @ap: ATA interface
  199. * @adev: ATA device
  200. * @mode: ATA mode being programmed
  201. * @tdiv: Clocks per PCI clock
  202. * @set_ast: Set to program address setup
  203. * @udma_type: UDMA mode/format of registers
  204. *
  205. * Program the VIA registers for DMA and PIO modes. Uses the ata timing
  206. * support in order to compute modes.
  207. *
  208. * FIXME: Hotplug will require we serialize multiple mode changes
  209. * on the two channels.
  210. */
  211. static void via_do_set_mode(struct ata_port *ap, struct ata_device *adev, int mode, int tdiv, int set_ast, int udma_type)
  212. {
  213. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  214. struct ata_device *peer = ata_dev_pair(adev);
  215. struct ata_timing t, p;
  216. static int via_clock = 33333; /* Bus clock in kHZ - ought to be tunable one day */
  217. unsigned long T = 1000000000 / via_clock;
  218. unsigned long UT = T/tdiv;
  219. int ut;
  220. int offset = 3 - (2*ap->port_no) - adev->devno;
  221. /* Calculate the timing values we require */
  222. ata_timing_compute(adev, mode, &t, T, UT);
  223. /* We share 8bit timing so we must merge the constraints */
  224. if (peer) {
  225. if (peer->pio_mode) {
  226. ata_timing_compute(peer, peer->pio_mode, &p, T, UT);
  227. ata_timing_merge(&p, &t, &t, ATA_TIMING_8BIT);
  228. }
  229. }
  230. /* Address setup is programmable but breaks on UDMA133 setups */
  231. if (set_ast) {
  232. u8 setup; /* 2 bits per drive */
  233. int shift = 2 * offset;
  234. pci_read_config_byte(pdev, 0x4C, &setup);
  235. setup &= ~(3 << shift);
  236. setup |= clamp_val(t.setup, 1, 4) << shift; /* 1,4 or 1,4 - 1 FIXME */
  237. pci_write_config_byte(pdev, 0x4C, setup);
  238. }
  239. /* Load the PIO mode bits */
  240. pci_write_config_byte(pdev, 0x4F - ap->port_no,
  241. ((clamp_val(t.act8b, 1, 16) - 1) << 4) | (clamp_val(t.rec8b, 1, 16) - 1));
  242. pci_write_config_byte(pdev, 0x48 + offset,
  243. ((clamp_val(t.active, 1, 16) - 1) << 4) | (clamp_val(t.recover, 1, 16) - 1));
  244. /* Load the UDMA bits according to type */
  245. switch(udma_type) {
  246. default:
  247. /* BUG() ? */
  248. /* fall through */
  249. case 33:
  250. ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 5) - 2)) : 0x03;
  251. break;
  252. case 66:
  253. ut = t.udma ? (0xe8 | (clamp_val(t.udma, 2, 9) - 2)) : 0x0f;
  254. break;
  255. case 100:
  256. ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 9) - 2)) : 0x07;
  257. break;
  258. case 133:
  259. ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 9) - 2)) : 0x07;
  260. break;
  261. }
  262. /* Set UDMA unless device is not UDMA capable */
  263. if (udma_type && t.udma) {
  264. u8 cable80_status;
  265. /* Get 80-wire cable detection bit */
  266. pci_read_config_byte(pdev, 0x50 + offset, &cable80_status);
  267. cable80_status &= 0x10;
  268. pci_write_config_byte(pdev, 0x50 + offset, ut | cable80_status);
  269. }
  270. }
  271. static void via_set_piomode(struct ata_port *ap, struct ata_device *adev)
  272. {
  273. const struct via_isa_bridge *config = ap->host->private_data;
  274. int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
  275. int mode = config->flags & VIA_UDMA;
  276. static u8 tclock[5] = { 1, 1, 2, 3, 4 };
  277. static u8 udma[5] = { 0, 33, 66, 100, 133 };
  278. via_do_set_mode(ap, adev, adev->pio_mode, tclock[mode], set_ast, udma[mode]);
  279. }
  280. static void via_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  281. {
  282. const struct via_isa_bridge *config = ap->host->private_data;
  283. int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
  284. int mode = config->flags & VIA_UDMA;
  285. static u8 tclock[5] = { 1, 1, 2, 3, 4 };
  286. static u8 udma[5] = { 0, 33, 66, 100, 133 };
  287. via_do_set_mode(ap, adev, adev->dma_mode, tclock[mode], set_ast, udma[mode]);
  288. }
  289. /**
  290. * via_ata_sff_tf_load - send taskfile registers to host controller
  291. * @ap: Port to which output is sent
  292. * @tf: ATA taskfile register set
  293. *
  294. * Outputs ATA taskfile to standard ATA host controller.
  295. *
  296. * Note: This is to fix the internal bug of via chipsets, which
  297. * will reset the device register after changing the IEN bit on
  298. * ctl register
  299. */
  300. static void via_ata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  301. {
  302. struct ata_ioports *ioaddr = &ap->ioaddr;
  303. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  304. if (tf->ctl != ap->last_ctl) {
  305. iowrite8(tf->ctl, ioaddr->ctl_addr);
  306. iowrite8(tf->device, ioaddr->device_addr);
  307. ap->last_ctl = tf->ctl;
  308. ata_wait_idle(ap);
  309. }
  310. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  311. iowrite8(tf->hob_feature, ioaddr->feature_addr);
  312. iowrite8(tf->hob_nsect, ioaddr->nsect_addr);
  313. iowrite8(tf->hob_lbal, ioaddr->lbal_addr);
  314. iowrite8(tf->hob_lbam, ioaddr->lbam_addr);
  315. iowrite8(tf->hob_lbah, ioaddr->lbah_addr);
  316. VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
  317. tf->hob_feature,
  318. tf->hob_nsect,
  319. tf->hob_lbal,
  320. tf->hob_lbam,
  321. tf->hob_lbah);
  322. }
  323. if (is_addr) {
  324. iowrite8(tf->feature, ioaddr->feature_addr);
  325. iowrite8(tf->nsect, ioaddr->nsect_addr);
  326. iowrite8(tf->lbal, ioaddr->lbal_addr);
  327. iowrite8(tf->lbam, ioaddr->lbam_addr);
  328. iowrite8(tf->lbah, ioaddr->lbah_addr);
  329. VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  330. tf->feature,
  331. tf->nsect,
  332. tf->lbal,
  333. tf->lbam,
  334. tf->lbah);
  335. }
  336. if (tf->flags & ATA_TFLAG_DEVICE) {
  337. iowrite8(tf->device, ioaddr->device_addr);
  338. VPRINTK("device 0x%X\n", tf->device);
  339. }
  340. ata_wait_idle(ap);
  341. }
  342. static struct scsi_host_template via_sht = {
  343. ATA_BMDMA_SHT(DRV_NAME),
  344. };
  345. static struct ata_port_operations via_port_ops = {
  346. .inherits = &ata_bmdma_port_ops,
  347. .cable_detect = via_cable_detect,
  348. .set_piomode = via_set_piomode,
  349. .set_dmamode = via_set_dmamode,
  350. .prereset = via_pre_reset,
  351. .sff_tf_load = via_ata_tf_load,
  352. };
  353. static struct ata_port_operations via_port_ops_noirq = {
  354. .inherits = &via_port_ops,
  355. .sff_data_xfer = ata_sff_data_xfer_noirq,
  356. .sff_tf_load = via_ata_tf_load,
  357. };
  358. /**
  359. * via_config_fifo - set up the FIFO
  360. * @pdev: PCI device
  361. * @flags: configuration flags
  362. *
  363. * Set the FIFO properties for this device if necessary. Used both on
  364. * set up and on and the resume path
  365. */
  366. static void via_config_fifo(struct pci_dev *pdev, unsigned int flags)
  367. {
  368. u8 enable;
  369. /* 0x40 low bits indicate enabled channels */
  370. pci_read_config_byte(pdev, 0x40 , &enable);
  371. enable &= 3;
  372. if (flags & VIA_SET_FIFO) {
  373. static const u8 fifo_setting[4] = {0x00, 0x60, 0x00, 0x20};
  374. u8 fifo;
  375. pci_read_config_byte(pdev, 0x43, &fifo);
  376. /* Clear PREQ# until DDACK# for errata */
  377. if (flags & VIA_BAD_PREQ)
  378. fifo &= 0x7F;
  379. else
  380. fifo &= 0x9f;
  381. /* Turn on FIFO for enabled channels */
  382. fifo |= fifo_setting[enable];
  383. pci_write_config_byte(pdev, 0x43, fifo);
  384. }
  385. }
  386. /**
  387. * via_init_one - discovery callback
  388. * @pdev: PCI device
  389. * @id: PCI table info
  390. *
  391. * A VIA IDE interface has been discovered. Figure out what revision
  392. * and perform configuration work before handing it to the ATA layer
  393. */
  394. static int via_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  395. {
  396. /* Early VIA without UDMA support */
  397. static const struct ata_port_info via_mwdma_info = {
  398. .flags = ATA_FLAG_SLAVE_POSS,
  399. .pio_mask = 0x1f,
  400. .mwdma_mask = 0x07,
  401. .port_ops = &via_port_ops
  402. };
  403. /* Ditto with IRQ masking required */
  404. static const struct ata_port_info via_mwdma_info_borked = {
  405. .flags = ATA_FLAG_SLAVE_POSS,
  406. .pio_mask = 0x1f,
  407. .mwdma_mask = 0x07,
  408. .port_ops = &via_port_ops_noirq,
  409. };
  410. /* VIA UDMA 33 devices (and borked 66) */
  411. static const struct ata_port_info via_udma33_info = {
  412. .flags = ATA_FLAG_SLAVE_POSS,
  413. .pio_mask = 0x1f,
  414. .mwdma_mask = 0x07,
  415. .udma_mask = ATA_UDMA2,
  416. .port_ops = &via_port_ops
  417. };
  418. /* VIA UDMA 66 devices */
  419. static const struct ata_port_info via_udma66_info = {
  420. .flags = ATA_FLAG_SLAVE_POSS,
  421. .pio_mask = 0x1f,
  422. .mwdma_mask = 0x07,
  423. .udma_mask = ATA_UDMA4,
  424. .port_ops = &via_port_ops
  425. };
  426. /* VIA UDMA 100 devices */
  427. static const struct ata_port_info via_udma100_info = {
  428. .flags = ATA_FLAG_SLAVE_POSS,
  429. .pio_mask = 0x1f,
  430. .mwdma_mask = 0x07,
  431. .udma_mask = ATA_UDMA5,
  432. .port_ops = &via_port_ops
  433. };
  434. /* UDMA133 with bad AST (All current 133) */
  435. static const struct ata_port_info via_udma133_info = {
  436. .flags = ATA_FLAG_SLAVE_POSS,
  437. .pio_mask = 0x1f,
  438. .mwdma_mask = 0x07,
  439. .udma_mask = ATA_UDMA6, /* FIXME: should check north bridge */
  440. .port_ops = &via_port_ops
  441. };
  442. const struct ata_port_info *ppi[] = { NULL, NULL };
  443. struct pci_dev *isa = NULL;
  444. const struct via_isa_bridge *config;
  445. static int printed_version;
  446. u8 enable;
  447. u32 timing;
  448. int rc;
  449. if (!printed_version++)
  450. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  451. rc = pcim_enable_device(pdev);
  452. if (rc)
  453. return rc;
  454. /* To find out how the IDE will behave and what features we
  455. actually have to look at the bridge not the IDE controller */
  456. for (config = via_isa_bridges; config->id; config++)
  457. if ((isa = pci_get_device(PCI_VENDOR_ID_VIA +
  458. !!(config->flags & VIA_BAD_ID),
  459. config->id, NULL))) {
  460. if (isa->revision >= config->rev_min &&
  461. isa->revision <= config->rev_max)
  462. break;
  463. pci_dev_put(isa);
  464. }
  465. if (!config->id) {
  466. printk(KERN_WARNING "via: Unknown VIA SouthBridge, disabling.\n");
  467. return -ENODEV;
  468. }
  469. pci_dev_put(isa);
  470. if (!(config->flags & VIA_NO_ENABLES)) {
  471. /* 0x40 low bits indicate enabled channels */
  472. pci_read_config_byte(pdev, 0x40 , &enable);
  473. enable &= 3;
  474. if (enable == 0)
  475. return -ENODEV;
  476. }
  477. /* Initialise the FIFO for the enabled channels. */
  478. via_config_fifo(pdev, config->flags);
  479. /* Clock set up */
  480. switch(config->flags & VIA_UDMA) {
  481. case VIA_UDMA_NONE:
  482. if (config->flags & VIA_NO_UNMASK)
  483. ppi[0] = &via_mwdma_info_borked;
  484. else
  485. ppi[0] = &via_mwdma_info;
  486. break;
  487. case VIA_UDMA_33:
  488. ppi[0] = &via_udma33_info;
  489. break;
  490. case VIA_UDMA_66:
  491. ppi[0] = &via_udma66_info;
  492. /* The 66 MHz devices require we enable the clock */
  493. pci_read_config_dword(pdev, 0x50, &timing);
  494. timing |= 0x80008;
  495. pci_write_config_dword(pdev, 0x50, timing);
  496. break;
  497. case VIA_UDMA_100:
  498. ppi[0] = &via_udma100_info;
  499. break;
  500. case VIA_UDMA_133:
  501. ppi[0] = &via_udma133_info;
  502. break;
  503. default:
  504. WARN_ON(1);
  505. return -ENODEV;
  506. }
  507. if (config->flags & VIA_BAD_CLK66) {
  508. /* Disable the 66MHz clock on problem devices */
  509. pci_read_config_dword(pdev, 0x50, &timing);
  510. timing &= ~0x80008;
  511. pci_write_config_dword(pdev, 0x50, timing);
  512. }
  513. /* We have established the device type, now fire it up */
  514. return ata_pci_sff_init_one(pdev, ppi, &via_sht, (void *)config);
  515. }
  516. #ifdef CONFIG_PM
  517. /**
  518. * via_reinit_one - reinit after resume
  519. * @pdev; PCI device
  520. *
  521. * Called when the VIA PATA device is resumed. We must then
  522. * reconfigure the fifo and other setup we may have altered. In
  523. * addition the kernel needs to have the resume methods on PCI
  524. * quirk supported.
  525. */
  526. static int via_reinit_one(struct pci_dev *pdev)
  527. {
  528. u32 timing;
  529. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  530. const struct via_isa_bridge *config = host->private_data;
  531. int rc;
  532. rc = ata_pci_device_do_resume(pdev);
  533. if (rc)
  534. return rc;
  535. via_config_fifo(pdev, config->flags);
  536. if ((config->flags & VIA_UDMA) == VIA_UDMA_66) {
  537. /* The 66 MHz devices require we enable the clock */
  538. pci_read_config_dword(pdev, 0x50, &timing);
  539. timing |= 0x80008;
  540. pci_write_config_dword(pdev, 0x50, timing);
  541. }
  542. if (config->flags & VIA_BAD_CLK66) {
  543. /* Disable the 66MHz clock on problem devices */
  544. pci_read_config_dword(pdev, 0x50, &timing);
  545. timing &= ~0x80008;
  546. pci_write_config_dword(pdev, 0x50, timing);
  547. }
  548. ata_host_resume(host);
  549. return 0;
  550. }
  551. #endif
  552. static const struct pci_device_id via[] = {
  553. { PCI_VDEVICE(VIA, 0x0571), },
  554. { PCI_VDEVICE(VIA, 0x0581), },
  555. { PCI_VDEVICE(VIA, 0x1571), },
  556. { PCI_VDEVICE(VIA, 0x3164), },
  557. { PCI_VDEVICE(VIA, 0x5324), },
  558. { },
  559. };
  560. static struct pci_driver via_pci_driver = {
  561. .name = DRV_NAME,
  562. .id_table = via,
  563. .probe = via_init_one,
  564. .remove = ata_pci_remove_one,
  565. #ifdef CONFIG_PM
  566. .suspend = ata_pci_device_suspend,
  567. .resume = via_reinit_one,
  568. #endif
  569. };
  570. static int __init via_init(void)
  571. {
  572. return pci_register_driver(&via_pci_driver);
  573. }
  574. static void __exit via_exit(void)
  575. {
  576. pci_unregister_driver(&via_pci_driver);
  577. }
  578. MODULE_AUTHOR("Alan Cox");
  579. MODULE_DESCRIPTION("low-level driver for VIA PATA");
  580. MODULE_LICENSE("GPL");
  581. MODULE_DEVICE_TABLE(pci, via);
  582. MODULE_VERSION(DRV_VERSION);
  583. module_init(via_init);
  584. module_exit(via_exit);