eq.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366
  1. /*
  2. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/slab.h>
  36. #include <linux/export.h>
  37. #include <linux/mm.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/mlx4/cmd.h>
  40. #include <linux/cpu_rmap.h>
  41. #include "mlx4.h"
  42. #include "fw.h"
  43. enum {
  44. MLX4_IRQNAME_SIZE = 32
  45. };
  46. enum {
  47. MLX4_NUM_ASYNC_EQE = 0x100,
  48. MLX4_NUM_SPARE_EQE = 0x80,
  49. MLX4_EQ_ENTRY_SIZE = 0x20
  50. };
  51. #define MLX4_EQ_STATUS_OK ( 0 << 28)
  52. #define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
  53. #define MLX4_EQ_OWNER_SW ( 0 << 24)
  54. #define MLX4_EQ_OWNER_HW ( 1 << 24)
  55. #define MLX4_EQ_FLAG_EC ( 1 << 18)
  56. #define MLX4_EQ_FLAG_OI ( 1 << 17)
  57. #define MLX4_EQ_STATE_ARMED ( 9 << 8)
  58. #define MLX4_EQ_STATE_FIRED (10 << 8)
  59. #define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
  60. #define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
  61. (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
  62. (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
  63. (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
  64. (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
  65. (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
  66. (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
  67. (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
  68. (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
  69. (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
  70. (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
  71. (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
  72. (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
  73. (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
  74. (1ull << MLX4_EVENT_TYPE_CMD) | \
  75. (1ull << MLX4_EVENT_TYPE_COMM_CHANNEL) | \
  76. (1ull << MLX4_EVENT_TYPE_FLR_EVENT) | \
  77. (1ull << MLX4_EVENT_TYPE_FATAL_WARNING))
  78. static u64 get_async_ev_mask(struct mlx4_dev *dev)
  79. {
  80. u64 async_ev_mask = MLX4_ASYNC_EVENT_MASK;
  81. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV)
  82. async_ev_mask |= (1ull << MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT);
  83. return async_ev_mask;
  84. }
  85. static void eq_set_ci(struct mlx4_eq *eq, int req_not)
  86. {
  87. __raw_writel((__force u32) cpu_to_be32((eq->cons_index & 0xffffff) |
  88. req_not << 31),
  89. eq->doorbell);
  90. /* We still want ordering, just not swabbing, so add a barrier */
  91. mb();
  92. }
  93. static struct mlx4_eqe *get_eqe(struct mlx4_eq *eq, u32 entry)
  94. {
  95. unsigned long off = (entry & (eq->nent - 1)) * MLX4_EQ_ENTRY_SIZE;
  96. return eq->page_list[off / PAGE_SIZE].buf + off % PAGE_SIZE;
  97. }
  98. static struct mlx4_eqe *next_eqe_sw(struct mlx4_eq *eq)
  99. {
  100. struct mlx4_eqe *eqe = get_eqe(eq, eq->cons_index);
  101. return !!(eqe->owner & 0x80) ^ !!(eq->cons_index & eq->nent) ? NULL : eqe;
  102. }
  103. static struct mlx4_eqe *next_slave_event_eqe(struct mlx4_slave_event_eq *slave_eq)
  104. {
  105. struct mlx4_eqe *eqe =
  106. &slave_eq->event_eqe[slave_eq->cons & (SLAVE_EVENT_EQ_SIZE - 1)];
  107. return (!!(eqe->owner & 0x80) ^
  108. !!(slave_eq->cons & SLAVE_EVENT_EQ_SIZE)) ?
  109. eqe : NULL;
  110. }
  111. void mlx4_gen_slave_eqe(struct work_struct *work)
  112. {
  113. struct mlx4_mfunc_master_ctx *master =
  114. container_of(work, struct mlx4_mfunc_master_ctx,
  115. slave_event_work);
  116. struct mlx4_mfunc *mfunc =
  117. container_of(master, struct mlx4_mfunc, master);
  118. struct mlx4_priv *priv = container_of(mfunc, struct mlx4_priv, mfunc);
  119. struct mlx4_dev *dev = &priv->dev;
  120. struct mlx4_slave_event_eq *slave_eq = &mfunc->master.slave_eq;
  121. struct mlx4_eqe *eqe;
  122. u8 slave;
  123. int i;
  124. for (eqe = next_slave_event_eqe(slave_eq); eqe;
  125. eqe = next_slave_event_eqe(slave_eq)) {
  126. slave = eqe->slave_id;
  127. /* All active slaves need to receive the event */
  128. if (slave == ALL_SLAVES) {
  129. for (i = 0; i < dev->num_slaves; i++) {
  130. if (i != dev->caps.function &&
  131. master->slave_state[i].active)
  132. if (mlx4_GEN_EQE(dev, i, eqe))
  133. mlx4_warn(dev, "Failed to "
  134. " generate event "
  135. "for slave %d\n", i);
  136. }
  137. } else {
  138. if (mlx4_GEN_EQE(dev, slave, eqe))
  139. mlx4_warn(dev, "Failed to generate event "
  140. "for slave %d\n", slave);
  141. }
  142. ++slave_eq->cons;
  143. }
  144. }
  145. static void slave_event(struct mlx4_dev *dev, u8 slave, struct mlx4_eqe *eqe)
  146. {
  147. struct mlx4_priv *priv = mlx4_priv(dev);
  148. struct mlx4_slave_event_eq *slave_eq = &priv->mfunc.master.slave_eq;
  149. struct mlx4_eqe *s_eqe;
  150. unsigned long flags;
  151. spin_lock_irqsave(&slave_eq->event_lock, flags);
  152. s_eqe = &slave_eq->event_eqe[slave_eq->prod & (SLAVE_EVENT_EQ_SIZE - 1)];
  153. if ((!!(s_eqe->owner & 0x80)) ^
  154. (!!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE))) {
  155. mlx4_warn(dev, "Master failed to generate an EQE for slave: %d. "
  156. "No free EQE on slave events queue\n", slave);
  157. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  158. return;
  159. }
  160. memcpy(s_eqe, eqe, sizeof(struct mlx4_eqe) - 1);
  161. s_eqe->slave_id = slave;
  162. /* ensure all information is written before setting the ownersip bit */
  163. wmb();
  164. s_eqe->owner = !!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE) ? 0x0 : 0x80;
  165. ++slave_eq->prod;
  166. queue_work(priv->mfunc.master.comm_wq,
  167. &priv->mfunc.master.slave_event_work);
  168. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  169. }
  170. static void mlx4_slave_event(struct mlx4_dev *dev, int slave,
  171. struct mlx4_eqe *eqe)
  172. {
  173. struct mlx4_priv *priv = mlx4_priv(dev);
  174. struct mlx4_slave_state *s_slave =
  175. &priv->mfunc.master.slave_state[slave];
  176. if (!s_slave->active) {
  177. /*mlx4_warn(dev, "Trying to pass event to inactive slave\n");*/
  178. return;
  179. }
  180. slave_event(dev, slave, eqe);
  181. }
  182. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port)
  183. {
  184. struct mlx4_eqe eqe;
  185. struct mlx4_priv *priv = mlx4_priv(dev);
  186. struct mlx4_slave_state *s_slave = &priv->mfunc.master.slave_state[slave];
  187. if (!s_slave->active)
  188. return 0;
  189. memset(&eqe, 0, sizeof eqe);
  190. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  191. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE;
  192. eqe.event.port_mgmt_change.port = port;
  193. return mlx4_GEN_EQE(dev, slave, &eqe);
  194. }
  195. EXPORT_SYMBOL(mlx4_gen_pkey_eqe);
  196. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port)
  197. {
  198. struct mlx4_eqe eqe;
  199. /*don't send if we don't have the that slave */
  200. if (dev->num_vfs < slave)
  201. return 0;
  202. memset(&eqe, 0, sizeof eqe);
  203. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  204. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_GUID_INFO;
  205. eqe.event.port_mgmt_change.port = port;
  206. return mlx4_GEN_EQE(dev, slave, &eqe);
  207. }
  208. EXPORT_SYMBOL(mlx4_gen_guid_change_eqe);
  209. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port,
  210. u8 port_subtype_change)
  211. {
  212. struct mlx4_eqe eqe;
  213. /*don't send if we don't have the that slave */
  214. if (dev->num_vfs < slave)
  215. return 0;
  216. memset(&eqe, 0, sizeof eqe);
  217. eqe.type = MLX4_EVENT_TYPE_PORT_CHANGE;
  218. eqe.subtype = port_subtype_change;
  219. eqe.event.port_change.port = cpu_to_be32(port << 28);
  220. mlx4_dbg(dev, "%s: sending: %d to slave: %d on port: %d\n", __func__,
  221. port_subtype_change, slave, port);
  222. return mlx4_GEN_EQE(dev, slave, &eqe);
  223. }
  224. EXPORT_SYMBOL(mlx4_gen_port_state_change_eqe);
  225. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port)
  226. {
  227. struct mlx4_priv *priv = mlx4_priv(dev);
  228. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  229. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS) {
  230. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  231. __func__, slave, port);
  232. return SLAVE_PORT_DOWN;
  233. }
  234. return s_state[slave].port_state[port];
  235. }
  236. EXPORT_SYMBOL(mlx4_get_slave_port_state);
  237. static int mlx4_set_slave_port_state(struct mlx4_dev *dev, int slave, u8 port,
  238. enum slave_port_state state)
  239. {
  240. struct mlx4_priv *priv = mlx4_priv(dev);
  241. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  242. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  243. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  244. __func__, slave, port);
  245. return -1;
  246. }
  247. s_state[slave].port_state[port] = state;
  248. return 0;
  249. }
  250. static void set_all_slave_state(struct mlx4_dev *dev, u8 port, int event)
  251. {
  252. int i;
  253. enum slave_port_gen_event gen_event;
  254. for (i = 0; i < dev->num_slaves; i++)
  255. set_and_calc_slave_port_state(dev, i, port, event, &gen_event);
  256. }
  257. /**************************************************************************
  258. The function get as input the new event to that port,
  259. and according to the prev state change the slave's port state.
  260. The events are:
  261. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  262. MLX4_PORT_STATE_DEV_EVENT_PORT_UP
  263. MLX4_PORT_STATE_IB_EVENT_GID_VALID
  264. MLX4_PORT_STATE_IB_EVENT_GID_INVALID
  265. ***************************************************************************/
  266. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave,
  267. u8 port, int event,
  268. enum slave_port_gen_event *gen_event)
  269. {
  270. struct mlx4_priv *priv = mlx4_priv(dev);
  271. struct mlx4_slave_state *ctx = NULL;
  272. unsigned long flags;
  273. int ret = -1;
  274. enum slave_port_state cur_state =
  275. mlx4_get_slave_port_state(dev, slave, port);
  276. *gen_event = SLAVE_PORT_GEN_EVENT_NONE;
  277. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  278. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  279. __func__, slave, port);
  280. return ret;
  281. }
  282. ctx = &priv->mfunc.master.slave_state[slave];
  283. spin_lock_irqsave(&ctx->lock, flags);
  284. mlx4_dbg(dev, "%s: slave: %d, current state: %d new event :%d\n",
  285. __func__, slave, cur_state, event);
  286. switch (cur_state) {
  287. case SLAVE_PORT_DOWN:
  288. if (MLX4_PORT_STATE_DEV_EVENT_PORT_UP == event)
  289. mlx4_set_slave_port_state(dev, slave, port,
  290. SLAVE_PENDING_UP);
  291. break;
  292. case SLAVE_PENDING_UP:
  293. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event)
  294. mlx4_set_slave_port_state(dev, slave, port,
  295. SLAVE_PORT_DOWN);
  296. else if (MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID == event) {
  297. mlx4_set_slave_port_state(dev, slave, port,
  298. SLAVE_PORT_UP);
  299. *gen_event = SLAVE_PORT_GEN_EVENT_UP;
  300. }
  301. break;
  302. case SLAVE_PORT_UP:
  303. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event) {
  304. mlx4_set_slave_port_state(dev, slave, port,
  305. SLAVE_PORT_DOWN);
  306. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  307. } else if (MLX4_PORT_STATE_IB_EVENT_GID_INVALID ==
  308. event) {
  309. mlx4_set_slave_port_state(dev, slave, port,
  310. SLAVE_PENDING_UP);
  311. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  312. }
  313. break;
  314. default:
  315. pr_err("%s: BUG!!! UNKNOWN state: "
  316. "slave:%d, port:%d\n", __func__, slave, port);
  317. goto out;
  318. }
  319. ret = mlx4_get_slave_port_state(dev, slave, port);
  320. mlx4_dbg(dev, "%s: slave: %d, current state: %d new event"
  321. " :%d gen_event: %d\n",
  322. __func__, slave, cur_state, event, *gen_event);
  323. out:
  324. spin_unlock_irqrestore(&ctx->lock, flags);
  325. return ret;
  326. }
  327. EXPORT_SYMBOL(set_and_calc_slave_port_state);
  328. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr)
  329. {
  330. struct mlx4_eqe eqe;
  331. memset(&eqe, 0, sizeof eqe);
  332. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  333. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PORT_INFO;
  334. eqe.event.port_mgmt_change.port = port;
  335. eqe.event.port_mgmt_change.params.port_info.changed_attr =
  336. cpu_to_be32((u32) attr);
  337. slave_event(dev, ALL_SLAVES, &eqe);
  338. return 0;
  339. }
  340. EXPORT_SYMBOL(mlx4_gen_slaves_port_mgt_ev);
  341. void mlx4_master_handle_slave_flr(struct work_struct *work)
  342. {
  343. struct mlx4_mfunc_master_ctx *master =
  344. container_of(work, struct mlx4_mfunc_master_ctx,
  345. slave_flr_event_work);
  346. struct mlx4_mfunc *mfunc =
  347. container_of(master, struct mlx4_mfunc, master);
  348. struct mlx4_priv *priv =
  349. container_of(mfunc, struct mlx4_priv, mfunc);
  350. struct mlx4_dev *dev = &priv->dev;
  351. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  352. int i;
  353. int err;
  354. mlx4_dbg(dev, "mlx4_handle_slave_flr\n");
  355. for (i = 0 ; i < dev->num_slaves; i++) {
  356. if (MLX4_COMM_CMD_FLR == slave_state[i].last_cmd) {
  357. mlx4_dbg(dev, "mlx4_handle_slave_flr: "
  358. "clean slave: %d\n", i);
  359. mlx4_delete_all_resources_for_slave(dev, i);
  360. /*return the slave to running mode*/
  361. spin_lock(&priv->mfunc.master.slave_state_lock);
  362. slave_state[i].last_cmd = MLX4_COMM_CMD_RESET;
  363. slave_state[i].is_slave_going_down = 0;
  364. spin_unlock(&priv->mfunc.master.slave_state_lock);
  365. /*notify the FW:*/
  366. err = mlx4_cmd(dev, 0, i, 0, MLX4_CMD_INFORM_FLR_DONE,
  367. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  368. if (err)
  369. mlx4_warn(dev, "Failed to notify FW on "
  370. "FLR done (slave:%d)\n", i);
  371. }
  372. }
  373. }
  374. static int mlx4_eq_int(struct mlx4_dev *dev, struct mlx4_eq *eq)
  375. {
  376. struct mlx4_priv *priv = mlx4_priv(dev);
  377. struct mlx4_eqe *eqe;
  378. int cqn;
  379. int eqes_found = 0;
  380. int set_ci = 0;
  381. int port;
  382. int slave = 0;
  383. int ret;
  384. u32 flr_slave;
  385. u8 update_slave_state;
  386. int i;
  387. enum slave_port_gen_event gen_event;
  388. while ((eqe = next_eqe_sw(eq))) {
  389. /*
  390. * Make sure we read EQ entry contents after we've
  391. * checked the ownership bit.
  392. */
  393. rmb();
  394. switch (eqe->type) {
  395. case MLX4_EVENT_TYPE_COMP:
  396. cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
  397. mlx4_cq_completion(dev, cqn);
  398. break;
  399. case MLX4_EVENT_TYPE_PATH_MIG:
  400. case MLX4_EVENT_TYPE_COMM_EST:
  401. case MLX4_EVENT_TYPE_SQ_DRAINED:
  402. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  403. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  404. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  405. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  406. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  407. mlx4_dbg(dev, "event %d arrived\n", eqe->type);
  408. if (mlx4_is_master(dev)) {
  409. /* forward only to slave owning the QP */
  410. ret = mlx4_get_slave_from_resource_id(dev,
  411. RES_QP,
  412. be32_to_cpu(eqe->event.qp.qpn)
  413. & 0xffffff, &slave);
  414. if (ret && ret != -ENOENT) {
  415. mlx4_dbg(dev, "QP event %02x(%02x) on "
  416. "EQ %d at index %u: could "
  417. "not get slave id (%d)\n",
  418. eqe->type, eqe->subtype,
  419. eq->eqn, eq->cons_index, ret);
  420. break;
  421. }
  422. if (!ret && slave != dev->caps.function) {
  423. mlx4_slave_event(dev, slave, eqe);
  424. break;
  425. }
  426. }
  427. mlx4_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) &
  428. 0xffffff, eqe->type);
  429. break;
  430. case MLX4_EVENT_TYPE_SRQ_LIMIT:
  431. mlx4_warn(dev, "%s: MLX4_EVENT_TYPE_SRQ_LIMIT\n",
  432. __func__);
  433. case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR:
  434. if (mlx4_is_master(dev)) {
  435. /* forward only to slave owning the SRQ */
  436. ret = mlx4_get_slave_from_resource_id(dev,
  437. RES_SRQ,
  438. be32_to_cpu(eqe->event.srq.srqn)
  439. & 0xffffff,
  440. &slave);
  441. if (ret && ret != -ENOENT) {
  442. mlx4_warn(dev, "SRQ event %02x(%02x) "
  443. "on EQ %d at index %u: could"
  444. " not get slave id (%d)\n",
  445. eqe->type, eqe->subtype,
  446. eq->eqn, eq->cons_index, ret);
  447. break;
  448. }
  449. mlx4_warn(dev, "%s: slave:%d, srq_no:0x%x,"
  450. " event: %02x(%02x)\n", __func__,
  451. slave,
  452. be32_to_cpu(eqe->event.srq.srqn),
  453. eqe->type, eqe->subtype);
  454. if (!ret && slave != dev->caps.function) {
  455. mlx4_warn(dev, "%s: sending event "
  456. "%02x(%02x) to slave:%d\n",
  457. __func__, eqe->type,
  458. eqe->subtype, slave);
  459. mlx4_slave_event(dev, slave, eqe);
  460. break;
  461. }
  462. }
  463. mlx4_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) &
  464. 0xffffff, eqe->type);
  465. break;
  466. case MLX4_EVENT_TYPE_CMD:
  467. mlx4_cmd_event(dev,
  468. be16_to_cpu(eqe->event.cmd.token),
  469. eqe->event.cmd.status,
  470. be64_to_cpu(eqe->event.cmd.out_param));
  471. break;
  472. case MLX4_EVENT_TYPE_PORT_CHANGE:
  473. port = be32_to_cpu(eqe->event.port_change.port) >> 28;
  474. if (eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN) {
  475. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_DOWN,
  476. port);
  477. mlx4_priv(dev)->sense.do_sense_port[port] = 1;
  478. if (!mlx4_is_master(dev))
  479. break;
  480. for (i = 0; i < dev->num_slaves; i++) {
  481. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) {
  482. if (i == mlx4_master_func_num(dev))
  483. continue;
  484. mlx4_dbg(dev, "%s: Sending MLX4_PORT_CHANGE_SUBTYPE_DOWN"
  485. " to slave: %d, port:%d\n",
  486. __func__, i, port);
  487. mlx4_slave_event(dev, i, eqe);
  488. } else { /* IB port */
  489. set_and_calc_slave_port_state(dev, i, port,
  490. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  491. &gen_event);
  492. /*we can be in pending state, then do not send port_down event*/
  493. if (SLAVE_PORT_GEN_EVENT_DOWN == gen_event) {
  494. if (i == mlx4_master_func_num(dev))
  495. continue;
  496. mlx4_slave_event(dev, i, eqe);
  497. }
  498. }
  499. }
  500. } else {
  501. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_UP, port);
  502. mlx4_priv(dev)->sense.do_sense_port[port] = 0;
  503. if (!mlx4_is_master(dev))
  504. break;
  505. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
  506. for (i = 0; i < dev->num_slaves; i++) {
  507. if (i == mlx4_master_func_num(dev))
  508. continue;
  509. mlx4_slave_event(dev, i, eqe);
  510. }
  511. else /* IB port */
  512. /* port-up event will be sent to a slave when the
  513. * slave's alias-guid is set. This is done in alias_GUID.c
  514. */
  515. set_all_slave_state(dev, port, MLX4_DEV_EVENT_PORT_UP);
  516. }
  517. break;
  518. case MLX4_EVENT_TYPE_CQ_ERROR:
  519. mlx4_warn(dev, "CQ %s on CQN %06x\n",
  520. eqe->event.cq_err.syndrome == 1 ?
  521. "overrun" : "access violation",
  522. be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
  523. if (mlx4_is_master(dev)) {
  524. ret = mlx4_get_slave_from_resource_id(dev,
  525. RES_CQ,
  526. be32_to_cpu(eqe->event.cq_err.cqn)
  527. & 0xffffff, &slave);
  528. if (ret && ret != -ENOENT) {
  529. mlx4_dbg(dev, "CQ event %02x(%02x) on "
  530. "EQ %d at index %u: could "
  531. "not get slave id (%d)\n",
  532. eqe->type, eqe->subtype,
  533. eq->eqn, eq->cons_index, ret);
  534. break;
  535. }
  536. if (!ret && slave != dev->caps.function) {
  537. mlx4_slave_event(dev, slave, eqe);
  538. break;
  539. }
  540. }
  541. mlx4_cq_event(dev,
  542. be32_to_cpu(eqe->event.cq_err.cqn)
  543. & 0xffffff,
  544. eqe->type);
  545. break;
  546. case MLX4_EVENT_TYPE_EQ_OVERFLOW:
  547. mlx4_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
  548. break;
  549. case MLX4_EVENT_TYPE_COMM_CHANNEL:
  550. if (!mlx4_is_master(dev)) {
  551. mlx4_warn(dev, "Received comm channel event "
  552. "for non master device\n");
  553. break;
  554. }
  555. memcpy(&priv->mfunc.master.comm_arm_bit_vector,
  556. eqe->event.comm_channel_arm.bit_vec,
  557. sizeof eqe->event.comm_channel_arm.bit_vec);
  558. queue_work(priv->mfunc.master.comm_wq,
  559. &priv->mfunc.master.comm_work);
  560. break;
  561. case MLX4_EVENT_TYPE_FLR_EVENT:
  562. flr_slave = be32_to_cpu(eqe->event.flr_event.slave_id);
  563. if (!mlx4_is_master(dev)) {
  564. mlx4_warn(dev, "Non-master function received"
  565. "FLR event\n");
  566. break;
  567. }
  568. mlx4_dbg(dev, "FLR event for slave: %d\n", flr_slave);
  569. if (flr_slave >= dev->num_slaves) {
  570. mlx4_warn(dev,
  571. "Got FLR for unknown function: %d\n",
  572. flr_slave);
  573. update_slave_state = 0;
  574. } else
  575. update_slave_state = 1;
  576. spin_lock(&priv->mfunc.master.slave_state_lock);
  577. if (update_slave_state) {
  578. priv->mfunc.master.slave_state[flr_slave].active = false;
  579. priv->mfunc.master.slave_state[flr_slave].last_cmd = MLX4_COMM_CMD_FLR;
  580. priv->mfunc.master.slave_state[flr_slave].is_slave_going_down = 1;
  581. }
  582. spin_unlock(&priv->mfunc.master.slave_state_lock);
  583. queue_work(priv->mfunc.master.comm_wq,
  584. &priv->mfunc.master.slave_flr_event_work);
  585. break;
  586. case MLX4_EVENT_TYPE_FATAL_WARNING:
  587. if (eqe->subtype == MLX4_FATAL_WARNING_SUBTYPE_WARMING) {
  588. if (mlx4_is_master(dev))
  589. for (i = 0; i < dev->num_slaves; i++) {
  590. mlx4_dbg(dev, "%s: Sending "
  591. "MLX4_FATAL_WARNING_SUBTYPE_WARMING"
  592. " to slave: %d\n", __func__, i);
  593. if (i == dev->caps.function)
  594. continue;
  595. mlx4_slave_event(dev, i, eqe);
  596. }
  597. mlx4_err(dev, "Temperature Threshold was reached! "
  598. "Threshold: %d celsius degrees; "
  599. "Current Temperature: %d\n",
  600. be16_to_cpu(eqe->event.warming.warning_threshold),
  601. be16_to_cpu(eqe->event.warming.current_temperature));
  602. } else
  603. mlx4_warn(dev, "Unhandled event FATAL WARNING (%02x), "
  604. "subtype %02x on EQ %d at index %u. owner=%x, "
  605. "nent=0x%x, slave=%x, ownership=%s\n",
  606. eqe->type, eqe->subtype, eq->eqn,
  607. eq->cons_index, eqe->owner, eq->nent,
  608. eqe->slave_id,
  609. !!(eqe->owner & 0x80) ^
  610. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  611. break;
  612. case MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT:
  613. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_MGMT_CHANGE,
  614. (unsigned long) eqe);
  615. break;
  616. case MLX4_EVENT_TYPE_EEC_CATAS_ERROR:
  617. case MLX4_EVENT_TYPE_ECC_DETECT:
  618. default:
  619. mlx4_warn(dev, "Unhandled event %02x(%02x) on EQ %d at "
  620. "index %u. owner=%x, nent=0x%x, slave=%x, "
  621. "ownership=%s\n",
  622. eqe->type, eqe->subtype, eq->eqn,
  623. eq->cons_index, eqe->owner, eq->nent,
  624. eqe->slave_id,
  625. !!(eqe->owner & 0x80) ^
  626. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  627. break;
  628. };
  629. ++eq->cons_index;
  630. eqes_found = 1;
  631. ++set_ci;
  632. /*
  633. * The HCA will think the queue has overflowed if we
  634. * don't tell it we've been processing events. We
  635. * create our EQs with MLX4_NUM_SPARE_EQE extra
  636. * entries, so we must update our consumer index at
  637. * least that often.
  638. */
  639. if (unlikely(set_ci >= MLX4_NUM_SPARE_EQE)) {
  640. eq_set_ci(eq, 0);
  641. set_ci = 0;
  642. }
  643. }
  644. eq_set_ci(eq, 1);
  645. return eqes_found;
  646. }
  647. static irqreturn_t mlx4_interrupt(int irq, void *dev_ptr)
  648. {
  649. struct mlx4_dev *dev = dev_ptr;
  650. struct mlx4_priv *priv = mlx4_priv(dev);
  651. int work = 0;
  652. int i;
  653. writel(priv->eq_table.clr_mask, priv->eq_table.clr_int);
  654. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  655. work |= mlx4_eq_int(dev, &priv->eq_table.eq[i]);
  656. return IRQ_RETVAL(work);
  657. }
  658. static irqreturn_t mlx4_msi_x_interrupt(int irq, void *eq_ptr)
  659. {
  660. struct mlx4_eq *eq = eq_ptr;
  661. struct mlx4_dev *dev = eq->dev;
  662. mlx4_eq_int(dev, eq);
  663. /* MSI-X vectors always belong to us */
  664. return IRQ_HANDLED;
  665. }
  666. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  667. struct mlx4_vhcr *vhcr,
  668. struct mlx4_cmd_mailbox *inbox,
  669. struct mlx4_cmd_mailbox *outbox,
  670. struct mlx4_cmd_info *cmd)
  671. {
  672. struct mlx4_priv *priv = mlx4_priv(dev);
  673. struct mlx4_slave_event_eq_info *event_eq =
  674. priv->mfunc.master.slave_state[slave].event_eq;
  675. u32 in_modifier = vhcr->in_modifier;
  676. u32 eqn = in_modifier & 0x1FF;
  677. u64 in_param = vhcr->in_param;
  678. int err = 0;
  679. int i;
  680. if (slave == dev->caps.function)
  681. err = mlx4_cmd(dev, in_param, (in_modifier & 0x80000000) | eqn,
  682. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  683. MLX4_CMD_NATIVE);
  684. if (!err)
  685. for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i)
  686. if (in_param & (1LL << i))
  687. event_eq[i].eqn = in_modifier >> 31 ? -1 : eqn;
  688. return err;
  689. }
  690. static int mlx4_MAP_EQ(struct mlx4_dev *dev, u64 event_mask, int unmap,
  691. int eq_num)
  692. {
  693. return mlx4_cmd(dev, event_mask, (unmap << 31) | eq_num,
  694. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  695. MLX4_CMD_WRAPPED);
  696. }
  697. static int mlx4_SW2HW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  698. int eq_num)
  699. {
  700. return mlx4_cmd(dev, mailbox->dma, eq_num, 0,
  701. MLX4_CMD_SW2HW_EQ, MLX4_CMD_TIME_CLASS_A,
  702. MLX4_CMD_WRAPPED);
  703. }
  704. static int mlx4_HW2SW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  705. int eq_num)
  706. {
  707. return mlx4_cmd_box(dev, 0, mailbox->dma, eq_num,
  708. 0, MLX4_CMD_HW2SW_EQ, MLX4_CMD_TIME_CLASS_A,
  709. MLX4_CMD_WRAPPED);
  710. }
  711. static int mlx4_num_eq_uar(struct mlx4_dev *dev)
  712. {
  713. /*
  714. * Each UAR holds 4 EQ doorbells. To figure out how many UARs
  715. * we need to map, take the difference of highest index and
  716. * the lowest index we'll use and add 1.
  717. */
  718. return (dev->caps.num_comp_vectors + 1 + dev->caps.reserved_eqs +
  719. dev->caps.comp_pool)/4 - dev->caps.reserved_eqs/4 + 1;
  720. }
  721. static void __iomem *mlx4_get_eq_uar(struct mlx4_dev *dev, struct mlx4_eq *eq)
  722. {
  723. struct mlx4_priv *priv = mlx4_priv(dev);
  724. int index;
  725. index = eq->eqn / 4 - dev->caps.reserved_eqs / 4;
  726. if (!priv->eq_table.uar_map[index]) {
  727. priv->eq_table.uar_map[index] =
  728. ioremap(pci_resource_start(dev->pdev, 2) +
  729. ((eq->eqn / 4) << PAGE_SHIFT),
  730. PAGE_SIZE);
  731. if (!priv->eq_table.uar_map[index]) {
  732. mlx4_err(dev, "Couldn't map EQ doorbell for EQN 0x%06x\n",
  733. eq->eqn);
  734. return NULL;
  735. }
  736. }
  737. return priv->eq_table.uar_map[index] + 0x800 + 8 * (eq->eqn % 4);
  738. }
  739. static void mlx4_unmap_uar(struct mlx4_dev *dev)
  740. {
  741. struct mlx4_priv *priv = mlx4_priv(dev);
  742. int i;
  743. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  744. if (priv->eq_table.uar_map[i]) {
  745. iounmap(priv->eq_table.uar_map[i]);
  746. priv->eq_table.uar_map[i] = NULL;
  747. }
  748. }
  749. static int mlx4_create_eq(struct mlx4_dev *dev, int nent,
  750. u8 intr, struct mlx4_eq *eq)
  751. {
  752. struct mlx4_priv *priv = mlx4_priv(dev);
  753. struct mlx4_cmd_mailbox *mailbox;
  754. struct mlx4_eq_context *eq_context;
  755. int npages;
  756. u64 *dma_list = NULL;
  757. dma_addr_t t;
  758. u64 mtt_addr;
  759. int err = -ENOMEM;
  760. int i;
  761. eq->dev = dev;
  762. eq->nent = roundup_pow_of_two(max(nent, 2));
  763. npages = PAGE_ALIGN(eq->nent * MLX4_EQ_ENTRY_SIZE) / PAGE_SIZE;
  764. eq->page_list = kmalloc(npages * sizeof *eq->page_list,
  765. GFP_KERNEL);
  766. if (!eq->page_list)
  767. goto err_out;
  768. for (i = 0; i < npages; ++i)
  769. eq->page_list[i].buf = NULL;
  770. dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
  771. if (!dma_list)
  772. goto err_out_free;
  773. mailbox = mlx4_alloc_cmd_mailbox(dev);
  774. if (IS_ERR(mailbox))
  775. goto err_out_free;
  776. eq_context = mailbox->buf;
  777. for (i = 0; i < npages; ++i) {
  778. eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
  779. PAGE_SIZE, &t, GFP_KERNEL);
  780. if (!eq->page_list[i].buf)
  781. goto err_out_free_pages;
  782. dma_list[i] = t;
  783. eq->page_list[i].map = t;
  784. memset(eq->page_list[i].buf, 0, PAGE_SIZE);
  785. }
  786. eq->eqn = mlx4_bitmap_alloc(&priv->eq_table.bitmap);
  787. if (eq->eqn == -1)
  788. goto err_out_free_pages;
  789. eq->doorbell = mlx4_get_eq_uar(dev, eq);
  790. if (!eq->doorbell) {
  791. err = -ENOMEM;
  792. goto err_out_free_eq;
  793. }
  794. err = mlx4_mtt_init(dev, npages, PAGE_SHIFT, &eq->mtt);
  795. if (err)
  796. goto err_out_free_eq;
  797. err = mlx4_write_mtt(dev, &eq->mtt, 0, npages, dma_list);
  798. if (err)
  799. goto err_out_free_mtt;
  800. memset(eq_context, 0, sizeof *eq_context);
  801. eq_context->flags = cpu_to_be32(MLX4_EQ_STATUS_OK |
  802. MLX4_EQ_STATE_ARMED);
  803. eq_context->log_eq_size = ilog2(eq->nent);
  804. eq_context->intr = intr;
  805. eq_context->log_page_size = PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT;
  806. mtt_addr = mlx4_mtt_addr(dev, &eq->mtt);
  807. eq_context->mtt_base_addr_h = mtt_addr >> 32;
  808. eq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  809. err = mlx4_SW2HW_EQ(dev, mailbox, eq->eqn);
  810. if (err) {
  811. mlx4_warn(dev, "SW2HW_EQ failed (%d)\n", err);
  812. goto err_out_free_mtt;
  813. }
  814. kfree(dma_list);
  815. mlx4_free_cmd_mailbox(dev, mailbox);
  816. eq->cons_index = 0;
  817. return err;
  818. err_out_free_mtt:
  819. mlx4_mtt_cleanup(dev, &eq->mtt);
  820. err_out_free_eq:
  821. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  822. err_out_free_pages:
  823. for (i = 0; i < npages; ++i)
  824. if (eq->page_list[i].buf)
  825. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  826. eq->page_list[i].buf,
  827. eq->page_list[i].map);
  828. mlx4_free_cmd_mailbox(dev, mailbox);
  829. err_out_free:
  830. kfree(eq->page_list);
  831. kfree(dma_list);
  832. err_out:
  833. return err;
  834. }
  835. static void mlx4_free_eq(struct mlx4_dev *dev,
  836. struct mlx4_eq *eq)
  837. {
  838. struct mlx4_priv *priv = mlx4_priv(dev);
  839. struct mlx4_cmd_mailbox *mailbox;
  840. int err;
  841. int npages = PAGE_ALIGN(MLX4_EQ_ENTRY_SIZE * eq->nent) / PAGE_SIZE;
  842. int i;
  843. mailbox = mlx4_alloc_cmd_mailbox(dev);
  844. if (IS_ERR(mailbox))
  845. return;
  846. err = mlx4_HW2SW_EQ(dev, mailbox, eq->eqn);
  847. if (err)
  848. mlx4_warn(dev, "HW2SW_EQ failed (%d)\n", err);
  849. if (0) {
  850. mlx4_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
  851. for (i = 0; i < sizeof (struct mlx4_eq_context) / 4; ++i) {
  852. if (i % 4 == 0)
  853. pr_cont("[%02x] ", i * 4);
  854. pr_cont(" %08x", be32_to_cpup(mailbox->buf + i * 4));
  855. if ((i + 1) % 4 == 0)
  856. pr_cont("\n");
  857. }
  858. }
  859. mlx4_mtt_cleanup(dev, &eq->mtt);
  860. for (i = 0; i < npages; ++i)
  861. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  862. eq->page_list[i].buf,
  863. eq->page_list[i].map);
  864. kfree(eq->page_list);
  865. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  866. mlx4_free_cmd_mailbox(dev, mailbox);
  867. }
  868. static void mlx4_free_irqs(struct mlx4_dev *dev)
  869. {
  870. struct mlx4_eq_table *eq_table = &mlx4_priv(dev)->eq_table;
  871. struct mlx4_priv *priv = mlx4_priv(dev);
  872. int i, vec;
  873. if (eq_table->have_irq)
  874. free_irq(dev->pdev->irq, dev);
  875. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  876. if (eq_table->eq[i].have_irq) {
  877. free_irq(eq_table->eq[i].irq, eq_table->eq + i);
  878. eq_table->eq[i].have_irq = 0;
  879. }
  880. for (i = 0; i < dev->caps.comp_pool; i++) {
  881. /*
  882. * Freeing the assigned irq's
  883. * all bits should be 0, but we need to validate
  884. */
  885. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  886. /* NO need protecting*/
  887. vec = dev->caps.num_comp_vectors + 1 + i;
  888. free_irq(priv->eq_table.eq[vec].irq,
  889. &priv->eq_table.eq[vec]);
  890. }
  891. }
  892. kfree(eq_table->irq_names);
  893. }
  894. static int mlx4_map_clr_int(struct mlx4_dev *dev)
  895. {
  896. struct mlx4_priv *priv = mlx4_priv(dev);
  897. priv->clr_base = ioremap(pci_resource_start(dev->pdev, priv->fw.clr_int_bar) +
  898. priv->fw.clr_int_base, MLX4_CLR_INT_SIZE);
  899. if (!priv->clr_base) {
  900. mlx4_err(dev, "Couldn't map interrupt clear register, aborting.\n");
  901. return -ENOMEM;
  902. }
  903. return 0;
  904. }
  905. static void mlx4_unmap_clr_int(struct mlx4_dev *dev)
  906. {
  907. struct mlx4_priv *priv = mlx4_priv(dev);
  908. iounmap(priv->clr_base);
  909. }
  910. int mlx4_alloc_eq_table(struct mlx4_dev *dev)
  911. {
  912. struct mlx4_priv *priv = mlx4_priv(dev);
  913. priv->eq_table.eq = kcalloc(dev->caps.num_eqs - dev->caps.reserved_eqs,
  914. sizeof *priv->eq_table.eq, GFP_KERNEL);
  915. if (!priv->eq_table.eq)
  916. return -ENOMEM;
  917. return 0;
  918. }
  919. void mlx4_free_eq_table(struct mlx4_dev *dev)
  920. {
  921. kfree(mlx4_priv(dev)->eq_table.eq);
  922. }
  923. int mlx4_init_eq_table(struct mlx4_dev *dev)
  924. {
  925. struct mlx4_priv *priv = mlx4_priv(dev);
  926. int err;
  927. int i;
  928. priv->eq_table.uar_map = kcalloc(mlx4_num_eq_uar(dev),
  929. sizeof *priv->eq_table.uar_map,
  930. GFP_KERNEL);
  931. if (!priv->eq_table.uar_map) {
  932. err = -ENOMEM;
  933. goto err_out_free;
  934. }
  935. err = mlx4_bitmap_init(&priv->eq_table.bitmap, dev->caps.num_eqs,
  936. dev->caps.num_eqs - 1, dev->caps.reserved_eqs, 0);
  937. if (err)
  938. goto err_out_free;
  939. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  940. priv->eq_table.uar_map[i] = NULL;
  941. if (!mlx4_is_slave(dev)) {
  942. err = mlx4_map_clr_int(dev);
  943. if (err)
  944. goto err_out_bitmap;
  945. priv->eq_table.clr_mask =
  946. swab32(1 << (priv->eq_table.inta_pin & 31));
  947. priv->eq_table.clr_int = priv->clr_base +
  948. (priv->eq_table.inta_pin < 32 ? 4 : 0);
  949. }
  950. priv->eq_table.irq_names =
  951. kmalloc(MLX4_IRQNAME_SIZE * (dev->caps.num_comp_vectors + 1 +
  952. dev->caps.comp_pool),
  953. GFP_KERNEL);
  954. if (!priv->eq_table.irq_names) {
  955. err = -ENOMEM;
  956. goto err_out_bitmap;
  957. }
  958. for (i = 0; i < dev->caps.num_comp_vectors; ++i) {
  959. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  960. dev->caps.reserved_cqs +
  961. MLX4_NUM_SPARE_EQE,
  962. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  963. &priv->eq_table.eq[i]);
  964. if (err) {
  965. --i;
  966. goto err_out_unmap;
  967. }
  968. }
  969. err = mlx4_create_eq(dev, MLX4_NUM_ASYNC_EQE + MLX4_NUM_SPARE_EQE,
  970. (dev->flags & MLX4_FLAG_MSI_X) ? dev->caps.num_comp_vectors : 0,
  971. &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  972. if (err)
  973. goto err_out_comp;
  974. /*if additional completion vectors poolsize is 0 this loop will not run*/
  975. for (i = dev->caps.num_comp_vectors + 1;
  976. i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i) {
  977. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  978. dev->caps.reserved_cqs +
  979. MLX4_NUM_SPARE_EQE,
  980. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  981. &priv->eq_table.eq[i]);
  982. if (err) {
  983. --i;
  984. goto err_out_unmap;
  985. }
  986. }
  987. if (dev->flags & MLX4_FLAG_MSI_X) {
  988. const char *eq_name;
  989. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i) {
  990. if (i < dev->caps.num_comp_vectors) {
  991. snprintf(priv->eq_table.irq_names +
  992. i * MLX4_IRQNAME_SIZE,
  993. MLX4_IRQNAME_SIZE,
  994. "mlx4-comp-%d@pci:%s", i,
  995. pci_name(dev->pdev));
  996. } else {
  997. snprintf(priv->eq_table.irq_names +
  998. i * MLX4_IRQNAME_SIZE,
  999. MLX4_IRQNAME_SIZE,
  1000. "mlx4-async@pci:%s",
  1001. pci_name(dev->pdev));
  1002. }
  1003. eq_name = priv->eq_table.irq_names +
  1004. i * MLX4_IRQNAME_SIZE;
  1005. err = request_irq(priv->eq_table.eq[i].irq,
  1006. mlx4_msi_x_interrupt, 0, eq_name,
  1007. priv->eq_table.eq + i);
  1008. if (err)
  1009. goto err_out_async;
  1010. priv->eq_table.eq[i].have_irq = 1;
  1011. }
  1012. } else {
  1013. snprintf(priv->eq_table.irq_names,
  1014. MLX4_IRQNAME_SIZE,
  1015. DRV_NAME "@pci:%s",
  1016. pci_name(dev->pdev));
  1017. err = request_irq(dev->pdev->irq, mlx4_interrupt,
  1018. IRQF_SHARED, priv->eq_table.irq_names, dev);
  1019. if (err)
  1020. goto err_out_async;
  1021. priv->eq_table.have_irq = 1;
  1022. }
  1023. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1024. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1025. if (err)
  1026. mlx4_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
  1027. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn, err);
  1028. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  1029. eq_set_ci(&priv->eq_table.eq[i], 1);
  1030. return 0;
  1031. err_out_async:
  1032. mlx4_free_eq(dev, &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  1033. err_out_comp:
  1034. i = dev->caps.num_comp_vectors - 1;
  1035. err_out_unmap:
  1036. while (i >= 0) {
  1037. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1038. --i;
  1039. }
  1040. if (!mlx4_is_slave(dev))
  1041. mlx4_unmap_clr_int(dev);
  1042. mlx4_free_irqs(dev);
  1043. err_out_bitmap:
  1044. mlx4_unmap_uar(dev);
  1045. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1046. err_out_free:
  1047. kfree(priv->eq_table.uar_map);
  1048. return err;
  1049. }
  1050. void mlx4_cleanup_eq_table(struct mlx4_dev *dev)
  1051. {
  1052. struct mlx4_priv *priv = mlx4_priv(dev);
  1053. int i;
  1054. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 1,
  1055. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1056. mlx4_free_irqs(dev);
  1057. for (i = 0; i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i)
  1058. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1059. if (!mlx4_is_slave(dev))
  1060. mlx4_unmap_clr_int(dev);
  1061. mlx4_unmap_uar(dev);
  1062. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1063. kfree(priv->eq_table.uar_map);
  1064. }
  1065. /* A test that verifies that we can accept interrupts on all
  1066. * the irq vectors of the device.
  1067. * Interrupts are checked using the NOP command.
  1068. */
  1069. int mlx4_test_interrupts(struct mlx4_dev *dev)
  1070. {
  1071. struct mlx4_priv *priv = mlx4_priv(dev);
  1072. int i;
  1073. int err;
  1074. err = mlx4_NOP(dev);
  1075. /* When not in MSI_X, there is only one irq to check */
  1076. if (!(dev->flags & MLX4_FLAG_MSI_X) || mlx4_is_slave(dev))
  1077. return err;
  1078. /* A loop over all completion vectors, for each vector we will check
  1079. * whether it works by mapping command completions to that vector
  1080. * and performing a NOP command
  1081. */
  1082. for(i = 0; !err && (i < dev->caps.num_comp_vectors); ++i) {
  1083. /* Temporary use polling for command completions */
  1084. mlx4_cmd_use_polling(dev);
  1085. /* Map the new eq to handle all asyncronous events */
  1086. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1087. priv->eq_table.eq[i].eqn);
  1088. if (err) {
  1089. mlx4_warn(dev, "Failed mapping eq for interrupt test\n");
  1090. mlx4_cmd_use_events(dev);
  1091. break;
  1092. }
  1093. /* Go back to using events */
  1094. mlx4_cmd_use_events(dev);
  1095. err = mlx4_NOP(dev);
  1096. }
  1097. /* Return to default */
  1098. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1099. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1100. return err;
  1101. }
  1102. EXPORT_SYMBOL(mlx4_test_interrupts);
  1103. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  1104. int *vector)
  1105. {
  1106. struct mlx4_priv *priv = mlx4_priv(dev);
  1107. int vec = 0, err = 0, i;
  1108. mutex_lock(&priv->msix_ctl.pool_lock);
  1109. for (i = 0; !vec && i < dev->caps.comp_pool; i++) {
  1110. if (~priv->msix_ctl.pool_bm & 1ULL << i) {
  1111. priv->msix_ctl.pool_bm |= 1ULL << i;
  1112. vec = dev->caps.num_comp_vectors + 1 + i;
  1113. snprintf(priv->eq_table.irq_names +
  1114. vec * MLX4_IRQNAME_SIZE,
  1115. MLX4_IRQNAME_SIZE, "%s", name);
  1116. #ifdef CONFIG_RFS_ACCEL
  1117. if (rmap) {
  1118. err = irq_cpu_rmap_add(rmap,
  1119. priv->eq_table.eq[vec].irq);
  1120. if (err)
  1121. mlx4_warn(dev, "Failed adding irq rmap\n");
  1122. }
  1123. #endif
  1124. err = request_irq(priv->eq_table.eq[vec].irq,
  1125. mlx4_msi_x_interrupt, 0,
  1126. &priv->eq_table.irq_names[vec<<5],
  1127. priv->eq_table.eq + vec);
  1128. if (err) {
  1129. /*zero out bit by fliping it*/
  1130. priv->msix_ctl.pool_bm ^= 1 << i;
  1131. vec = 0;
  1132. continue;
  1133. /*we dont want to break here*/
  1134. }
  1135. eq_set_ci(&priv->eq_table.eq[vec], 1);
  1136. }
  1137. }
  1138. mutex_unlock(&priv->msix_ctl.pool_lock);
  1139. if (vec) {
  1140. *vector = vec;
  1141. } else {
  1142. *vector = 0;
  1143. err = (i == dev->caps.comp_pool) ? -ENOSPC : err;
  1144. }
  1145. return err;
  1146. }
  1147. EXPORT_SYMBOL(mlx4_assign_eq);
  1148. void mlx4_release_eq(struct mlx4_dev *dev, int vec)
  1149. {
  1150. struct mlx4_priv *priv = mlx4_priv(dev);
  1151. /*bm index*/
  1152. int i = vec - dev->caps.num_comp_vectors - 1;
  1153. if (likely(i >= 0)) {
  1154. /*sanity check , making sure were not trying to free irq's
  1155. Belonging to a legacy EQ*/
  1156. mutex_lock(&priv->msix_ctl.pool_lock);
  1157. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  1158. free_irq(priv->eq_table.eq[vec].irq,
  1159. &priv->eq_table.eq[vec]);
  1160. priv->msix_ctl.pool_bm &= ~(1ULL << i);
  1161. }
  1162. mutex_unlock(&priv->msix_ctl.pool_lock);
  1163. }
  1164. }
  1165. EXPORT_SYMBOL(mlx4_release_eq);