pci.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043
  1. /*
  2. * PCI Bus Services, see include/linux/pci.h for further explanation.
  3. *
  4. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  5. * David Mosberger-Tang
  6. *
  7. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/delay.h>
  11. #include <linux/init.h>
  12. #include <linux/pci.h>
  13. #include <linux/pm.h>
  14. #include <linux/slab.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/string.h>
  18. #include <linux/log2.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/pm_wakeup.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <asm/setup.h>
  25. #include "pci.h"
  26. const char *pci_power_names[] = {
  27. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  28. };
  29. EXPORT_SYMBOL_GPL(pci_power_names);
  30. int isa_dma_bridge_buggy;
  31. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  32. int pci_pci_problems;
  33. EXPORT_SYMBOL(pci_pci_problems);
  34. unsigned int pci_pm_d3_delay;
  35. static void pci_dev_d3_sleep(struct pci_dev *dev)
  36. {
  37. unsigned int delay = dev->d3_delay;
  38. if (delay < pci_pm_d3_delay)
  39. delay = pci_pm_d3_delay;
  40. msleep(delay);
  41. }
  42. #ifdef CONFIG_PCI_DOMAINS
  43. int pci_domains_supported = 1;
  44. #endif
  45. #define DEFAULT_CARDBUS_IO_SIZE (256)
  46. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  47. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  48. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  49. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  50. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  51. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  52. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  53. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  54. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  55. /*
  56. * The default CLS is used if arch didn't set CLS explicitly and not
  57. * all pci devices agree on the same value. Arch can override either
  58. * the dfl or actual value as it sees fit. Don't forget this is
  59. * measured in 32-bit words, not bytes.
  60. */
  61. u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
  62. u8 pci_cache_line_size;
  63. /**
  64. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  65. * @bus: pointer to PCI bus structure to search
  66. *
  67. * Given a PCI bus, returns the highest PCI bus number present in the set
  68. * including the given PCI bus and its list of child PCI buses.
  69. */
  70. unsigned char pci_bus_max_busnr(struct pci_bus* bus)
  71. {
  72. struct list_head *tmp;
  73. unsigned char max, n;
  74. max = bus->subordinate;
  75. list_for_each(tmp, &bus->children) {
  76. n = pci_bus_max_busnr(pci_bus_b(tmp));
  77. if(n > max)
  78. max = n;
  79. }
  80. return max;
  81. }
  82. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  83. #ifdef CONFIG_HAS_IOMEM
  84. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  85. {
  86. /*
  87. * Make sure the BAR is actually a memory resource, not an IO resource
  88. */
  89. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  90. WARN_ON(1);
  91. return NULL;
  92. }
  93. return ioremap_nocache(pci_resource_start(pdev, bar),
  94. pci_resource_len(pdev, bar));
  95. }
  96. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  97. #endif
  98. #if 0
  99. /**
  100. * pci_max_busnr - returns maximum PCI bus number
  101. *
  102. * Returns the highest PCI bus number present in the system global list of
  103. * PCI buses.
  104. */
  105. unsigned char __devinit
  106. pci_max_busnr(void)
  107. {
  108. struct pci_bus *bus = NULL;
  109. unsigned char max, n;
  110. max = 0;
  111. while ((bus = pci_find_next_bus(bus)) != NULL) {
  112. n = pci_bus_max_busnr(bus);
  113. if(n > max)
  114. max = n;
  115. }
  116. return max;
  117. }
  118. #endif /* 0 */
  119. #define PCI_FIND_CAP_TTL 48
  120. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  121. u8 pos, int cap, int *ttl)
  122. {
  123. u8 id;
  124. while ((*ttl)--) {
  125. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  126. if (pos < 0x40)
  127. break;
  128. pos &= ~3;
  129. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
  130. &id);
  131. if (id == 0xff)
  132. break;
  133. if (id == cap)
  134. return pos;
  135. pos += PCI_CAP_LIST_NEXT;
  136. }
  137. return 0;
  138. }
  139. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  140. u8 pos, int cap)
  141. {
  142. int ttl = PCI_FIND_CAP_TTL;
  143. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  144. }
  145. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  146. {
  147. return __pci_find_next_cap(dev->bus, dev->devfn,
  148. pos + PCI_CAP_LIST_NEXT, cap);
  149. }
  150. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  151. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  152. unsigned int devfn, u8 hdr_type)
  153. {
  154. u16 status;
  155. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  156. if (!(status & PCI_STATUS_CAP_LIST))
  157. return 0;
  158. switch (hdr_type) {
  159. case PCI_HEADER_TYPE_NORMAL:
  160. case PCI_HEADER_TYPE_BRIDGE:
  161. return PCI_CAPABILITY_LIST;
  162. case PCI_HEADER_TYPE_CARDBUS:
  163. return PCI_CB_CAPABILITY_LIST;
  164. default:
  165. return 0;
  166. }
  167. return 0;
  168. }
  169. /**
  170. * pci_find_capability - query for devices' capabilities
  171. * @dev: PCI device to query
  172. * @cap: capability code
  173. *
  174. * Tell if a device supports a given PCI capability.
  175. * Returns the address of the requested capability structure within the
  176. * device's PCI configuration space or 0 in case the device does not
  177. * support it. Possible values for @cap:
  178. *
  179. * %PCI_CAP_ID_PM Power Management
  180. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  181. * %PCI_CAP_ID_VPD Vital Product Data
  182. * %PCI_CAP_ID_SLOTID Slot Identification
  183. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  184. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  185. * %PCI_CAP_ID_PCIX PCI-X
  186. * %PCI_CAP_ID_EXP PCI Express
  187. */
  188. int pci_find_capability(struct pci_dev *dev, int cap)
  189. {
  190. int pos;
  191. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  192. if (pos)
  193. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  194. return pos;
  195. }
  196. /**
  197. * pci_bus_find_capability - query for devices' capabilities
  198. * @bus: the PCI bus to query
  199. * @devfn: PCI device to query
  200. * @cap: capability code
  201. *
  202. * Like pci_find_capability() but works for pci devices that do not have a
  203. * pci_dev structure set up yet.
  204. *
  205. * Returns the address of the requested capability structure within the
  206. * device's PCI configuration space or 0 in case the device does not
  207. * support it.
  208. */
  209. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  210. {
  211. int pos;
  212. u8 hdr_type;
  213. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  214. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  215. if (pos)
  216. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  217. return pos;
  218. }
  219. /**
  220. * pci_find_ext_capability - Find an extended capability
  221. * @dev: PCI device to query
  222. * @cap: capability code
  223. *
  224. * Returns the address of the requested extended capability structure
  225. * within the device's PCI configuration space or 0 if the device does
  226. * not support it. Possible values for @cap:
  227. *
  228. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  229. * %PCI_EXT_CAP_ID_VC Virtual Channel
  230. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  231. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  232. */
  233. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  234. {
  235. u32 header;
  236. int ttl;
  237. int pos = PCI_CFG_SPACE_SIZE;
  238. /* minimum 8 bytes per capability */
  239. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  240. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  241. return 0;
  242. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  243. return 0;
  244. /*
  245. * If we have no capabilities, this is indicated by cap ID,
  246. * cap version and next pointer all being 0.
  247. */
  248. if (header == 0)
  249. return 0;
  250. while (ttl-- > 0) {
  251. if (PCI_EXT_CAP_ID(header) == cap)
  252. return pos;
  253. pos = PCI_EXT_CAP_NEXT(header);
  254. if (pos < PCI_CFG_SPACE_SIZE)
  255. break;
  256. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  257. break;
  258. }
  259. return 0;
  260. }
  261. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  262. /**
  263. * pci_bus_find_ext_capability - find an extended capability
  264. * @bus: the PCI bus to query
  265. * @devfn: PCI device to query
  266. * @cap: capability code
  267. *
  268. * Like pci_find_ext_capability() but works for pci devices that do not have a
  269. * pci_dev structure set up yet.
  270. *
  271. * Returns the address of the requested capability structure within the
  272. * device's PCI configuration space or 0 in case the device does not
  273. * support it.
  274. */
  275. int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
  276. int cap)
  277. {
  278. u32 header;
  279. int ttl;
  280. int pos = PCI_CFG_SPACE_SIZE;
  281. /* minimum 8 bytes per capability */
  282. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  283. if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
  284. return 0;
  285. if (header == 0xffffffff || header == 0)
  286. return 0;
  287. while (ttl-- > 0) {
  288. if (PCI_EXT_CAP_ID(header) == cap)
  289. return pos;
  290. pos = PCI_EXT_CAP_NEXT(header);
  291. if (pos < PCI_CFG_SPACE_SIZE)
  292. break;
  293. if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
  294. break;
  295. }
  296. return 0;
  297. }
  298. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  299. {
  300. int rc, ttl = PCI_FIND_CAP_TTL;
  301. u8 cap, mask;
  302. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  303. mask = HT_3BIT_CAP_MASK;
  304. else
  305. mask = HT_5BIT_CAP_MASK;
  306. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  307. PCI_CAP_ID_HT, &ttl);
  308. while (pos) {
  309. rc = pci_read_config_byte(dev, pos + 3, &cap);
  310. if (rc != PCIBIOS_SUCCESSFUL)
  311. return 0;
  312. if ((cap & mask) == ht_cap)
  313. return pos;
  314. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  315. pos + PCI_CAP_LIST_NEXT,
  316. PCI_CAP_ID_HT, &ttl);
  317. }
  318. return 0;
  319. }
  320. /**
  321. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  322. * @dev: PCI device to query
  323. * @pos: Position from which to continue searching
  324. * @ht_cap: Hypertransport capability code
  325. *
  326. * To be used in conjunction with pci_find_ht_capability() to search for
  327. * all capabilities matching @ht_cap. @pos should always be a value returned
  328. * from pci_find_ht_capability().
  329. *
  330. * NB. To be 100% safe against broken PCI devices, the caller should take
  331. * steps to avoid an infinite loop.
  332. */
  333. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  334. {
  335. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  336. }
  337. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  338. /**
  339. * pci_find_ht_capability - query a device's Hypertransport capabilities
  340. * @dev: PCI device to query
  341. * @ht_cap: Hypertransport capability code
  342. *
  343. * Tell if a device supports a given Hypertransport capability.
  344. * Returns an address within the device's PCI configuration space
  345. * or 0 in case the device does not support the request capability.
  346. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  347. * which has a Hypertransport capability matching @ht_cap.
  348. */
  349. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  350. {
  351. int pos;
  352. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  353. if (pos)
  354. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  355. return pos;
  356. }
  357. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  358. /**
  359. * pci_find_parent_resource - return resource region of parent bus of given region
  360. * @dev: PCI device structure contains resources to be searched
  361. * @res: child resource record for which parent is sought
  362. *
  363. * For given resource region of given device, return the resource
  364. * region of parent bus the given region is contained in or where
  365. * it should be allocated from.
  366. */
  367. struct resource *
  368. pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
  369. {
  370. const struct pci_bus *bus = dev->bus;
  371. int i;
  372. struct resource *best = NULL, *r;
  373. pci_bus_for_each_resource(bus, r, i) {
  374. if (!r)
  375. continue;
  376. if (res->start && !(res->start >= r->start && res->end <= r->end))
  377. continue; /* Not contained */
  378. if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
  379. continue; /* Wrong type */
  380. if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
  381. return r; /* Exact match */
  382. /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
  383. if (r->flags & IORESOURCE_PREFETCH)
  384. continue;
  385. /* .. but we can put a prefetchable resource inside a non-prefetchable one */
  386. if (!best)
  387. best = r;
  388. }
  389. return best;
  390. }
  391. /**
  392. * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
  393. * @dev: PCI device to have its BARs restored
  394. *
  395. * Restore the BAR values for a given device, so as to make it
  396. * accessible by its driver.
  397. */
  398. static void
  399. pci_restore_bars(struct pci_dev *dev)
  400. {
  401. int i;
  402. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  403. pci_update_resource(dev, i);
  404. }
  405. static struct pci_platform_pm_ops *pci_platform_pm;
  406. int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
  407. {
  408. if (!ops->is_manageable || !ops->set_state || !ops->choose_state
  409. || !ops->sleep_wake || !ops->can_wakeup)
  410. return -EINVAL;
  411. pci_platform_pm = ops;
  412. return 0;
  413. }
  414. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  415. {
  416. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  417. }
  418. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  419. pci_power_t t)
  420. {
  421. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  422. }
  423. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  424. {
  425. return pci_platform_pm ?
  426. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  427. }
  428. static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
  429. {
  430. return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
  431. }
  432. static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
  433. {
  434. return pci_platform_pm ?
  435. pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
  436. }
  437. static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
  438. {
  439. return pci_platform_pm ?
  440. pci_platform_pm->run_wake(dev, enable) : -ENODEV;
  441. }
  442. /**
  443. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  444. * given PCI device
  445. * @dev: PCI device to handle.
  446. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  447. *
  448. * RETURN VALUE:
  449. * -EINVAL if the requested state is invalid.
  450. * -EIO if device does not support PCI PM or its PM capabilities register has a
  451. * wrong version, or device doesn't support the requested state.
  452. * 0 if device already is in the requested state.
  453. * 0 if device's power state has been successfully changed.
  454. */
  455. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  456. {
  457. u16 pmcsr;
  458. bool need_restore = false;
  459. /* Check if we're already there */
  460. if (dev->current_state == state)
  461. return 0;
  462. if (!dev->pm_cap)
  463. return -EIO;
  464. if (state < PCI_D0 || state > PCI_D3hot)
  465. return -EINVAL;
  466. /* Validate current state:
  467. * Can enter D0 from any state, but if we can only go deeper
  468. * to sleep if we're already in a low power state
  469. */
  470. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  471. && dev->current_state > state) {
  472. dev_err(&dev->dev, "invalid power transition "
  473. "(from state %d to %d)\n", dev->current_state, state);
  474. return -EINVAL;
  475. }
  476. /* check if this device supports the desired state */
  477. if ((state == PCI_D1 && !dev->d1_support)
  478. || (state == PCI_D2 && !dev->d2_support))
  479. return -EIO;
  480. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  481. /* If we're (effectively) in D3, force entire word to 0.
  482. * This doesn't affect PME_Status, disables PME_En, and
  483. * sets PowerState to 0.
  484. */
  485. switch (dev->current_state) {
  486. case PCI_D0:
  487. case PCI_D1:
  488. case PCI_D2:
  489. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  490. pmcsr |= state;
  491. break;
  492. case PCI_D3hot:
  493. case PCI_D3cold:
  494. case PCI_UNKNOWN: /* Boot-up */
  495. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  496. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  497. need_restore = true;
  498. /* Fall-through: force to D0 */
  499. default:
  500. pmcsr = 0;
  501. break;
  502. }
  503. /* enter specified state */
  504. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  505. /* Mandatory power management transition delays */
  506. /* see PCI PM 1.1 5.6.1 table 18 */
  507. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  508. pci_dev_d3_sleep(dev);
  509. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  510. udelay(PCI_PM_D2_DELAY);
  511. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  512. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  513. if (dev->current_state != state && printk_ratelimit())
  514. dev_info(&dev->dev, "Refused to change power state, "
  515. "currently in D%d\n", dev->current_state);
  516. /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  517. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  518. * from D3hot to D0 _may_ perform an internal reset, thereby
  519. * going to "D0 Uninitialized" rather than "D0 Initialized".
  520. * For example, at least some versions of the 3c905B and the
  521. * 3c556B exhibit this behaviour.
  522. *
  523. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  524. * devices in a D3hot state at boot. Consequently, we need to
  525. * restore at least the BARs so that the device will be
  526. * accessible to its driver.
  527. */
  528. if (need_restore)
  529. pci_restore_bars(dev);
  530. if (dev->bus->self)
  531. pcie_aspm_pm_state_change(dev->bus->self);
  532. return 0;
  533. }
  534. /**
  535. * pci_update_current_state - Read PCI power state of given device from its
  536. * PCI PM registers and cache it
  537. * @dev: PCI device to handle.
  538. * @state: State to cache in case the device doesn't have the PM capability
  539. */
  540. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  541. {
  542. if (dev->pm_cap) {
  543. u16 pmcsr;
  544. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  545. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  546. } else {
  547. dev->current_state = state;
  548. }
  549. }
  550. /**
  551. * pci_platform_power_transition - Use platform to change device power state
  552. * @dev: PCI device to handle.
  553. * @state: State to put the device into.
  554. */
  555. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  556. {
  557. int error;
  558. if (platform_pci_power_manageable(dev)) {
  559. error = platform_pci_set_power_state(dev, state);
  560. if (!error)
  561. pci_update_current_state(dev, state);
  562. } else {
  563. error = -ENODEV;
  564. /* Fall back to PCI_D0 if native PM is not supported */
  565. if (!dev->pm_cap)
  566. dev->current_state = PCI_D0;
  567. }
  568. return error;
  569. }
  570. /**
  571. * __pci_start_power_transition - Start power transition of a PCI device
  572. * @dev: PCI device to handle.
  573. * @state: State to put the device into.
  574. */
  575. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  576. {
  577. if (state == PCI_D0)
  578. pci_platform_power_transition(dev, PCI_D0);
  579. }
  580. /**
  581. * __pci_complete_power_transition - Complete power transition of a PCI device
  582. * @dev: PCI device to handle.
  583. * @state: State to put the device into.
  584. *
  585. * This function should not be called directly by device drivers.
  586. */
  587. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  588. {
  589. return state >= PCI_D0 ?
  590. pci_platform_power_transition(dev, state) : -EINVAL;
  591. }
  592. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  593. /**
  594. * pci_set_power_state - Set the power state of a PCI device
  595. * @dev: PCI device to handle.
  596. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  597. *
  598. * Transition a device to a new power state, using the platform firmware and/or
  599. * the device's PCI PM registers.
  600. *
  601. * RETURN VALUE:
  602. * -EINVAL if the requested state is invalid.
  603. * -EIO if device does not support PCI PM or its PM capabilities register has a
  604. * wrong version, or device doesn't support the requested state.
  605. * 0 if device already is in the requested state.
  606. * 0 if device's power state has been successfully changed.
  607. */
  608. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  609. {
  610. int error;
  611. /* bound the state we're entering */
  612. if (state > PCI_D3hot)
  613. state = PCI_D3hot;
  614. else if (state < PCI_D0)
  615. state = PCI_D0;
  616. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  617. /*
  618. * If the device or the parent bridge do not support PCI PM,
  619. * ignore the request if we're doing anything other than putting
  620. * it into D0 (which would only happen on boot).
  621. */
  622. return 0;
  623. __pci_start_power_transition(dev, state);
  624. /* This device is quirked not to be put into D3, so
  625. don't put it in D3 */
  626. if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  627. return 0;
  628. error = pci_raw_set_power_state(dev, state);
  629. if (!__pci_complete_power_transition(dev, state))
  630. error = 0;
  631. return error;
  632. }
  633. /**
  634. * pci_choose_state - Choose the power state of a PCI device
  635. * @dev: PCI device to be suspended
  636. * @state: target sleep state for the whole system. This is the value
  637. * that is passed to suspend() function.
  638. *
  639. * Returns PCI power state suitable for given device and given system
  640. * message.
  641. */
  642. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  643. {
  644. pci_power_t ret;
  645. if (!pci_find_capability(dev, PCI_CAP_ID_PM))
  646. return PCI_D0;
  647. ret = platform_pci_choose_state(dev);
  648. if (ret != PCI_POWER_ERROR)
  649. return ret;
  650. switch (state.event) {
  651. case PM_EVENT_ON:
  652. return PCI_D0;
  653. case PM_EVENT_FREEZE:
  654. case PM_EVENT_PRETHAW:
  655. /* REVISIT both freeze and pre-thaw "should" use D0 */
  656. case PM_EVENT_SUSPEND:
  657. case PM_EVENT_HIBERNATE:
  658. return PCI_D3hot;
  659. default:
  660. dev_info(&dev->dev, "unrecognized suspend event %d\n",
  661. state.event);
  662. BUG();
  663. }
  664. return PCI_D0;
  665. }
  666. EXPORT_SYMBOL(pci_choose_state);
  667. #define PCI_EXP_SAVE_REGS 7
  668. #define pcie_cap_has_devctl(type, flags) 1
  669. #define pcie_cap_has_lnkctl(type, flags) \
  670. ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
  671. (type == PCI_EXP_TYPE_ROOT_PORT || \
  672. type == PCI_EXP_TYPE_ENDPOINT || \
  673. type == PCI_EXP_TYPE_LEG_END))
  674. #define pcie_cap_has_sltctl(type, flags) \
  675. ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
  676. ((type == PCI_EXP_TYPE_ROOT_PORT) || \
  677. (type == PCI_EXP_TYPE_DOWNSTREAM && \
  678. (flags & PCI_EXP_FLAGS_SLOT))))
  679. #define pcie_cap_has_rtctl(type, flags) \
  680. ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
  681. (type == PCI_EXP_TYPE_ROOT_PORT || \
  682. type == PCI_EXP_TYPE_RC_EC))
  683. #define pcie_cap_has_devctl2(type, flags) \
  684. ((flags & PCI_EXP_FLAGS_VERS) > 1)
  685. #define pcie_cap_has_lnkctl2(type, flags) \
  686. ((flags & PCI_EXP_FLAGS_VERS) > 1)
  687. #define pcie_cap_has_sltctl2(type, flags) \
  688. ((flags & PCI_EXP_FLAGS_VERS) > 1)
  689. static int pci_save_pcie_state(struct pci_dev *dev)
  690. {
  691. int pos, i = 0;
  692. struct pci_cap_saved_state *save_state;
  693. u16 *cap;
  694. u16 flags;
  695. pos = pci_pcie_cap(dev);
  696. if (!pos)
  697. return 0;
  698. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  699. if (!save_state) {
  700. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  701. return -ENOMEM;
  702. }
  703. cap = (u16 *)&save_state->data[0];
  704. pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
  705. if (pcie_cap_has_devctl(dev->pcie_type, flags))
  706. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
  707. if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
  708. pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
  709. if (pcie_cap_has_sltctl(dev->pcie_type, flags))
  710. pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
  711. if (pcie_cap_has_rtctl(dev->pcie_type, flags))
  712. pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
  713. if (pcie_cap_has_devctl2(dev->pcie_type, flags))
  714. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
  715. if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
  716. pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
  717. if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
  718. pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
  719. return 0;
  720. }
  721. static void pci_restore_pcie_state(struct pci_dev *dev)
  722. {
  723. int i = 0, pos;
  724. struct pci_cap_saved_state *save_state;
  725. u16 *cap;
  726. u16 flags;
  727. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  728. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  729. if (!save_state || pos <= 0)
  730. return;
  731. cap = (u16 *)&save_state->data[0];
  732. pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
  733. if (pcie_cap_has_devctl(dev->pcie_type, flags))
  734. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
  735. if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
  736. pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
  737. if (pcie_cap_has_sltctl(dev->pcie_type, flags))
  738. pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
  739. if (pcie_cap_has_rtctl(dev->pcie_type, flags))
  740. pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
  741. if (pcie_cap_has_devctl2(dev->pcie_type, flags))
  742. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
  743. if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
  744. pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
  745. if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
  746. pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
  747. }
  748. static int pci_save_pcix_state(struct pci_dev *dev)
  749. {
  750. int pos;
  751. struct pci_cap_saved_state *save_state;
  752. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  753. if (pos <= 0)
  754. return 0;
  755. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  756. if (!save_state) {
  757. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  758. return -ENOMEM;
  759. }
  760. pci_read_config_word(dev, pos + PCI_X_CMD, (u16 *)save_state->data);
  761. return 0;
  762. }
  763. static void pci_restore_pcix_state(struct pci_dev *dev)
  764. {
  765. int i = 0, pos;
  766. struct pci_cap_saved_state *save_state;
  767. u16 *cap;
  768. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  769. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  770. if (!save_state || pos <= 0)
  771. return;
  772. cap = (u16 *)&save_state->data[0];
  773. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  774. }
  775. /**
  776. * pci_save_state - save the PCI configuration space of a device before suspending
  777. * @dev: - PCI device that we're dealing with
  778. */
  779. int
  780. pci_save_state(struct pci_dev *dev)
  781. {
  782. int i;
  783. /* XXX: 100% dword access ok here? */
  784. for (i = 0; i < 16; i++)
  785. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  786. dev->state_saved = true;
  787. if ((i = pci_save_pcie_state(dev)) != 0)
  788. return i;
  789. if ((i = pci_save_pcix_state(dev)) != 0)
  790. return i;
  791. return 0;
  792. }
  793. /**
  794. * pci_restore_state - Restore the saved state of a PCI device
  795. * @dev: - PCI device that we're dealing with
  796. */
  797. int
  798. pci_restore_state(struct pci_dev *dev)
  799. {
  800. int i;
  801. u32 val;
  802. if (!dev->state_saved)
  803. return 0;
  804. /* PCI Express register must be restored first */
  805. pci_restore_pcie_state(dev);
  806. /*
  807. * The Base Address register should be programmed before the command
  808. * register(s)
  809. */
  810. for (i = 15; i >= 0; i--) {
  811. pci_read_config_dword(dev, i * 4, &val);
  812. if (val != dev->saved_config_space[i]) {
  813. dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
  814. "space at offset %#x (was %#x, writing %#x)\n",
  815. i, val, (int)dev->saved_config_space[i]);
  816. pci_write_config_dword(dev,i * 4,
  817. dev->saved_config_space[i]);
  818. }
  819. }
  820. pci_restore_pcix_state(dev);
  821. pci_restore_msi_state(dev);
  822. pci_restore_iov_state(dev);
  823. dev->state_saved = false;
  824. return 0;
  825. }
  826. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  827. {
  828. int err;
  829. err = pci_set_power_state(dev, PCI_D0);
  830. if (err < 0 && err != -EIO)
  831. return err;
  832. err = pcibios_enable_device(dev, bars);
  833. if (err < 0)
  834. return err;
  835. pci_fixup_device(pci_fixup_enable, dev);
  836. return 0;
  837. }
  838. /**
  839. * pci_reenable_device - Resume abandoned device
  840. * @dev: PCI device to be resumed
  841. *
  842. * Note this function is a backend of pci_default_resume and is not supposed
  843. * to be called by normal code, write proper resume handler and use it instead.
  844. */
  845. int pci_reenable_device(struct pci_dev *dev)
  846. {
  847. if (pci_is_enabled(dev))
  848. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  849. return 0;
  850. }
  851. static int __pci_enable_device_flags(struct pci_dev *dev,
  852. resource_size_t flags)
  853. {
  854. int err;
  855. int i, bars = 0;
  856. if (atomic_add_return(1, &dev->enable_cnt) > 1)
  857. return 0; /* already enabled */
  858. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  859. if (dev->resource[i].flags & flags)
  860. bars |= (1 << i);
  861. err = do_pci_enable_device(dev, bars);
  862. if (err < 0)
  863. atomic_dec(&dev->enable_cnt);
  864. return err;
  865. }
  866. /**
  867. * pci_enable_device_io - Initialize a device for use with IO space
  868. * @dev: PCI device to be initialized
  869. *
  870. * Initialize device before it's used by a driver. Ask low-level code
  871. * to enable I/O resources. Wake up the device if it was suspended.
  872. * Beware, this function can fail.
  873. */
  874. int pci_enable_device_io(struct pci_dev *dev)
  875. {
  876. return __pci_enable_device_flags(dev, IORESOURCE_IO);
  877. }
  878. /**
  879. * pci_enable_device_mem - Initialize a device for use with Memory space
  880. * @dev: PCI device to be initialized
  881. *
  882. * Initialize device before it's used by a driver. Ask low-level code
  883. * to enable Memory resources. Wake up the device if it was suspended.
  884. * Beware, this function can fail.
  885. */
  886. int pci_enable_device_mem(struct pci_dev *dev)
  887. {
  888. return __pci_enable_device_flags(dev, IORESOURCE_MEM);
  889. }
  890. /**
  891. * pci_enable_device - Initialize device before it's used by a driver.
  892. * @dev: PCI device to be initialized
  893. *
  894. * Initialize device before it's used by a driver. Ask low-level code
  895. * to enable I/O and memory. Wake up the device if it was suspended.
  896. * Beware, this function can fail.
  897. *
  898. * Note we don't actually enable the device many times if we call
  899. * this function repeatedly (we just increment the count).
  900. */
  901. int pci_enable_device(struct pci_dev *dev)
  902. {
  903. return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  904. }
  905. /*
  906. * Managed PCI resources. This manages device on/off, intx/msi/msix
  907. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  908. * there's no need to track it separately. pci_devres is initialized
  909. * when a device is enabled using managed PCI device enable interface.
  910. */
  911. struct pci_devres {
  912. unsigned int enabled:1;
  913. unsigned int pinned:1;
  914. unsigned int orig_intx:1;
  915. unsigned int restore_intx:1;
  916. u32 region_mask;
  917. };
  918. static void pcim_release(struct device *gendev, void *res)
  919. {
  920. struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
  921. struct pci_devres *this = res;
  922. int i;
  923. if (dev->msi_enabled)
  924. pci_disable_msi(dev);
  925. if (dev->msix_enabled)
  926. pci_disable_msix(dev);
  927. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  928. if (this->region_mask & (1 << i))
  929. pci_release_region(dev, i);
  930. if (this->restore_intx)
  931. pci_intx(dev, this->orig_intx);
  932. if (this->enabled && !this->pinned)
  933. pci_disable_device(dev);
  934. }
  935. static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
  936. {
  937. struct pci_devres *dr, *new_dr;
  938. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  939. if (dr)
  940. return dr;
  941. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  942. if (!new_dr)
  943. return NULL;
  944. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  945. }
  946. static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
  947. {
  948. if (pci_is_managed(pdev))
  949. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  950. return NULL;
  951. }
  952. /**
  953. * pcim_enable_device - Managed pci_enable_device()
  954. * @pdev: PCI device to be initialized
  955. *
  956. * Managed pci_enable_device().
  957. */
  958. int pcim_enable_device(struct pci_dev *pdev)
  959. {
  960. struct pci_devres *dr;
  961. int rc;
  962. dr = get_pci_dr(pdev);
  963. if (unlikely(!dr))
  964. return -ENOMEM;
  965. if (dr->enabled)
  966. return 0;
  967. rc = pci_enable_device(pdev);
  968. if (!rc) {
  969. pdev->is_managed = 1;
  970. dr->enabled = 1;
  971. }
  972. return rc;
  973. }
  974. /**
  975. * pcim_pin_device - Pin managed PCI device
  976. * @pdev: PCI device to pin
  977. *
  978. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  979. * driver detach. @pdev must have been enabled with
  980. * pcim_enable_device().
  981. */
  982. void pcim_pin_device(struct pci_dev *pdev)
  983. {
  984. struct pci_devres *dr;
  985. dr = find_pci_dr(pdev);
  986. WARN_ON(!dr || !dr->enabled);
  987. if (dr)
  988. dr->pinned = 1;
  989. }
  990. /**
  991. * pcibios_disable_device - disable arch specific PCI resources for device dev
  992. * @dev: the PCI device to disable
  993. *
  994. * Disables architecture specific PCI resources for the device. This
  995. * is the default implementation. Architecture implementations can
  996. * override this.
  997. */
  998. void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
  999. static void do_pci_disable_device(struct pci_dev *dev)
  1000. {
  1001. u16 pci_command;
  1002. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1003. if (pci_command & PCI_COMMAND_MASTER) {
  1004. pci_command &= ~PCI_COMMAND_MASTER;
  1005. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1006. }
  1007. pcibios_disable_device(dev);
  1008. }
  1009. /**
  1010. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1011. * @dev: PCI device to disable
  1012. *
  1013. * NOTE: This function is a backend of PCI power management routines and is
  1014. * not supposed to be called drivers.
  1015. */
  1016. void pci_disable_enabled_device(struct pci_dev *dev)
  1017. {
  1018. if (pci_is_enabled(dev))
  1019. do_pci_disable_device(dev);
  1020. }
  1021. /**
  1022. * pci_disable_device - Disable PCI device after use
  1023. * @dev: PCI device to be disabled
  1024. *
  1025. * Signal to the system that the PCI device is not in use by the system
  1026. * anymore. This only involves disabling PCI bus-mastering, if active.
  1027. *
  1028. * Note we don't actually disable the device until all callers of
  1029. * pci_enable_device() have called pci_disable_device().
  1030. */
  1031. void
  1032. pci_disable_device(struct pci_dev *dev)
  1033. {
  1034. struct pci_devres *dr;
  1035. dr = find_pci_dr(dev);
  1036. if (dr)
  1037. dr->enabled = 0;
  1038. if (atomic_sub_return(1, &dev->enable_cnt) != 0)
  1039. return;
  1040. do_pci_disable_device(dev);
  1041. dev->is_busmaster = 0;
  1042. }
  1043. /**
  1044. * pcibios_set_pcie_reset_state - set reset state for device dev
  1045. * @dev: the PCIe device reset
  1046. * @state: Reset state to enter into
  1047. *
  1048. *
  1049. * Sets the PCIe reset state for the device. This is the default
  1050. * implementation. Architecture implementations can override this.
  1051. */
  1052. int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1053. enum pcie_reset_state state)
  1054. {
  1055. return -EINVAL;
  1056. }
  1057. /**
  1058. * pci_set_pcie_reset_state - set reset state for device dev
  1059. * @dev: the PCIe device reset
  1060. * @state: Reset state to enter into
  1061. *
  1062. *
  1063. * Sets the PCI reset state for the device.
  1064. */
  1065. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1066. {
  1067. return pcibios_set_pcie_reset_state(dev, state);
  1068. }
  1069. /**
  1070. * pci_check_pme_status - Check if given device has generated PME.
  1071. * @dev: Device to check.
  1072. *
  1073. * Check the PME status of the device and if set, clear it and clear PME enable
  1074. * (if set). Return 'true' if PME status and PME enable were both set or
  1075. * 'false' otherwise.
  1076. */
  1077. bool pci_check_pme_status(struct pci_dev *dev)
  1078. {
  1079. int pmcsr_pos;
  1080. u16 pmcsr;
  1081. bool ret = false;
  1082. if (!dev->pm_cap)
  1083. return false;
  1084. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1085. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1086. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1087. return false;
  1088. /* Clear PME status. */
  1089. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1090. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1091. /* Disable PME to avoid interrupt flood. */
  1092. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1093. ret = true;
  1094. }
  1095. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1096. return ret;
  1097. }
  1098. /**
  1099. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1100. * @dev: Device to handle.
  1101. * @ign: Ignored.
  1102. *
  1103. * Check if @dev has generated PME and queue a resume request for it in that
  1104. * case.
  1105. */
  1106. static int pci_pme_wakeup(struct pci_dev *dev, void *ign)
  1107. {
  1108. if (pci_check_pme_status(dev))
  1109. pm_request_resume(&dev->dev);
  1110. return 0;
  1111. }
  1112. /**
  1113. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1114. * @bus: Top bus of the subtree to walk.
  1115. */
  1116. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1117. {
  1118. if (bus)
  1119. pci_walk_bus(bus, pci_pme_wakeup, NULL);
  1120. }
  1121. /**
  1122. * pci_pme_capable - check the capability of PCI device to generate PME#
  1123. * @dev: PCI device to handle.
  1124. * @state: PCI state from which device will issue PME#.
  1125. */
  1126. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1127. {
  1128. if (!dev->pm_cap)
  1129. return false;
  1130. return !!(dev->pme_support & (1 << state));
  1131. }
  1132. /**
  1133. * pci_pme_active - enable or disable PCI device's PME# function
  1134. * @dev: PCI device to handle.
  1135. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1136. *
  1137. * The caller must verify that the device is capable of generating PME# before
  1138. * calling this function with @enable equal to 'true'.
  1139. */
  1140. void pci_pme_active(struct pci_dev *dev, bool enable)
  1141. {
  1142. u16 pmcsr;
  1143. if (!dev->pm_cap)
  1144. return;
  1145. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1146. /* Clear PME_Status by writing 1 to it and enable PME# */
  1147. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1148. if (!enable)
  1149. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1150. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1151. dev_printk(KERN_DEBUG, &dev->dev, "PME# %s\n",
  1152. enable ? "enabled" : "disabled");
  1153. }
  1154. /**
  1155. * __pci_enable_wake - enable PCI device as wakeup event source
  1156. * @dev: PCI device affected
  1157. * @state: PCI state from which device will issue wakeup events
  1158. * @runtime: True if the events are to be generated at run time
  1159. * @enable: True to enable event generation; false to disable
  1160. *
  1161. * This enables the device as a wakeup event source, or disables it.
  1162. * When such events involves platform-specific hooks, those hooks are
  1163. * called automatically by this routine.
  1164. *
  1165. * Devices with legacy power management (no standard PCI PM capabilities)
  1166. * always require such platform hooks.
  1167. *
  1168. * RETURN VALUE:
  1169. * 0 is returned on success
  1170. * -EINVAL is returned if device is not supposed to wake up the system
  1171. * Error code depending on the platform is returned if both the platform and
  1172. * the native mechanism fail to enable the generation of wake-up events
  1173. */
  1174. int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
  1175. bool runtime, bool enable)
  1176. {
  1177. int ret = 0;
  1178. if (enable && !runtime && !device_may_wakeup(&dev->dev))
  1179. return -EINVAL;
  1180. /* Don't do the same thing twice in a row for one device. */
  1181. if (!!enable == !!dev->wakeup_prepared)
  1182. return 0;
  1183. /*
  1184. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1185. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1186. * enable. To disable wake-up we call the platform first, for symmetry.
  1187. */
  1188. if (enable) {
  1189. int error;
  1190. if (pci_pme_capable(dev, state))
  1191. pci_pme_active(dev, true);
  1192. else
  1193. ret = 1;
  1194. error = runtime ? platform_pci_run_wake(dev, true) :
  1195. platform_pci_sleep_wake(dev, true);
  1196. if (ret)
  1197. ret = error;
  1198. if (!ret)
  1199. dev->wakeup_prepared = true;
  1200. } else {
  1201. if (runtime)
  1202. platform_pci_run_wake(dev, false);
  1203. else
  1204. platform_pci_sleep_wake(dev, false);
  1205. pci_pme_active(dev, false);
  1206. dev->wakeup_prepared = false;
  1207. }
  1208. return ret;
  1209. }
  1210. EXPORT_SYMBOL(__pci_enable_wake);
  1211. /**
  1212. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1213. * @dev: PCI device to prepare
  1214. * @enable: True to enable wake-up event generation; false to disable
  1215. *
  1216. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1217. * and this function allows them to set that up cleanly - pci_enable_wake()
  1218. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1219. * ordering constraints.
  1220. *
  1221. * This function only returns error code if the device is not capable of
  1222. * generating PME# from both D3_hot and D3_cold, and the platform is unable to
  1223. * enable wake-up power for it.
  1224. */
  1225. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1226. {
  1227. return pci_pme_capable(dev, PCI_D3cold) ?
  1228. pci_enable_wake(dev, PCI_D3cold, enable) :
  1229. pci_enable_wake(dev, PCI_D3hot, enable);
  1230. }
  1231. /**
  1232. * pci_target_state - find an appropriate low power state for a given PCI dev
  1233. * @dev: PCI device
  1234. *
  1235. * Use underlying platform code to find a supported low power state for @dev.
  1236. * If the platform can't manage @dev, return the deepest state from which it
  1237. * can generate wake events, based on any available PME info.
  1238. */
  1239. pci_power_t pci_target_state(struct pci_dev *dev)
  1240. {
  1241. pci_power_t target_state = PCI_D3hot;
  1242. if (platform_pci_power_manageable(dev)) {
  1243. /*
  1244. * Call the platform to choose the target state of the device
  1245. * and enable wake-up from this state if supported.
  1246. */
  1247. pci_power_t state = platform_pci_choose_state(dev);
  1248. switch (state) {
  1249. case PCI_POWER_ERROR:
  1250. case PCI_UNKNOWN:
  1251. break;
  1252. case PCI_D1:
  1253. case PCI_D2:
  1254. if (pci_no_d1d2(dev))
  1255. break;
  1256. default:
  1257. target_state = state;
  1258. }
  1259. } else if (!dev->pm_cap) {
  1260. target_state = PCI_D0;
  1261. } else if (device_may_wakeup(&dev->dev)) {
  1262. /*
  1263. * Find the deepest state from which the device can generate
  1264. * wake-up events, make it the target state and enable device
  1265. * to generate PME#.
  1266. */
  1267. if (dev->pme_support) {
  1268. while (target_state
  1269. && !(dev->pme_support & (1 << target_state)))
  1270. target_state--;
  1271. }
  1272. }
  1273. return target_state;
  1274. }
  1275. /**
  1276. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1277. * @dev: Device to handle.
  1278. *
  1279. * Choose the power state appropriate for the device depending on whether
  1280. * it can wake up the system and/or is power manageable by the platform
  1281. * (PCI_D3hot is the default) and put the device into that state.
  1282. */
  1283. int pci_prepare_to_sleep(struct pci_dev *dev)
  1284. {
  1285. pci_power_t target_state = pci_target_state(dev);
  1286. int error;
  1287. if (target_state == PCI_POWER_ERROR)
  1288. return -EIO;
  1289. pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
  1290. error = pci_set_power_state(dev, target_state);
  1291. if (error)
  1292. pci_enable_wake(dev, target_state, false);
  1293. return error;
  1294. }
  1295. /**
  1296. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1297. * @dev: Device to handle.
  1298. *
  1299. * Disable device's system wake-up capability and put it into D0.
  1300. */
  1301. int pci_back_from_sleep(struct pci_dev *dev)
  1302. {
  1303. pci_enable_wake(dev, PCI_D0, false);
  1304. return pci_set_power_state(dev, PCI_D0);
  1305. }
  1306. /**
  1307. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1308. * @dev: PCI device being suspended.
  1309. *
  1310. * Prepare @dev to generate wake-up events at run time and put it into a low
  1311. * power state.
  1312. */
  1313. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1314. {
  1315. pci_power_t target_state = pci_target_state(dev);
  1316. int error;
  1317. if (target_state == PCI_POWER_ERROR)
  1318. return -EIO;
  1319. __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
  1320. error = pci_set_power_state(dev, target_state);
  1321. if (error)
  1322. __pci_enable_wake(dev, target_state, true, false);
  1323. return error;
  1324. }
  1325. /**
  1326. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1327. * @dev: Device to check.
  1328. *
  1329. * Return true if the device itself is cabable of generating wake-up events
  1330. * (through the platform or using the native PCIe PME) or if the device supports
  1331. * PME and one of its upstream bridges can generate wake-up events.
  1332. */
  1333. bool pci_dev_run_wake(struct pci_dev *dev)
  1334. {
  1335. struct pci_bus *bus = dev->bus;
  1336. if (device_run_wake(&dev->dev))
  1337. return true;
  1338. if (!dev->pme_support)
  1339. return false;
  1340. while (bus->parent) {
  1341. struct pci_dev *bridge = bus->self;
  1342. if (device_run_wake(&bridge->dev))
  1343. return true;
  1344. bus = bus->parent;
  1345. }
  1346. /* We have reached the root bus. */
  1347. if (bus->bridge)
  1348. return device_run_wake(bus->bridge);
  1349. return false;
  1350. }
  1351. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1352. /**
  1353. * pci_pm_init - Initialize PM functions of given PCI device
  1354. * @dev: PCI device to handle.
  1355. */
  1356. void pci_pm_init(struct pci_dev *dev)
  1357. {
  1358. int pm;
  1359. u16 pmc;
  1360. pm_runtime_forbid(&dev->dev);
  1361. device_enable_async_suspend(&dev->dev);
  1362. dev->wakeup_prepared = false;
  1363. dev->pm_cap = 0;
  1364. /* find PCI PM capability in list */
  1365. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1366. if (!pm)
  1367. return;
  1368. /* Check device's ability to generate PME# */
  1369. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  1370. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  1371. dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
  1372. pmc & PCI_PM_CAP_VER_MASK);
  1373. return;
  1374. }
  1375. dev->pm_cap = pm;
  1376. dev->d3_delay = PCI_PM_D3_WAIT;
  1377. dev->d1_support = false;
  1378. dev->d2_support = false;
  1379. if (!pci_no_d1d2(dev)) {
  1380. if (pmc & PCI_PM_CAP_D1)
  1381. dev->d1_support = true;
  1382. if (pmc & PCI_PM_CAP_D2)
  1383. dev->d2_support = true;
  1384. if (dev->d1_support || dev->d2_support)
  1385. dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
  1386. dev->d1_support ? " D1" : "",
  1387. dev->d2_support ? " D2" : "");
  1388. }
  1389. pmc &= PCI_PM_CAP_PME_MASK;
  1390. if (pmc) {
  1391. dev_printk(KERN_DEBUG, &dev->dev,
  1392. "PME# supported from%s%s%s%s%s\n",
  1393. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  1394. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  1395. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  1396. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  1397. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  1398. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  1399. /*
  1400. * Make device's PM flags reflect the wake-up capability, but
  1401. * let the user space enable it to wake up the system as needed.
  1402. */
  1403. device_set_wakeup_capable(&dev->dev, true);
  1404. /* Disable the PME# generation functionality */
  1405. pci_pme_active(dev, false);
  1406. } else {
  1407. dev->pme_support = 0;
  1408. }
  1409. }
  1410. /**
  1411. * platform_pci_wakeup_init - init platform wakeup if present
  1412. * @dev: PCI device
  1413. *
  1414. * Some devices don't have PCI PM caps but can still generate wakeup
  1415. * events through platform methods (like ACPI events). If @dev supports
  1416. * platform wakeup events, set the device flag to indicate as much. This
  1417. * may be redundant if the device also supports PCI PM caps, but double
  1418. * initialization should be safe in that case.
  1419. */
  1420. void platform_pci_wakeup_init(struct pci_dev *dev)
  1421. {
  1422. if (!platform_pci_can_wakeup(dev))
  1423. return;
  1424. device_set_wakeup_capable(&dev->dev, true);
  1425. platform_pci_sleep_wake(dev, false);
  1426. }
  1427. /**
  1428. * pci_add_save_buffer - allocate buffer for saving given capability registers
  1429. * @dev: the PCI device
  1430. * @cap: the capability to allocate the buffer for
  1431. * @size: requested size of the buffer
  1432. */
  1433. static int pci_add_cap_save_buffer(
  1434. struct pci_dev *dev, char cap, unsigned int size)
  1435. {
  1436. int pos;
  1437. struct pci_cap_saved_state *save_state;
  1438. pos = pci_find_capability(dev, cap);
  1439. if (pos <= 0)
  1440. return 0;
  1441. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  1442. if (!save_state)
  1443. return -ENOMEM;
  1444. save_state->cap_nr = cap;
  1445. pci_add_saved_cap(dev, save_state);
  1446. return 0;
  1447. }
  1448. /**
  1449. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  1450. * @dev: the PCI device
  1451. */
  1452. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  1453. {
  1454. int error;
  1455. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  1456. PCI_EXP_SAVE_REGS * sizeof(u16));
  1457. if (error)
  1458. dev_err(&dev->dev,
  1459. "unable to preallocate PCI Express save buffer\n");
  1460. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  1461. if (error)
  1462. dev_err(&dev->dev,
  1463. "unable to preallocate PCI-X save buffer\n");
  1464. }
  1465. /**
  1466. * pci_enable_ari - enable ARI forwarding if hardware support it
  1467. * @dev: the PCI device
  1468. */
  1469. void pci_enable_ari(struct pci_dev *dev)
  1470. {
  1471. int pos;
  1472. u32 cap;
  1473. u16 ctrl;
  1474. struct pci_dev *bridge;
  1475. if (!pci_is_pcie(dev) || dev->devfn)
  1476. return;
  1477. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
  1478. if (!pos)
  1479. return;
  1480. bridge = dev->bus->self;
  1481. if (!bridge || !pci_is_pcie(bridge))
  1482. return;
  1483. pos = pci_pcie_cap(bridge);
  1484. if (!pos)
  1485. return;
  1486. pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
  1487. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  1488. return;
  1489. pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
  1490. ctrl |= PCI_EXP_DEVCTL2_ARI;
  1491. pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
  1492. bridge->ari_enabled = 1;
  1493. }
  1494. static int pci_acs_enable;
  1495. /**
  1496. * pci_request_acs - ask for ACS to be enabled if supported
  1497. */
  1498. void pci_request_acs(void)
  1499. {
  1500. pci_acs_enable = 1;
  1501. }
  1502. /**
  1503. * pci_enable_acs - enable ACS if hardware support it
  1504. * @dev: the PCI device
  1505. */
  1506. void pci_enable_acs(struct pci_dev *dev)
  1507. {
  1508. int pos;
  1509. u16 cap;
  1510. u16 ctrl;
  1511. if (!pci_acs_enable)
  1512. return;
  1513. if (!pci_is_pcie(dev))
  1514. return;
  1515. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  1516. if (!pos)
  1517. return;
  1518. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  1519. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  1520. /* Source Validation */
  1521. ctrl |= (cap & PCI_ACS_SV);
  1522. /* P2P Request Redirect */
  1523. ctrl |= (cap & PCI_ACS_RR);
  1524. /* P2P Completion Redirect */
  1525. ctrl |= (cap & PCI_ACS_CR);
  1526. /* Upstream Forwarding */
  1527. ctrl |= (cap & PCI_ACS_UF);
  1528. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  1529. }
  1530. /**
  1531. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  1532. * @dev: the PCI device
  1533. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  1534. *
  1535. * Perform INTx swizzling for a device behind one level of bridge. This is
  1536. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  1537. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  1538. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  1539. * the PCI Express Base Specification, Revision 2.1)
  1540. */
  1541. u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
  1542. {
  1543. int slot;
  1544. if (pci_ari_enabled(dev->bus))
  1545. slot = 0;
  1546. else
  1547. slot = PCI_SLOT(dev->devfn);
  1548. return (((pin - 1) + slot) % 4) + 1;
  1549. }
  1550. int
  1551. pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  1552. {
  1553. u8 pin;
  1554. pin = dev->pin;
  1555. if (!pin)
  1556. return -1;
  1557. while (!pci_is_root_bus(dev->bus)) {
  1558. pin = pci_swizzle_interrupt_pin(dev, pin);
  1559. dev = dev->bus->self;
  1560. }
  1561. *bridge = dev;
  1562. return pin;
  1563. }
  1564. /**
  1565. * pci_common_swizzle - swizzle INTx all the way to root bridge
  1566. * @dev: the PCI device
  1567. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  1568. *
  1569. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  1570. * bridges all the way up to a PCI root bus.
  1571. */
  1572. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  1573. {
  1574. u8 pin = *pinp;
  1575. while (!pci_is_root_bus(dev->bus)) {
  1576. pin = pci_swizzle_interrupt_pin(dev, pin);
  1577. dev = dev->bus->self;
  1578. }
  1579. *pinp = pin;
  1580. return PCI_SLOT(dev->devfn);
  1581. }
  1582. /**
  1583. * pci_release_region - Release a PCI bar
  1584. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  1585. * @bar: BAR to release
  1586. *
  1587. * Releases the PCI I/O and memory resources previously reserved by a
  1588. * successful call to pci_request_region. Call this function only
  1589. * after all use of the PCI regions has ceased.
  1590. */
  1591. void pci_release_region(struct pci_dev *pdev, int bar)
  1592. {
  1593. struct pci_devres *dr;
  1594. if (pci_resource_len(pdev, bar) == 0)
  1595. return;
  1596. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  1597. release_region(pci_resource_start(pdev, bar),
  1598. pci_resource_len(pdev, bar));
  1599. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  1600. release_mem_region(pci_resource_start(pdev, bar),
  1601. pci_resource_len(pdev, bar));
  1602. dr = find_pci_dr(pdev);
  1603. if (dr)
  1604. dr->region_mask &= ~(1 << bar);
  1605. }
  1606. /**
  1607. * __pci_request_region - Reserved PCI I/O and memory resource
  1608. * @pdev: PCI device whose resources are to be reserved
  1609. * @bar: BAR to be reserved
  1610. * @res_name: Name to be associated with resource.
  1611. * @exclusive: whether the region access is exclusive or not
  1612. *
  1613. * Mark the PCI region associated with PCI device @pdev BR @bar as
  1614. * being reserved by owner @res_name. Do not access any
  1615. * address inside the PCI regions unless this call returns
  1616. * successfully.
  1617. *
  1618. * If @exclusive is set, then the region is marked so that userspace
  1619. * is explicitly not allowed to map the resource via /dev/mem or
  1620. * sysfs MMIO access.
  1621. *
  1622. * Returns 0 on success, or %EBUSY on error. A warning
  1623. * message is also printed on failure.
  1624. */
  1625. static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
  1626. int exclusive)
  1627. {
  1628. struct pci_devres *dr;
  1629. if (pci_resource_len(pdev, bar) == 0)
  1630. return 0;
  1631. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  1632. if (!request_region(pci_resource_start(pdev, bar),
  1633. pci_resource_len(pdev, bar), res_name))
  1634. goto err_out;
  1635. }
  1636. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  1637. if (!__request_mem_region(pci_resource_start(pdev, bar),
  1638. pci_resource_len(pdev, bar), res_name,
  1639. exclusive))
  1640. goto err_out;
  1641. }
  1642. dr = find_pci_dr(pdev);
  1643. if (dr)
  1644. dr->region_mask |= 1 << bar;
  1645. return 0;
  1646. err_out:
  1647. dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
  1648. &pdev->resource[bar]);
  1649. return -EBUSY;
  1650. }
  1651. /**
  1652. * pci_request_region - Reserve PCI I/O and memory resource
  1653. * @pdev: PCI device whose resources are to be reserved
  1654. * @bar: BAR to be reserved
  1655. * @res_name: Name to be associated with resource
  1656. *
  1657. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  1658. * being reserved by owner @res_name. Do not access any
  1659. * address inside the PCI regions unless this call returns
  1660. * successfully.
  1661. *
  1662. * Returns 0 on success, or %EBUSY on error. A warning
  1663. * message is also printed on failure.
  1664. */
  1665. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  1666. {
  1667. return __pci_request_region(pdev, bar, res_name, 0);
  1668. }
  1669. /**
  1670. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  1671. * @pdev: PCI device whose resources are to be reserved
  1672. * @bar: BAR to be reserved
  1673. * @res_name: Name to be associated with resource.
  1674. *
  1675. * Mark the PCI region associated with PCI device @pdev BR @bar as
  1676. * being reserved by owner @res_name. Do not access any
  1677. * address inside the PCI regions unless this call returns
  1678. * successfully.
  1679. *
  1680. * Returns 0 on success, or %EBUSY on error. A warning
  1681. * message is also printed on failure.
  1682. *
  1683. * The key difference that _exclusive makes it that userspace is
  1684. * explicitly not allowed to map the resource via /dev/mem or
  1685. * sysfs.
  1686. */
  1687. int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
  1688. {
  1689. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  1690. }
  1691. /**
  1692. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  1693. * @pdev: PCI device whose resources were previously reserved
  1694. * @bars: Bitmask of BARs to be released
  1695. *
  1696. * Release selected PCI I/O and memory resources previously reserved.
  1697. * Call this function only after all use of the PCI regions has ceased.
  1698. */
  1699. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  1700. {
  1701. int i;
  1702. for (i = 0; i < 6; i++)
  1703. if (bars & (1 << i))
  1704. pci_release_region(pdev, i);
  1705. }
  1706. int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  1707. const char *res_name, int excl)
  1708. {
  1709. int i;
  1710. for (i = 0; i < 6; i++)
  1711. if (bars & (1 << i))
  1712. if (__pci_request_region(pdev, i, res_name, excl))
  1713. goto err_out;
  1714. return 0;
  1715. err_out:
  1716. while(--i >= 0)
  1717. if (bars & (1 << i))
  1718. pci_release_region(pdev, i);
  1719. return -EBUSY;
  1720. }
  1721. /**
  1722. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  1723. * @pdev: PCI device whose resources are to be reserved
  1724. * @bars: Bitmask of BARs to be requested
  1725. * @res_name: Name to be associated with resource
  1726. */
  1727. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  1728. const char *res_name)
  1729. {
  1730. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  1731. }
  1732. int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
  1733. int bars, const char *res_name)
  1734. {
  1735. return __pci_request_selected_regions(pdev, bars, res_name,
  1736. IORESOURCE_EXCLUSIVE);
  1737. }
  1738. /**
  1739. * pci_release_regions - Release reserved PCI I/O and memory resources
  1740. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  1741. *
  1742. * Releases all PCI I/O and memory resources previously reserved by a
  1743. * successful call to pci_request_regions. Call this function only
  1744. * after all use of the PCI regions has ceased.
  1745. */
  1746. void pci_release_regions(struct pci_dev *pdev)
  1747. {
  1748. pci_release_selected_regions(pdev, (1 << 6) - 1);
  1749. }
  1750. /**
  1751. * pci_request_regions - Reserved PCI I/O and memory resources
  1752. * @pdev: PCI device whose resources are to be reserved
  1753. * @res_name: Name to be associated with resource.
  1754. *
  1755. * Mark all PCI regions associated with PCI device @pdev as
  1756. * being reserved by owner @res_name. Do not access any
  1757. * address inside the PCI regions unless this call returns
  1758. * successfully.
  1759. *
  1760. * Returns 0 on success, or %EBUSY on error. A warning
  1761. * message is also printed on failure.
  1762. */
  1763. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  1764. {
  1765. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  1766. }
  1767. /**
  1768. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  1769. * @pdev: PCI device whose resources are to be reserved
  1770. * @res_name: Name to be associated with resource.
  1771. *
  1772. * Mark all PCI regions associated with PCI device @pdev as
  1773. * being reserved by owner @res_name. Do not access any
  1774. * address inside the PCI regions unless this call returns
  1775. * successfully.
  1776. *
  1777. * pci_request_regions_exclusive() will mark the region so that
  1778. * /dev/mem and the sysfs MMIO access will not be allowed.
  1779. *
  1780. * Returns 0 on success, or %EBUSY on error. A warning
  1781. * message is also printed on failure.
  1782. */
  1783. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  1784. {
  1785. return pci_request_selected_regions_exclusive(pdev,
  1786. ((1 << 6) - 1), res_name);
  1787. }
  1788. static void __pci_set_master(struct pci_dev *dev, bool enable)
  1789. {
  1790. u16 old_cmd, cmd;
  1791. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  1792. if (enable)
  1793. cmd = old_cmd | PCI_COMMAND_MASTER;
  1794. else
  1795. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  1796. if (cmd != old_cmd) {
  1797. dev_dbg(&dev->dev, "%s bus mastering\n",
  1798. enable ? "enabling" : "disabling");
  1799. pci_write_config_word(dev, PCI_COMMAND, cmd);
  1800. }
  1801. dev->is_busmaster = enable;
  1802. }
  1803. /**
  1804. * pci_set_master - enables bus-mastering for device dev
  1805. * @dev: the PCI device to enable
  1806. *
  1807. * Enables bus-mastering on the device and calls pcibios_set_master()
  1808. * to do the needed arch specific settings.
  1809. */
  1810. void pci_set_master(struct pci_dev *dev)
  1811. {
  1812. __pci_set_master(dev, true);
  1813. pcibios_set_master(dev);
  1814. }
  1815. /**
  1816. * pci_clear_master - disables bus-mastering for device dev
  1817. * @dev: the PCI device to disable
  1818. */
  1819. void pci_clear_master(struct pci_dev *dev)
  1820. {
  1821. __pci_set_master(dev, false);
  1822. }
  1823. /**
  1824. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  1825. * @dev: the PCI device for which MWI is to be enabled
  1826. *
  1827. * Helper function for pci_set_mwi.
  1828. * Originally copied from drivers/net/acenic.c.
  1829. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  1830. *
  1831. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  1832. */
  1833. int pci_set_cacheline_size(struct pci_dev *dev)
  1834. {
  1835. u8 cacheline_size;
  1836. if (!pci_cache_line_size)
  1837. return -EINVAL;
  1838. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  1839. equal to or multiple of the right value. */
  1840. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  1841. if (cacheline_size >= pci_cache_line_size &&
  1842. (cacheline_size % pci_cache_line_size) == 0)
  1843. return 0;
  1844. /* Write the correct value. */
  1845. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  1846. /* Read it back. */
  1847. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  1848. if (cacheline_size == pci_cache_line_size)
  1849. return 0;
  1850. dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
  1851. "supported\n", pci_cache_line_size << 2);
  1852. return -EINVAL;
  1853. }
  1854. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  1855. #ifdef PCI_DISABLE_MWI
  1856. int pci_set_mwi(struct pci_dev *dev)
  1857. {
  1858. return 0;
  1859. }
  1860. int pci_try_set_mwi(struct pci_dev *dev)
  1861. {
  1862. return 0;
  1863. }
  1864. void pci_clear_mwi(struct pci_dev *dev)
  1865. {
  1866. }
  1867. #else
  1868. /**
  1869. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  1870. * @dev: the PCI device for which MWI is enabled
  1871. *
  1872. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  1873. *
  1874. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  1875. */
  1876. int
  1877. pci_set_mwi(struct pci_dev *dev)
  1878. {
  1879. int rc;
  1880. u16 cmd;
  1881. rc = pci_set_cacheline_size(dev);
  1882. if (rc)
  1883. return rc;
  1884. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1885. if (! (cmd & PCI_COMMAND_INVALIDATE)) {
  1886. dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
  1887. cmd |= PCI_COMMAND_INVALIDATE;
  1888. pci_write_config_word(dev, PCI_COMMAND, cmd);
  1889. }
  1890. return 0;
  1891. }
  1892. /**
  1893. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  1894. * @dev: the PCI device for which MWI is enabled
  1895. *
  1896. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  1897. * Callers are not required to check the return value.
  1898. *
  1899. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  1900. */
  1901. int pci_try_set_mwi(struct pci_dev *dev)
  1902. {
  1903. int rc = pci_set_mwi(dev);
  1904. return rc;
  1905. }
  1906. /**
  1907. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  1908. * @dev: the PCI device to disable
  1909. *
  1910. * Disables PCI Memory-Write-Invalidate transaction on the device
  1911. */
  1912. void
  1913. pci_clear_mwi(struct pci_dev *dev)
  1914. {
  1915. u16 cmd;
  1916. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1917. if (cmd & PCI_COMMAND_INVALIDATE) {
  1918. cmd &= ~PCI_COMMAND_INVALIDATE;
  1919. pci_write_config_word(dev, PCI_COMMAND, cmd);
  1920. }
  1921. }
  1922. #endif /* ! PCI_DISABLE_MWI */
  1923. /**
  1924. * pci_intx - enables/disables PCI INTx for device dev
  1925. * @pdev: the PCI device to operate on
  1926. * @enable: boolean: whether to enable or disable PCI INTx
  1927. *
  1928. * Enables/disables PCI INTx for device dev
  1929. */
  1930. void
  1931. pci_intx(struct pci_dev *pdev, int enable)
  1932. {
  1933. u16 pci_command, new;
  1934. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  1935. if (enable) {
  1936. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  1937. } else {
  1938. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  1939. }
  1940. if (new != pci_command) {
  1941. struct pci_devres *dr;
  1942. pci_write_config_word(pdev, PCI_COMMAND, new);
  1943. dr = find_pci_dr(pdev);
  1944. if (dr && !dr->restore_intx) {
  1945. dr->restore_intx = 1;
  1946. dr->orig_intx = !enable;
  1947. }
  1948. }
  1949. }
  1950. /**
  1951. * pci_msi_off - disables any msi or msix capabilities
  1952. * @dev: the PCI device to operate on
  1953. *
  1954. * If you want to use msi see pci_enable_msi and friends.
  1955. * This is a lower level primitive that allows us to disable
  1956. * msi operation at the device level.
  1957. */
  1958. void pci_msi_off(struct pci_dev *dev)
  1959. {
  1960. int pos;
  1961. u16 control;
  1962. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  1963. if (pos) {
  1964. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  1965. control &= ~PCI_MSI_FLAGS_ENABLE;
  1966. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  1967. }
  1968. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  1969. if (pos) {
  1970. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  1971. control &= ~PCI_MSIX_FLAGS_ENABLE;
  1972. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  1973. }
  1974. }
  1975. EXPORT_SYMBOL_GPL(pci_msi_off);
  1976. int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
  1977. {
  1978. return dma_set_max_seg_size(&dev->dev, size);
  1979. }
  1980. EXPORT_SYMBOL(pci_set_dma_max_seg_size);
  1981. int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
  1982. {
  1983. return dma_set_seg_boundary(&dev->dev, mask);
  1984. }
  1985. EXPORT_SYMBOL(pci_set_dma_seg_boundary);
  1986. static int pcie_flr(struct pci_dev *dev, int probe)
  1987. {
  1988. int i;
  1989. int pos;
  1990. u32 cap;
  1991. u16 status, control;
  1992. pos = pci_pcie_cap(dev);
  1993. if (!pos)
  1994. return -ENOTTY;
  1995. pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
  1996. if (!(cap & PCI_EXP_DEVCAP_FLR))
  1997. return -ENOTTY;
  1998. if (probe)
  1999. return 0;
  2000. /* Wait for Transaction Pending bit clean */
  2001. for (i = 0; i < 4; i++) {
  2002. if (i)
  2003. msleep((1 << (i - 1)) * 100);
  2004. pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
  2005. if (!(status & PCI_EXP_DEVSTA_TRPND))
  2006. goto clear;
  2007. }
  2008. dev_err(&dev->dev, "transaction is not cleared; "
  2009. "proceeding with reset anyway\n");
  2010. clear:
  2011. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
  2012. control |= PCI_EXP_DEVCTL_BCR_FLR;
  2013. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
  2014. msleep(100);
  2015. return 0;
  2016. }
  2017. static int pci_af_flr(struct pci_dev *dev, int probe)
  2018. {
  2019. int i;
  2020. int pos;
  2021. u8 cap;
  2022. u8 status;
  2023. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  2024. if (!pos)
  2025. return -ENOTTY;
  2026. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  2027. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  2028. return -ENOTTY;
  2029. if (probe)
  2030. return 0;
  2031. /* Wait for Transaction Pending bit clean */
  2032. for (i = 0; i < 4; i++) {
  2033. if (i)
  2034. msleep((1 << (i - 1)) * 100);
  2035. pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
  2036. if (!(status & PCI_AF_STATUS_TP))
  2037. goto clear;
  2038. }
  2039. dev_err(&dev->dev, "transaction is not cleared; "
  2040. "proceeding with reset anyway\n");
  2041. clear:
  2042. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  2043. msleep(100);
  2044. return 0;
  2045. }
  2046. static int pci_pm_reset(struct pci_dev *dev, int probe)
  2047. {
  2048. u16 csr;
  2049. if (!dev->pm_cap)
  2050. return -ENOTTY;
  2051. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  2052. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  2053. return -ENOTTY;
  2054. if (probe)
  2055. return 0;
  2056. if (dev->current_state != PCI_D0)
  2057. return -EINVAL;
  2058. csr &= ~PCI_PM_CTRL_STATE_MASK;
  2059. csr |= PCI_D3hot;
  2060. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  2061. pci_dev_d3_sleep(dev);
  2062. csr &= ~PCI_PM_CTRL_STATE_MASK;
  2063. csr |= PCI_D0;
  2064. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  2065. pci_dev_d3_sleep(dev);
  2066. return 0;
  2067. }
  2068. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  2069. {
  2070. u16 ctrl;
  2071. struct pci_dev *pdev;
  2072. if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
  2073. return -ENOTTY;
  2074. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  2075. if (pdev != dev)
  2076. return -ENOTTY;
  2077. if (probe)
  2078. return 0;
  2079. pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
  2080. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  2081. pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
  2082. msleep(100);
  2083. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  2084. pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
  2085. msleep(100);
  2086. return 0;
  2087. }
  2088. static int pci_dev_reset(struct pci_dev *dev, int probe)
  2089. {
  2090. int rc;
  2091. might_sleep();
  2092. if (!probe) {
  2093. pci_block_user_cfg_access(dev);
  2094. /* block PM suspend, driver probe, etc. */
  2095. device_lock(&dev->dev);
  2096. }
  2097. rc = pci_dev_specific_reset(dev, probe);
  2098. if (rc != -ENOTTY)
  2099. goto done;
  2100. rc = pcie_flr(dev, probe);
  2101. if (rc != -ENOTTY)
  2102. goto done;
  2103. rc = pci_af_flr(dev, probe);
  2104. if (rc != -ENOTTY)
  2105. goto done;
  2106. rc = pci_pm_reset(dev, probe);
  2107. if (rc != -ENOTTY)
  2108. goto done;
  2109. rc = pci_parent_bus_reset(dev, probe);
  2110. done:
  2111. if (!probe) {
  2112. device_unlock(&dev->dev);
  2113. pci_unblock_user_cfg_access(dev);
  2114. }
  2115. return rc;
  2116. }
  2117. /**
  2118. * __pci_reset_function - reset a PCI device function
  2119. * @dev: PCI device to reset
  2120. *
  2121. * Some devices allow an individual function to be reset without affecting
  2122. * other functions in the same device. The PCI device must be responsive
  2123. * to PCI config space in order to use this function.
  2124. *
  2125. * The device function is presumed to be unused when this function is called.
  2126. * Resetting the device will make the contents of PCI configuration space
  2127. * random, so any caller of this must be prepared to reinitialise the
  2128. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  2129. * etc.
  2130. *
  2131. * Returns 0 if the device function was successfully reset or negative if the
  2132. * device doesn't support resetting a single function.
  2133. */
  2134. int __pci_reset_function(struct pci_dev *dev)
  2135. {
  2136. return pci_dev_reset(dev, 0);
  2137. }
  2138. EXPORT_SYMBOL_GPL(__pci_reset_function);
  2139. /**
  2140. * pci_probe_reset_function - check whether the device can be safely reset
  2141. * @dev: PCI device to reset
  2142. *
  2143. * Some devices allow an individual function to be reset without affecting
  2144. * other functions in the same device. The PCI device must be responsive
  2145. * to PCI config space in order to use this function.
  2146. *
  2147. * Returns 0 if the device function can be reset or negative if the
  2148. * device doesn't support resetting a single function.
  2149. */
  2150. int pci_probe_reset_function(struct pci_dev *dev)
  2151. {
  2152. return pci_dev_reset(dev, 1);
  2153. }
  2154. /**
  2155. * pci_reset_function - quiesce and reset a PCI device function
  2156. * @dev: PCI device to reset
  2157. *
  2158. * Some devices allow an individual function to be reset without affecting
  2159. * other functions in the same device. The PCI device must be responsive
  2160. * to PCI config space in order to use this function.
  2161. *
  2162. * This function does not just reset the PCI portion of a device, but
  2163. * clears all the state associated with the device. This function differs
  2164. * from __pci_reset_function in that it saves and restores device state
  2165. * over the reset.
  2166. *
  2167. * Returns 0 if the device function was successfully reset or negative if the
  2168. * device doesn't support resetting a single function.
  2169. */
  2170. int pci_reset_function(struct pci_dev *dev)
  2171. {
  2172. int rc;
  2173. rc = pci_dev_reset(dev, 1);
  2174. if (rc)
  2175. return rc;
  2176. pci_save_state(dev);
  2177. /*
  2178. * both INTx and MSI are disabled after the Interrupt Disable bit
  2179. * is set and the Bus Master bit is cleared.
  2180. */
  2181. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  2182. rc = pci_dev_reset(dev, 0);
  2183. pci_restore_state(dev);
  2184. return rc;
  2185. }
  2186. EXPORT_SYMBOL_GPL(pci_reset_function);
  2187. /**
  2188. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  2189. * @dev: PCI device to query
  2190. *
  2191. * Returns mmrbc: maximum designed memory read count in bytes
  2192. * or appropriate error value.
  2193. */
  2194. int pcix_get_max_mmrbc(struct pci_dev *dev)
  2195. {
  2196. int cap;
  2197. u32 stat;
  2198. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  2199. if (!cap)
  2200. return -EINVAL;
  2201. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  2202. return -EINVAL;
  2203. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  2204. }
  2205. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  2206. /**
  2207. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  2208. * @dev: PCI device to query
  2209. *
  2210. * Returns mmrbc: maximum memory read count in bytes
  2211. * or appropriate error value.
  2212. */
  2213. int pcix_get_mmrbc(struct pci_dev *dev)
  2214. {
  2215. int cap;
  2216. u16 cmd;
  2217. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  2218. if (!cap)
  2219. return -EINVAL;
  2220. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  2221. return -EINVAL;
  2222. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  2223. }
  2224. EXPORT_SYMBOL(pcix_get_mmrbc);
  2225. /**
  2226. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  2227. * @dev: PCI device to query
  2228. * @mmrbc: maximum memory read count in bytes
  2229. * valid values are 512, 1024, 2048, 4096
  2230. *
  2231. * If possible sets maximum memory read byte count, some bridges have erratas
  2232. * that prevent this.
  2233. */
  2234. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  2235. {
  2236. int cap;
  2237. u32 stat, v, o;
  2238. u16 cmd;
  2239. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  2240. return -EINVAL;
  2241. v = ffs(mmrbc) - 10;
  2242. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  2243. if (!cap)
  2244. return -EINVAL;
  2245. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  2246. return -EINVAL;
  2247. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  2248. return -E2BIG;
  2249. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  2250. return -EINVAL;
  2251. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  2252. if (o != v) {
  2253. if (v > o && dev->bus &&
  2254. (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  2255. return -EIO;
  2256. cmd &= ~PCI_X_CMD_MAX_READ;
  2257. cmd |= v << 2;
  2258. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  2259. return -EIO;
  2260. }
  2261. return 0;
  2262. }
  2263. EXPORT_SYMBOL(pcix_set_mmrbc);
  2264. /**
  2265. * pcie_get_readrq - get PCI Express read request size
  2266. * @dev: PCI device to query
  2267. *
  2268. * Returns maximum memory read request in bytes
  2269. * or appropriate error value.
  2270. */
  2271. int pcie_get_readrq(struct pci_dev *dev)
  2272. {
  2273. int ret, cap;
  2274. u16 ctl;
  2275. cap = pci_pcie_cap(dev);
  2276. if (!cap)
  2277. return -EINVAL;
  2278. ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
  2279. if (!ret)
  2280. ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  2281. return ret;
  2282. }
  2283. EXPORT_SYMBOL(pcie_get_readrq);
  2284. /**
  2285. * pcie_set_readrq - set PCI Express maximum memory read request
  2286. * @dev: PCI device to query
  2287. * @rq: maximum memory read count in bytes
  2288. * valid values are 128, 256, 512, 1024, 2048, 4096
  2289. *
  2290. * If possible sets maximum read byte count
  2291. */
  2292. int pcie_set_readrq(struct pci_dev *dev, int rq)
  2293. {
  2294. int cap, err = -EINVAL;
  2295. u16 ctl, v;
  2296. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  2297. goto out;
  2298. v = (ffs(rq) - 8) << 12;
  2299. cap = pci_pcie_cap(dev);
  2300. if (!cap)
  2301. goto out;
  2302. err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
  2303. if (err)
  2304. goto out;
  2305. if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
  2306. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  2307. ctl |= v;
  2308. err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
  2309. }
  2310. out:
  2311. return err;
  2312. }
  2313. EXPORT_SYMBOL(pcie_set_readrq);
  2314. /**
  2315. * pci_select_bars - Make BAR mask from the type of resource
  2316. * @dev: the PCI device for which BAR mask is made
  2317. * @flags: resource type mask to be selected
  2318. *
  2319. * This helper routine makes bar mask from the type of resource.
  2320. */
  2321. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  2322. {
  2323. int i, bars = 0;
  2324. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  2325. if (pci_resource_flags(dev, i) & flags)
  2326. bars |= (1 << i);
  2327. return bars;
  2328. }
  2329. /**
  2330. * pci_resource_bar - get position of the BAR associated with a resource
  2331. * @dev: the PCI device
  2332. * @resno: the resource number
  2333. * @type: the BAR type to be filled in
  2334. *
  2335. * Returns BAR position in config space, or 0 if the BAR is invalid.
  2336. */
  2337. int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
  2338. {
  2339. int reg;
  2340. if (resno < PCI_ROM_RESOURCE) {
  2341. *type = pci_bar_unknown;
  2342. return PCI_BASE_ADDRESS_0 + 4 * resno;
  2343. } else if (resno == PCI_ROM_RESOURCE) {
  2344. *type = pci_bar_mem32;
  2345. return dev->rom_base_reg;
  2346. } else if (resno < PCI_BRIDGE_RESOURCES) {
  2347. /* device specific resource */
  2348. reg = pci_iov_resource_bar(dev, resno, type);
  2349. if (reg)
  2350. return reg;
  2351. }
  2352. dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
  2353. return 0;
  2354. }
  2355. /* Some architectures require additional programming to enable VGA */
  2356. static arch_set_vga_state_t arch_set_vga_state;
  2357. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  2358. {
  2359. arch_set_vga_state = func; /* NULL disables */
  2360. }
  2361. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  2362. unsigned int command_bits, bool change_bridge)
  2363. {
  2364. if (arch_set_vga_state)
  2365. return arch_set_vga_state(dev, decode, command_bits,
  2366. change_bridge);
  2367. return 0;
  2368. }
  2369. /**
  2370. * pci_set_vga_state - set VGA decode state on device and parents if requested
  2371. * @dev: the PCI device
  2372. * @decode: true = enable decoding, false = disable decoding
  2373. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  2374. * @change_bridge: traverse ancestors and change bridges
  2375. */
  2376. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  2377. unsigned int command_bits, bool change_bridge)
  2378. {
  2379. struct pci_bus *bus;
  2380. struct pci_dev *bridge;
  2381. u16 cmd;
  2382. int rc;
  2383. WARN_ON(command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY));
  2384. /* ARCH specific VGA enables */
  2385. rc = pci_set_vga_state_arch(dev, decode, command_bits, change_bridge);
  2386. if (rc)
  2387. return rc;
  2388. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  2389. if (decode == true)
  2390. cmd |= command_bits;
  2391. else
  2392. cmd &= ~command_bits;
  2393. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2394. if (change_bridge == false)
  2395. return 0;
  2396. bus = dev->bus;
  2397. while (bus) {
  2398. bridge = bus->self;
  2399. if (bridge) {
  2400. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  2401. &cmd);
  2402. if (decode == true)
  2403. cmd |= PCI_BRIDGE_CTL_VGA;
  2404. else
  2405. cmd &= ~PCI_BRIDGE_CTL_VGA;
  2406. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  2407. cmd);
  2408. }
  2409. bus = bus->parent;
  2410. }
  2411. return 0;
  2412. }
  2413. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  2414. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  2415. static DEFINE_SPINLOCK(resource_alignment_lock);
  2416. /**
  2417. * pci_specified_resource_alignment - get resource alignment specified by user.
  2418. * @dev: the PCI device to get
  2419. *
  2420. * RETURNS: Resource alignment if it is specified.
  2421. * Zero if it is not specified.
  2422. */
  2423. resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
  2424. {
  2425. int seg, bus, slot, func, align_order, count;
  2426. resource_size_t align = 0;
  2427. char *p;
  2428. spin_lock(&resource_alignment_lock);
  2429. p = resource_alignment_param;
  2430. while (*p) {
  2431. count = 0;
  2432. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  2433. p[count] == '@') {
  2434. p += count + 1;
  2435. } else {
  2436. align_order = -1;
  2437. }
  2438. if (sscanf(p, "%x:%x:%x.%x%n",
  2439. &seg, &bus, &slot, &func, &count) != 4) {
  2440. seg = 0;
  2441. if (sscanf(p, "%x:%x.%x%n",
  2442. &bus, &slot, &func, &count) != 3) {
  2443. /* Invalid format */
  2444. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  2445. p);
  2446. break;
  2447. }
  2448. }
  2449. p += count;
  2450. if (seg == pci_domain_nr(dev->bus) &&
  2451. bus == dev->bus->number &&
  2452. slot == PCI_SLOT(dev->devfn) &&
  2453. func == PCI_FUNC(dev->devfn)) {
  2454. if (align_order == -1) {
  2455. align = PAGE_SIZE;
  2456. } else {
  2457. align = 1 << align_order;
  2458. }
  2459. /* Found */
  2460. break;
  2461. }
  2462. if (*p != ';' && *p != ',') {
  2463. /* End of param or invalid format */
  2464. break;
  2465. }
  2466. p++;
  2467. }
  2468. spin_unlock(&resource_alignment_lock);
  2469. return align;
  2470. }
  2471. /**
  2472. * pci_is_reassigndev - check if specified PCI is target device to reassign
  2473. * @dev: the PCI device to check
  2474. *
  2475. * RETURNS: non-zero for PCI device is a target device to reassign,
  2476. * or zero is not.
  2477. */
  2478. int pci_is_reassigndev(struct pci_dev *dev)
  2479. {
  2480. return (pci_specified_resource_alignment(dev) != 0);
  2481. }
  2482. ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  2483. {
  2484. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  2485. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  2486. spin_lock(&resource_alignment_lock);
  2487. strncpy(resource_alignment_param, buf, count);
  2488. resource_alignment_param[count] = '\0';
  2489. spin_unlock(&resource_alignment_lock);
  2490. return count;
  2491. }
  2492. ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  2493. {
  2494. size_t count;
  2495. spin_lock(&resource_alignment_lock);
  2496. count = snprintf(buf, size, "%s", resource_alignment_param);
  2497. spin_unlock(&resource_alignment_lock);
  2498. return count;
  2499. }
  2500. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  2501. {
  2502. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  2503. }
  2504. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  2505. const char *buf, size_t count)
  2506. {
  2507. return pci_set_resource_alignment_param(buf, count);
  2508. }
  2509. BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  2510. pci_resource_alignment_store);
  2511. static int __init pci_resource_alignment_sysfs_init(void)
  2512. {
  2513. return bus_create_file(&pci_bus_type,
  2514. &bus_attr_resource_alignment);
  2515. }
  2516. late_initcall(pci_resource_alignment_sysfs_init);
  2517. static void __devinit pci_no_domains(void)
  2518. {
  2519. #ifdef CONFIG_PCI_DOMAINS
  2520. pci_domains_supported = 0;
  2521. #endif
  2522. }
  2523. /**
  2524. * pci_ext_cfg_enabled - can we access extended PCI config space?
  2525. * @dev: The PCI device of the root bridge.
  2526. *
  2527. * Returns 1 if we can access PCI extended config space (offsets
  2528. * greater than 0xff). This is the default implementation. Architecture
  2529. * implementations can override this.
  2530. */
  2531. int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
  2532. {
  2533. return 1;
  2534. }
  2535. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  2536. {
  2537. }
  2538. EXPORT_SYMBOL(pci_fixup_cardbus);
  2539. static int __init pci_setup(char *str)
  2540. {
  2541. while (str) {
  2542. char *k = strchr(str, ',');
  2543. if (k)
  2544. *k++ = 0;
  2545. if (*str && (str = pcibios_setup(str)) && *str) {
  2546. if (!strcmp(str, "nomsi")) {
  2547. pci_no_msi();
  2548. } else if (!strcmp(str, "noaer")) {
  2549. pci_no_aer();
  2550. } else if (!strcmp(str, "nodomains")) {
  2551. pci_no_domains();
  2552. } else if (!strncmp(str, "cbiosize=", 9)) {
  2553. pci_cardbus_io_size = memparse(str + 9, &str);
  2554. } else if (!strncmp(str, "cbmemsize=", 10)) {
  2555. pci_cardbus_mem_size = memparse(str + 10, &str);
  2556. } else if (!strncmp(str, "resource_alignment=", 19)) {
  2557. pci_set_resource_alignment_param(str + 19,
  2558. strlen(str + 19));
  2559. } else if (!strncmp(str, "ecrc=", 5)) {
  2560. pcie_ecrc_get_policy(str + 5);
  2561. } else if (!strncmp(str, "hpiosize=", 9)) {
  2562. pci_hotplug_io_size = memparse(str + 9, &str);
  2563. } else if (!strncmp(str, "hpmemsize=", 10)) {
  2564. pci_hotplug_mem_size = memparse(str + 10, &str);
  2565. } else {
  2566. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  2567. str);
  2568. }
  2569. }
  2570. str = k;
  2571. }
  2572. return 0;
  2573. }
  2574. early_param("pci", pci_setup);
  2575. EXPORT_SYMBOL(pci_reenable_device);
  2576. EXPORT_SYMBOL(pci_enable_device_io);
  2577. EXPORT_SYMBOL(pci_enable_device_mem);
  2578. EXPORT_SYMBOL(pci_enable_device);
  2579. EXPORT_SYMBOL(pcim_enable_device);
  2580. EXPORT_SYMBOL(pcim_pin_device);
  2581. EXPORT_SYMBOL(pci_disable_device);
  2582. EXPORT_SYMBOL(pci_find_capability);
  2583. EXPORT_SYMBOL(pci_bus_find_capability);
  2584. EXPORT_SYMBOL(pci_release_regions);
  2585. EXPORT_SYMBOL(pci_request_regions);
  2586. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2587. EXPORT_SYMBOL(pci_release_region);
  2588. EXPORT_SYMBOL(pci_request_region);
  2589. EXPORT_SYMBOL(pci_request_region_exclusive);
  2590. EXPORT_SYMBOL(pci_release_selected_regions);
  2591. EXPORT_SYMBOL(pci_request_selected_regions);
  2592. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2593. EXPORT_SYMBOL(pci_set_master);
  2594. EXPORT_SYMBOL(pci_clear_master);
  2595. EXPORT_SYMBOL(pci_set_mwi);
  2596. EXPORT_SYMBOL(pci_try_set_mwi);
  2597. EXPORT_SYMBOL(pci_clear_mwi);
  2598. EXPORT_SYMBOL_GPL(pci_intx);
  2599. EXPORT_SYMBOL(pci_assign_resource);
  2600. EXPORT_SYMBOL(pci_find_parent_resource);
  2601. EXPORT_SYMBOL(pci_select_bars);
  2602. EXPORT_SYMBOL(pci_set_power_state);
  2603. EXPORT_SYMBOL(pci_save_state);
  2604. EXPORT_SYMBOL(pci_restore_state);
  2605. EXPORT_SYMBOL(pci_pme_capable);
  2606. EXPORT_SYMBOL(pci_pme_active);
  2607. EXPORT_SYMBOL(pci_wake_from_d3);
  2608. EXPORT_SYMBOL(pci_target_state);
  2609. EXPORT_SYMBOL(pci_prepare_to_sleep);
  2610. EXPORT_SYMBOL(pci_back_from_sleep);
  2611. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);