nouveau_drv.h 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 128
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. };
  74. struct nouveau_tile_reg {
  75. bool used;
  76. uint32_t addr;
  77. uint32_t limit;
  78. uint32_t pitch;
  79. uint32_t zcomp;
  80. struct drm_mm_node *tag_mem;
  81. struct nouveau_fence *fence;
  82. };
  83. struct nouveau_bo {
  84. struct ttm_buffer_object bo;
  85. struct ttm_placement placement;
  86. u32 valid_domains;
  87. u32 placements[3];
  88. u32 busy_placements[3];
  89. struct ttm_bo_kmap_obj kmap;
  90. struct list_head head;
  91. /* protected by ttm_bo_reserve() */
  92. struct drm_file *reserved_by;
  93. struct list_head entry;
  94. int pbbo_index;
  95. bool validate_mapped;
  96. struct nouveau_channel *channel;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
  138. #define NVOBJ_ENGINE_BSP 6
  139. #define NVOBJ_ENGINE_VP 7
  140. #define NVOBJ_ENGINE_DISPLAY 15
  141. #define NVOBJ_ENGINE_NR 16
  142. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  143. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  144. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  145. #define NVOBJ_FLAG_VM (1 << 3)
  146. #define NVOBJ_FLAG_VM_USER (1 << 4)
  147. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  148. struct nouveau_gpuobj {
  149. struct drm_device *dev;
  150. struct kref refcount;
  151. struct list_head list;
  152. void *node;
  153. u32 *suspend;
  154. uint32_t flags;
  155. u32 size;
  156. u32 pinst; /* PRAMIN BAR offset */
  157. u32 cinst; /* Channel offset */
  158. u64 vinst; /* VRAM address */
  159. u64 linst; /* VM address */
  160. uint32_t engine;
  161. uint32_t class;
  162. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  163. void *priv;
  164. };
  165. struct nouveau_page_flip_state {
  166. struct list_head head;
  167. struct drm_pending_vblank_event *event;
  168. int crtc, bpp, pitch, x, y;
  169. uint64_t offset;
  170. };
  171. enum nouveau_channel_mutex_class {
  172. NOUVEAU_UCHANNEL_MUTEX,
  173. NOUVEAU_KCHANNEL_MUTEX
  174. };
  175. struct nouveau_channel {
  176. struct drm_device *dev;
  177. struct list_head list;
  178. int id;
  179. /* references to the channel data structure */
  180. struct kref ref;
  181. /* users of the hardware channel resources, the hardware
  182. * context will be kicked off when it reaches zero. */
  183. atomic_t users;
  184. struct mutex mutex;
  185. /* owner of this fifo */
  186. struct drm_file *file_priv;
  187. /* mapping of the fifo itself */
  188. struct drm_local_map *map;
  189. /* mapping of the regs controlling the fifo */
  190. void __iomem *user;
  191. uint32_t user_get;
  192. uint32_t user_get_hi;
  193. uint32_t user_put;
  194. /* Fencing */
  195. struct {
  196. /* lock protects the pending list only */
  197. spinlock_t lock;
  198. struct list_head pending;
  199. uint32_t sequence;
  200. uint32_t sequence_ack;
  201. atomic_t last_sequence_irq;
  202. struct nouveau_vma vma;
  203. } fence;
  204. /* DMA push buffer */
  205. struct nouveau_gpuobj *pushbuf;
  206. struct nouveau_bo *pushbuf_bo;
  207. struct nouveau_vma pushbuf_vma;
  208. uint64_t pushbuf_base;
  209. /* Notifier memory */
  210. struct nouveau_bo *notifier_bo;
  211. struct nouveau_vma notifier_vma;
  212. struct drm_mm notifier_heap;
  213. /* PFIFO context */
  214. struct nouveau_gpuobj *ramfc;
  215. struct nouveau_gpuobj *cache;
  216. void *fifo_priv;
  217. /* Execution engine contexts */
  218. void *engctx[NVOBJ_ENGINE_NR];
  219. /* NV50 VM */
  220. struct nouveau_vm *vm;
  221. struct nouveau_gpuobj *vm_pd;
  222. /* Objects */
  223. struct nouveau_gpuobj *ramin; /* Private instmem */
  224. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  225. struct nouveau_ramht *ramht; /* Hash table */
  226. /* GPU object info for stuff used in-kernel (mm_enabled) */
  227. uint32_t m2mf_ntfy;
  228. uint32_t vram_handle;
  229. uint32_t gart_handle;
  230. bool accel_done;
  231. /* Push buffer state (only for drm's channel on !mm_enabled) */
  232. struct {
  233. int max;
  234. int free;
  235. int cur;
  236. int put;
  237. /* access via pushbuf_bo */
  238. int ib_base;
  239. int ib_max;
  240. int ib_free;
  241. int ib_put;
  242. } dma;
  243. uint32_t sw_subchannel[8];
  244. struct nouveau_vma dispc_vma[2];
  245. struct {
  246. struct nouveau_gpuobj *vblsem;
  247. uint32_t vblsem_head;
  248. uint32_t vblsem_offset;
  249. uint32_t vblsem_rval;
  250. struct list_head vbl_wait;
  251. struct list_head flip;
  252. } nvsw;
  253. struct {
  254. bool active;
  255. char name[32];
  256. struct drm_info_list info;
  257. } debugfs;
  258. };
  259. struct nouveau_exec_engine {
  260. void (*destroy)(struct drm_device *, int engine);
  261. int (*init)(struct drm_device *, int engine);
  262. int (*fini)(struct drm_device *, int engine, bool suspend);
  263. int (*context_new)(struct nouveau_channel *, int engine);
  264. void (*context_del)(struct nouveau_channel *, int engine);
  265. int (*object_new)(struct nouveau_channel *, int engine,
  266. u32 handle, u16 class);
  267. void (*set_tile_region)(struct drm_device *dev, int i);
  268. void (*tlb_flush)(struct drm_device *, int engine);
  269. };
  270. struct nouveau_instmem_engine {
  271. void *priv;
  272. int (*init)(struct drm_device *dev);
  273. void (*takedown)(struct drm_device *dev);
  274. int (*suspend)(struct drm_device *dev);
  275. void (*resume)(struct drm_device *dev);
  276. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  277. u32 size, u32 align);
  278. void (*put)(struct nouveau_gpuobj *);
  279. int (*map)(struct nouveau_gpuobj *);
  280. void (*unmap)(struct nouveau_gpuobj *);
  281. void (*flush)(struct drm_device *);
  282. };
  283. struct nouveau_mc_engine {
  284. int (*init)(struct drm_device *dev);
  285. void (*takedown)(struct drm_device *dev);
  286. };
  287. struct nouveau_timer_engine {
  288. int (*init)(struct drm_device *dev);
  289. void (*takedown)(struct drm_device *dev);
  290. uint64_t (*read)(struct drm_device *dev);
  291. };
  292. struct nouveau_fb_engine {
  293. int num_tiles;
  294. struct drm_mm tag_heap;
  295. void *priv;
  296. int (*init)(struct drm_device *dev);
  297. void (*takedown)(struct drm_device *dev);
  298. void (*init_tile_region)(struct drm_device *dev, int i,
  299. uint32_t addr, uint32_t size,
  300. uint32_t pitch, uint32_t flags);
  301. void (*set_tile_region)(struct drm_device *dev, int i);
  302. void (*free_tile_region)(struct drm_device *dev, int i);
  303. };
  304. struct nouveau_fifo_engine {
  305. void *priv;
  306. int channels;
  307. struct nouveau_gpuobj *playlist[2];
  308. int cur_playlist;
  309. int (*init)(struct drm_device *);
  310. void (*takedown)(struct drm_device *);
  311. void (*disable)(struct drm_device *);
  312. void (*enable)(struct drm_device *);
  313. bool (*reassign)(struct drm_device *, bool enable);
  314. bool (*cache_pull)(struct drm_device *dev, bool enable);
  315. int (*channel_id)(struct drm_device *);
  316. int (*create_context)(struct nouveau_channel *);
  317. void (*destroy_context)(struct nouveau_channel *);
  318. int (*load_context)(struct nouveau_channel *);
  319. int (*unload_context)(struct drm_device *);
  320. void (*tlb_flush)(struct drm_device *dev);
  321. };
  322. struct nouveau_display_engine {
  323. void *priv;
  324. int (*early_init)(struct drm_device *);
  325. void (*late_takedown)(struct drm_device *);
  326. int (*create)(struct drm_device *);
  327. void (*destroy)(struct drm_device *);
  328. int (*init)(struct drm_device *);
  329. void (*fini)(struct drm_device *);
  330. struct drm_property *dithering_mode;
  331. struct drm_property *dithering_depth;
  332. struct drm_property *underscan_property;
  333. struct drm_property *underscan_hborder_property;
  334. struct drm_property *underscan_vborder_property;
  335. };
  336. struct nouveau_gpio_engine {
  337. spinlock_t lock;
  338. struct list_head isr;
  339. int (*init)(struct drm_device *);
  340. void (*fini)(struct drm_device *);
  341. int (*drive)(struct drm_device *, int line, int dir, int out);
  342. int (*sense)(struct drm_device *, int line);
  343. void (*irq_enable)(struct drm_device *, int line, bool);
  344. };
  345. struct nouveau_pm_voltage_level {
  346. u32 voltage; /* microvolts */
  347. u8 vid;
  348. };
  349. struct nouveau_pm_voltage {
  350. bool supported;
  351. u8 version;
  352. u8 vid_mask;
  353. struct nouveau_pm_voltage_level *level;
  354. int nr_level;
  355. };
  356. struct nouveau_pm_memtiming {
  357. int id;
  358. u32 reg_0; /* 0x10f290 on Fermi, 0x100220 for older */
  359. u32 reg_1;
  360. u32 reg_2;
  361. u32 reg_3;
  362. u32 reg_4;
  363. u32 reg_5;
  364. u32 reg_6;
  365. u32 reg_7;
  366. u32 reg_8;
  367. /* To be written to 0x1002c0 */
  368. u8 CL;
  369. u8 WR;
  370. u8 tCWL;
  371. bool odt;
  372. bool dll_disable;
  373. bool ron_pull;
  374. };
  375. struct nouveau_pm_tbl_header {
  376. u8 version;
  377. u8 header_len;
  378. u8 entry_cnt;
  379. u8 entry_len;
  380. };
  381. struct nouveau_pm_tbl_entry {
  382. u8 tWR;
  383. u8 tWTR;
  384. u8 tCL;
  385. u8 tRC;
  386. u8 empty_4;
  387. u8 tRFC; /* Byte 5 */
  388. u8 empty_6;
  389. u8 tRAS; /* Byte 7 */
  390. u8 empty_8;
  391. u8 tRP; /* Byte 9 */
  392. u8 tRCDRD;
  393. u8 tRCDWR;
  394. u8 tRRD;
  395. u8 tUNK_13;
  396. u8 RAM_FT1; /* 14, a bitmask of random RAM features */
  397. u8 empty_15;
  398. u8 tUNK_16;
  399. u8 empty_17;
  400. u8 tUNK_18;
  401. u8 tCWL;
  402. u8 tUNK_20, tUNK_21;
  403. };
  404. #define NOUVEAU_PM_MAX_LEVEL 8
  405. struct nouveau_pm_level {
  406. struct device_attribute dev_attr;
  407. char name[32];
  408. int id;
  409. u32 core;
  410. u32 memory;
  411. u32 shader;
  412. u32 rop;
  413. u32 copy;
  414. u32 daemon;
  415. u32 vdec;
  416. u32 dom6;
  417. u32 unka0; /* nva3:nvc0 */
  418. u32 hub01; /* nvc0- */
  419. u32 hub06; /* nvc0- */
  420. u32 hub07; /* nvc0- */
  421. u32 volt_min; /* microvolts */
  422. u32 volt_max;
  423. u8 fanspeed;
  424. u16 memscript;
  425. struct nouveau_pm_memtiming *timing;
  426. };
  427. struct nouveau_pm_temp_sensor_constants {
  428. u16 offset_constant;
  429. s16 offset_mult;
  430. s16 offset_div;
  431. s16 slope_mult;
  432. s16 slope_div;
  433. };
  434. struct nouveau_pm_threshold_temp {
  435. s16 critical;
  436. s16 down_clock;
  437. s16 fan_boost;
  438. };
  439. struct nouveau_pm_memtimings {
  440. bool supported;
  441. struct nouveau_pm_memtiming *timing;
  442. int nr_timing;
  443. };
  444. struct nouveau_pm_fan {
  445. u32 percent;
  446. u32 min_duty;
  447. u32 max_duty;
  448. u32 pwm_freq;
  449. u32 pwm_divisor;
  450. };
  451. struct nouveau_pm_engine {
  452. struct nouveau_pm_voltage voltage;
  453. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  454. int nr_perflvl;
  455. struct nouveau_pm_memtimings memtimings;
  456. struct nouveau_pm_temp_sensor_constants sensor_constants;
  457. struct nouveau_pm_threshold_temp threshold_temp;
  458. struct nouveau_pm_fan fan;
  459. struct nouveau_pm_level boot;
  460. struct nouveau_pm_level *cur;
  461. struct device *hwmon;
  462. struct notifier_block acpi_nb;
  463. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  464. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  465. int (*clocks_set)(struct drm_device *, void *);
  466. int (*voltage_get)(struct drm_device *);
  467. int (*voltage_set)(struct drm_device *, int voltage);
  468. int (*pwm_get)(struct drm_device *, int line, u32*, u32*);
  469. int (*pwm_set)(struct drm_device *, int line, u32, u32);
  470. int (*temp_get)(struct drm_device *);
  471. };
  472. struct nouveau_vram_engine {
  473. struct nouveau_mm mm;
  474. int (*init)(struct drm_device *);
  475. void (*takedown)(struct drm_device *dev);
  476. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  477. u32 type, struct nouveau_mem **);
  478. void (*put)(struct drm_device *, struct nouveau_mem **);
  479. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  480. };
  481. struct nouveau_engine {
  482. struct nouveau_instmem_engine instmem;
  483. struct nouveau_mc_engine mc;
  484. struct nouveau_timer_engine timer;
  485. struct nouveau_fb_engine fb;
  486. struct nouveau_fifo_engine fifo;
  487. struct nouveau_display_engine display;
  488. struct nouveau_gpio_engine gpio;
  489. struct nouveau_pm_engine pm;
  490. struct nouveau_vram_engine vram;
  491. };
  492. struct nouveau_pll_vals {
  493. union {
  494. struct {
  495. #ifdef __BIG_ENDIAN
  496. uint8_t N1, M1, N2, M2;
  497. #else
  498. uint8_t M1, N1, M2, N2;
  499. #endif
  500. };
  501. struct {
  502. uint16_t NM1, NM2;
  503. } __attribute__((packed));
  504. };
  505. int log2P;
  506. int refclk;
  507. };
  508. enum nv04_fp_display_regs {
  509. FP_DISPLAY_END,
  510. FP_TOTAL,
  511. FP_CRTC,
  512. FP_SYNC_START,
  513. FP_SYNC_END,
  514. FP_VALID_START,
  515. FP_VALID_END
  516. };
  517. struct nv04_crtc_reg {
  518. unsigned char MiscOutReg;
  519. uint8_t CRTC[0xa0];
  520. uint8_t CR58[0x10];
  521. uint8_t Sequencer[5];
  522. uint8_t Graphics[9];
  523. uint8_t Attribute[21];
  524. unsigned char DAC[768];
  525. /* PCRTC regs */
  526. uint32_t fb_start;
  527. uint32_t crtc_cfg;
  528. uint32_t cursor_cfg;
  529. uint32_t gpio_ext;
  530. uint32_t crtc_830;
  531. uint32_t crtc_834;
  532. uint32_t crtc_850;
  533. uint32_t crtc_eng_ctrl;
  534. /* PRAMDAC regs */
  535. uint32_t nv10_cursync;
  536. struct nouveau_pll_vals pllvals;
  537. uint32_t ramdac_gen_ctrl;
  538. uint32_t ramdac_630;
  539. uint32_t ramdac_634;
  540. uint32_t tv_setup;
  541. uint32_t tv_vtotal;
  542. uint32_t tv_vskew;
  543. uint32_t tv_vsync_delay;
  544. uint32_t tv_htotal;
  545. uint32_t tv_hskew;
  546. uint32_t tv_hsync_delay;
  547. uint32_t tv_hsync_delay2;
  548. uint32_t fp_horiz_regs[7];
  549. uint32_t fp_vert_regs[7];
  550. uint32_t dither;
  551. uint32_t fp_control;
  552. uint32_t dither_regs[6];
  553. uint32_t fp_debug_0;
  554. uint32_t fp_debug_1;
  555. uint32_t fp_debug_2;
  556. uint32_t fp_margin_color;
  557. uint32_t ramdac_8c0;
  558. uint32_t ramdac_a20;
  559. uint32_t ramdac_a24;
  560. uint32_t ramdac_a34;
  561. uint32_t ctv_regs[38];
  562. };
  563. struct nv04_output_reg {
  564. uint32_t output;
  565. int head;
  566. };
  567. struct nv04_mode_state {
  568. struct nv04_crtc_reg crtc_reg[2];
  569. uint32_t pllsel;
  570. uint32_t sel_clk;
  571. };
  572. enum nouveau_card_type {
  573. NV_04 = 0x00,
  574. NV_10 = 0x10,
  575. NV_20 = 0x20,
  576. NV_30 = 0x30,
  577. NV_40 = 0x40,
  578. NV_50 = 0x50,
  579. NV_C0 = 0xc0,
  580. NV_D0 = 0xd0
  581. };
  582. struct drm_nouveau_private {
  583. struct drm_device *dev;
  584. bool noaccel;
  585. /* the card type, takes NV_* as values */
  586. enum nouveau_card_type card_type;
  587. /* exact chipset, derived from NV_PMC_BOOT_0 */
  588. int chipset;
  589. int flags;
  590. u32 crystal;
  591. void __iomem *mmio;
  592. spinlock_t ramin_lock;
  593. void __iomem *ramin;
  594. u32 ramin_size;
  595. u32 ramin_base;
  596. bool ramin_available;
  597. struct drm_mm ramin_heap;
  598. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  599. struct list_head gpuobj_list;
  600. struct list_head classes;
  601. struct nouveau_bo *vga_ram;
  602. /* interrupt handling */
  603. void (*irq_handler[32])(struct drm_device *);
  604. bool msi_enabled;
  605. struct list_head vbl_waiting;
  606. struct {
  607. struct drm_global_reference mem_global_ref;
  608. struct ttm_bo_global_ref bo_global_ref;
  609. struct ttm_bo_device bdev;
  610. atomic_t validate_sequence;
  611. } ttm;
  612. struct {
  613. spinlock_t lock;
  614. struct drm_mm heap;
  615. struct nouveau_bo *bo;
  616. } fence;
  617. struct {
  618. spinlock_t lock;
  619. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  620. } channels;
  621. struct nouveau_engine engine;
  622. struct nouveau_channel *channel;
  623. /* For PFIFO and PGRAPH. */
  624. spinlock_t context_switch_lock;
  625. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  626. spinlock_t vm_lock;
  627. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  628. struct nouveau_ramht *ramht;
  629. struct nouveau_gpuobj *ramfc;
  630. struct nouveau_gpuobj *ramro;
  631. uint32_t ramin_rsvd_vram;
  632. struct {
  633. enum {
  634. NOUVEAU_GART_NONE = 0,
  635. NOUVEAU_GART_AGP, /* AGP */
  636. NOUVEAU_GART_PDMA, /* paged dma object */
  637. NOUVEAU_GART_HW /* on-chip gart/vm */
  638. } type;
  639. uint64_t aper_base;
  640. uint64_t aper_size;
  641. uint64_t aper_free;
  642. struct ttm_backend_func *func;
  643. struct {
  644. struct page *page;
  645. dma_addr_t addr;
  646. } dummy;
  647. struct nouveau_gpuobj *sg_ctxdma;
  648. } gart_info;
  649. /* nv10-nv40 tiling regions */
  650. struct {
  651. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  652. spinlock_t lock;
  653. } tile;
  654. /* VRAM/fb configuration */
  655. enum {
  656. NV_MEM_TYPE_UNKNOWN = 0,
  657. NV_MEM_TYPE_STOLEN,
  658. NV_MEM_TYPE_SGRAM,
  659. NV_MEM_TYPE_SDRAM,
  660. NV_MEM_TYPE_DDR1,
  661. NV_MEM_TYPE_DDR2,
  662. NV_MEM_TYPE_DDR3,
  663. NV_MEM_TYPE_GDDR2,
  664. NV_MEM_TYPE_GDDR3,
  665. NV_MEM_TYPE_GDDR4,
  666. NV_MEM_TYPE_GDDR5
  667. } vram_type;
  668. uint64_t vram_size;
  669. uint64_t vram_sys_base;
  670. uint64_t fb_available_size;
  671. uint64_t fb_mappable_pages;
  672. uint64_t fb_aper_free;
  673. int fb_mtrr;
  674. /* BAR control (NV50-) */
  675. struct nouveau_vm *bar1_vm;
  676. struct nouveau_vm *bar3_vm;
  677. /* G8x/G9x virtual address space */
  678. struct nouveau_vm *chan_vm;
  679. struct nvbios vbios;
  680. u8 *mxms;
  681. struct list_head i2c_ports;
  682. struct nv04_mode_state mode_reg;
  683. struct nv04_mode_state saved_reg;
  684. uint32_t saved_vga_font[4][16384];
  685. uint32_t crtc_owner;
  686. uint32_t dac_users[4];
  687. struct backlight_device *backlight;
  688. struct {
  689. struct dentry *channel_root;
  690. } debugfs;
  691. struct nouveau_fbdev *nfbdev;
  692. struct apertures_struct *apertures;
  693. };
  694. static inline struct drm_nouveau_private *
  695. nouveau_private(struct drm_device *dev)
  696. {
  697. return dev->dev_private;
  698. }
  699. static inline struct drm_nouveau_private *
  700. nouveau_bdev(struct ttm_bo_device *bd)
  701. {
  702. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  703. }
  704. static inline int
  705. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  706. {
  707. struct nouveau_bo *prev;
  708. if (!pnvbo)
  709. return -EINVAL;
  710. prev = *pnvbo;
  711. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  712. if (prev) {
  713. struct ttm_buffer_object *bo = &prev->bo;
  714. ttm_bo_unref(&bo);
  715. }
  716. return 0;
  717. }
  718. /* nouveau_drv.c */
  719. extern int nouveau_modeset;
  720. extern int nouveau_agpmode;
  721. extern int nouveau_duallink;
  722. extern int nouveau_uscript_lvds;
  723. extern int nouveau_uscript_tmds;
  724. extern int nouveau_vram_pushbuf;
  725. extern int nouveau_vram_notify;
  726. extern char *nouveau_vram_type;
  727. extern int nouveau_fbpercrtc;
  728. extern int nouveau_tv_disable;
  729. extern char *nouveau_tv_norm;
  730. extern int nouveau_reg_debug;
  731. extern char *nouveau_vbios;
  732. extern int nouveau_ignorelid;
  733. extern int nouveau_nofbaccel;
  734. extern int nouveau_noaccel;
  735. extern int nouveau_force_post;
  736. extern int nouveau_override_conntype;
  737. extern char *nouveau_perflvl;
  738. extern int nouveau_perflvl_wr;
  739. extern int nouveau_msi;
  740. extern int nouveau_ctxfw;
  741. extern int nouveau_mxmdcb;
  742. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  743. extern int nouveau_pci_resume(struct pci_dev *pdev);
  744. /* nouveau_state.c */
  745. extern int nouveau_open(struct drm_device *, struct drm_file *);
  746. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  747. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  748. extern int nouveau_load(struct drm_device *, unsigned long flags);
  749. extern int nouveau_firstopen(struct drm_device *);
  750. extern void nouveau_lastclose(struct drm_device *);
  751. extern int nouveau_unload(struct drm_device *);
  752. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  753. struct drm_file *);
  754. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  755. struct drm_file *);
  756. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  757. uint32_t reg, uint32_t mask, uint32_t val);
  758. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  759. uint32_t reg, uint32_t mask, uint32_t val);
  760. extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
  761. bool (*cond)(void *), void *);
  762. extern bool nouveau_wait_for_idle(struct drm_device *);
  763. extern int nouveau_card_init(struct drm_device *);
  764. /* nouveau_mem.c */
  765. extern int nouveau_mem_vram_init(struct drm_device *);
  766. extern void nouveau_mem_vram_fini(struct drm_device *);
  767. extern int nouveau_mem_gart_init(struct drm_device *);
  768. extern void nouveau_mem_gart_fini(struct drm_device *);
  769. extern int nouveau_mem_init_agp(struct drm_device *);
  770. extern int nouveau_mem_reset_agp(struct drm_device *);
  771. extern void nouveau_mem_close(struct drm_device *);
  772. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  773. extern int nouveau_mem_vbios_type(struct drm_device *);
  774. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  775. struct drm_device *dev, uint32_t addr, uint32_t size,
  776. uint32_t pitch, uint32_t flags);
  777. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  778. struct nouveau_tile_reg *tile,
  779. struct nouveau_fence *fence);
  780. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  781. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  782. void nv30_mem_timing_entry(struct drm_device *dev,
  783. struct nouveau_pm_tbl_header *hdr,
  784. struct nouveau_pm_tbl_entry *e, uint8_t magic_number,
  785. struct nouveau_pm_memtiming *timing);
  786. /* nouveau_notifier.c */
  787. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  788. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  789. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  790. int cout, uint32_t start, uint32_t end,
  791. uint32_t *offset);
  792. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  793. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  794. struct drm_file *);
  795. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  796. struct drm_file *);
  797. /* nouveau_channel.c */
  798. extern struct drm_ioctl_desc nouveau_ioctls[];
  799. extern int nouveau_max_ioctl;
  800. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  801. extern int nouveau_channel_alloc(struct drm_device *dev,
  802. struct nouveau_channel **chan,
  803. struct drm_file *file_priv,
  804. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  805. extern struct nouveau_channel *
  806. nouveau_channel_get_unlocked(struct nouveau_channel *);
  807. extern struct nouveau_channel *
  808. nouveau_channel_get(struct drm_file *, int id);
  809. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  810. extern void nouveau_channel_put(struct nouveau_channel **);
  811. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  812. struct nouveau_channel **pchan);
  813. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  814. /* nouveau_object.c */
  815. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  816. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  817. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  818. } while (0)
  819. #define NVOBJ_ENGINE_DEL(d, e) do { \
  820. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  821. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  822. } while (0)
  823. #define NVOBJ_CLASS(d, c, e) do { \
  824. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  825. if (ret) \
  826. return ret; \
  827. } while (0)
  828. #define NVOBJ_MTHD(d, c, m, e) do { \
  829. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  830. if (ret) \
  831. return ret; \
  832. } while (0)
  833. extern int nouveau_gpuobj_early_init(struct drm_device *);
  834. extern int nouveau_gpuobj_init(struct drm_device *);
  835. extern void nouveau_gpuobj_takedown(struct drm_device *);
  836. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  837. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  838. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  839. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  840. int (*exec)(struct nouveau_channel *,
  841. u32 class, u32 mthd, u32 data));
  842. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  843. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  844. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  845. uint32_t vram_h, uint32_t tt_h);
  846. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  847. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  848. uint32_t size, int align, uint32_t flags,
  849. struct nouveau_gpuobj **);
  850. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  851. struct nouveau_gpuobj **);
  852. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  853. u32 size, u32 flags,
  854. struct nouveau_gpuobj **);
  855. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  856. uint64_t offset, uint64_t size, int access,
  857. int target, struct nouveau_gpuobj **);
  858. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  859. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  860. u64 size, int target, int access, u32 type,
  861. u32 comp, struct nouveau_gpuobj **pobj);
  862. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  863. int class, u64 base, u64 size, int target,
  864. int access, u32 type, u32 comp);
  865. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  866. struct drm_file *);
  867. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  868. struct drm_file *);
  869. /* nouveau_irq.c */
  870. extern int nouveau_irq_init(struct drm_device *);
  871. extern void nouveau_irq_fini(struct drm_device *);
  872. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  873. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  874. void (*)(struct drm_device *));
  875. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  876. extern void nouveau_irq_preinstall(struct drm_device *);
  877. extern int nouveau_irq_postinstall(struct drm_device *);
  878. extern void nouveau_irq_uninstall(struct drm_device *);
  879. /* nouveau_sgdma.c */
  880. extern int nouveau_sgdma_init(struct drm_device *);
  881. extern void nouveau_sgdma_takedown(struct drm_device *);
  882. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  883. uint32_t offset);
  884. extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
  885. unsigned long size,
  886. uint32_t page_flags,
  887. struct page *dummy_read_page);
  888. /* nouveau_debugfs.c */
  889. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  890. extern int nouveau_debugfs_init(struct drm_minor *);
  891. extern void nouveau_debugfs_takedown(struct drm_minor *);
  892. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  893. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  894. #else
  895. static inline int
  896. nouveau_debugfs_init(struct drm_minor *minor)
  897. {
  898. return 0;
  899. }
  900. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  901. {
  902. }
  903. static inline int
  904. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  905. {
  906. return 0;
  907. }
  908. static inline void
  909. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  910. {
  911. }
  912. #endif
  913. /* nouveau_dma.c */
  914. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  915. extern int nouveau_dma_init(struct nouveau_channel *);
  916. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  917. /* nouveau_acpi.c */
  918. #define ROM_BIOS_PAGE 4096
  919. #if defined(CONFIG_ACPI)
  920. void nouveau_register_dsm_handler(void);
  921. void nouveau_unregister_dsm_handler(void);
  922. void nouveau_switcheroo_optimus_dsm(void);
  923. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  924. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  925. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  926. #else
  927. static inline void nouveau_register_dsm_handler(void) {}
  928. static inline void nouveau_unregister_dsm_handler(void) {}
  929. static inline void nouveau_switcheroo_optimus_dsm(void) {}
  930. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  931. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  932. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  933. #endif
  934. /* nouveau_backlight.c */
  935. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  936. extern int nouveau_backlight_init(struct drm_device *);
  937. extern void nouveau_backlight_exit(struct drm_device *);
  938. #else
  939. static inline int nouveau_backlight_init(struct drm_device *dev)
  940. {
  941. return 0;
  942. }
  943. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  944. #endif
  945. /* nouveau_bios.c */
  946. extern int nouveau_bios_init(struct drm_device *);
  947. extern void nouveau_bios_takedown(struct drm_device *dev);
  948. extern int nouveau_run_vbios_init(struct drm_device *);
  949. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  950. struct dcb_entry *, int crtc);
  951. extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
  952. extern struct dcb_connector_table_entry *
  953. nouveau_bios_connector_entry(struct drm_device *, int index);
  954. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  955. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  956. struct pll_lims *);
  957. extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
  958. struct dcb_entry *, int crtc);
  959. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  960. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  961. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  962. bool *dl, bool *if_is_24bit);
  963. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  964. int head, int pxclk);
  965. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  966. enum LVDS_script, int pxclk);
  967. bool bios_encoder_match(struct dcb_entry *, u32 hash);
  968. /* nouveau_mxm.c */
  969. int nouveau_mxm_init(struct drm_device *dev);
  970. void nouveau_mxm_fini(struct drm_device *dev);
  971. /* nouveau_ttm.c */
  972. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  973. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  974. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  975. /* nouveau_hdmi.c */
  976. void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
  977. /* nouveau_dp.c */
  978. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  979. uint8_t *data, int data_nr);
  980. bool nouveau_dp_detect(struct drm_encoder *);
  981. bool nouveau_dp_link_train(struct drm_encoder *, u32 datarate);
  982. void nouveau_dp_tu_update(struct drm_device *, int, int, u32, u32);
  983. u8 *nouveau_dp_bios_data(struct drm_device *, struct dcb_entry *, u8 **);
  984. /* nv04_fb.c */
  985. extern int nv04_fb_vram_init(struct drm_device *);
  986. extern int nv04_fb_init(struct drm_device *);
  987. extern void nv04_fb_takedown(struct drm_device *);
  988. /* nv10_fb.c */
  989. extern int nv10_fb_vram_init(struct drm_device *dev);
  990. extern int nv1a_fb_vram_init(struct drm_device *dev);
  991. extern int nv10_fb_init(struct drm_device *);
  992. extern void nv10_fb_takedown(struct drm_device *);
  993. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  994. uint32_t addr, uint32_t size,
  995. uint32_t pitch, uint32_t flags);
  996. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  997. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  998. /* nv20_fb.c */
  999. extern int nv20_fb_vram_init(struct drm_device *dev);
  1000. extern int nv20_fb_init(struct drm_device *);
  1001. extern void nv20_fb_takedown(struct drm_device *);
  1002. extern void nv20_fb_init_tile_region(struct drm_device *dev, int i,
  1003. uint32_t addr, uint32_t size,
  1004. uint32_t pitch, uint32_t flags);
  1005. extern void nv20_fb_set_tile_region(struct drm_device *dev, int i);
  1006. extern void nv20_fb_free_tile_region(struct drm_device *dev, int i);
  1007. /* nv30_fb.c */
  1008. extern int nv30_fb_init(struct drm_device *);
  1009. extern void nv30_fb_takedown(struct drm_device *);
  1010. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  1011. uint32_t addr, uint32_t size,
  1012. uint32_t pitch, uint32_t flags);
  1013. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  1014. /* nv40_fb.c */
  1015. extern int nv40_fb_vram_init(struct drm_device *dev);
  1016. extern int nv40_fb_init(struct drm_device *);
  1017. extern void nv40_fb_takedown(struct drm_device *);
  1018. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  1019. /* nv50_fb.c */
  1020. extern int nv50_fb_init(struct drm_device *);
  1021. extern void nv50_fb_takedown(struct drm_device *);
  1022. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  1023. /* nvc0_fb.c */
  1024. extern int nvc0_fb_init(struct drm_device *);
  1025. extern void nvc0_fb_takedown(struct drm_device *);
  1026. /* nv04_fifo.c */
  1027. extern int nv04_fifo_init(struct drm_device *);
  1028. extern void nv04_fifo_fini(struct drm_device *);
  1029. extern void nv04_fifo_disable(struct drm_device *);
  1030. extern void nv04_fifo_enable(struct drm_device *);
  1031. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  1032. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  1033. extern int nv04_fifo_channel_id(struct drm_device *);
  1034. extern int nv04_fifo_create_context(struct nouveau_channel *);
  1035. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  1036. extern int nv04_fifo_load_context(struct nouveau_channel *);
  1037. extern int nv04_fifo_unload_context(struct drm_device *);
  1038. extern void nv04_fifo_isr(struct drm_device *);
  1039. /* nv10_fifo.c */
  1040. extern int nv10_fifo_init(struct drm_device *);
  1041. extern int nv10_fifo_channel_id(struct drm_device *);
  1042. extern int nv10_fifo_create_context(struct nouveau_channel *);
  1043. extern int nv10_fifo_load_context(struct nouveau_channel *);
  1044. extern int nv10_fifo_unload_context(struct drm_device *);
  1045. /* nv40_fifo.c */
  1046. extern int nv40_fifo_init(struct drm_device *);
  1047. extern int nv40_fifo_create_context(struct nouveau_channel *);
  1048. extern int nv40_fifo_load_context(struct nouveau_channel *);
  1049. extern int nv40_fifo_unload_context(struct drm_device *);
  1050. /* nv50_fifo.c */
  1051. extern int nv50_fifo_init(struct drm_device *);
  1052. extern void nv50_fifo_takedown(struct drm_device *);
  1053. extern int nv50_fifo_channel_id(struct drm_device *);
  1054. extern int nv50_fifo_create_context(struct nouveau_channel *);
  1055. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  1056. extern int nv50_fifo_load_context(struct nouveau_channel *);
  1057. extern int nv50_fifo_unload_context(struct drm_device *);
  1058. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  1059. /* nvc0_fifo.c */
  1060. extern int nvc0_fifo_init(struct drm_device *);
  1061. extern void nvc0_fifo_takedown(struct drm_device *);
  1062. extern void nvc0_fifo_disable(struct drm_device *);
  1063. extern void nvc0_fifo_enable(struct drm_device *);
  1064. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  1065. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  1066. extern int nvc0_fifo_channel_id(struct drm_device *);
  1067. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  1068. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  1069. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  1070. extern int nvc0_fifo_unload_context(struct drm_device *);
  1071. /* nv04_graph.c */
  1072. extern int nv04_graph_create(struct drm_device *);
  1073. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  1074. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  1075. u32 class, u32 mthd, u32 data);
  1076. extern struct nouveau_bitfield nv04_graph_nsource[];
  1077. /* nv10_graph.c */
  1078. extern int nv10_graph_create(struct drm_device *);
  1079. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  1080. extern struct nouveau_bitfield nv10_graph_intr[];
  1081. extern struct nouveau_bitfield nv10_graph_nstatus[];
  1082. /* nv20_graph.c */
  1083. extern int nv20_graph_create(struct drm_device *);
  1084. /* nv40_graph.c */
  1085. extern int nv40_graph_create(struct drm_device *);
  1086. extern void nv40_grctx_init(struct nouveau_grctx *);
  1087. /* nv50_graph.c */
  1088. extern int nv50_graph_create(struct drm_device *);
  1089. extern int nv50_grctx_init(struct nouveau_grctx *);
  1090. extern struct nouveau_enum nv50_data_error_names[];
  1091. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  1092. /* nvc0_graph.c */
  1093. extern int nvc0_graph_create(struct drm_device *);
  1094. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  1095. /* nv84_crypt.c */
  1096. extern int nv84_crypt_create(struct drm_device *);
  1097. /* nv98_crypt.c */
  1098. extern int nv98_crypt_create(struct drm_device *dev);
  1099. /* nva3_copy.c */
  1100. extern int nva3_copy_create(struct drm_device *dev);
  1101. /* nvc0_copy.c */
  1102. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1103. /* nv31_mpeg.c */
  1104. extern int nv31_mpeg_create(struct drm_device *dev);
  1105. /* nv50_mpeg.c */
  1106. extern int nv50_mpeg_create(struct drm_device *dev);
  1107. /* nv84_bsp.c */
  1108. /* nv98_bsp.c */
  1109. extern int nv84_bsp_create(struct drm_device *dev);
  1110. /* nv84_vp.c */
  1111. /* nv98_vp.c */
  1112. extern int nv84_vp_create(struct drm_device *dev);
  1113. /* nv98_ppp.c */
  1114. extern int nv98_ppp_create(struct drm_device *dev);
  1115. /* nv04_instmem.c */
  1116. extern int nv04_instmem_init(struct drm_device *);
  1117. extern void nv04_instmem_takedown(struct drm_device *);
  1118. extern int nv04_instmem_suspend(struct drm_device *);
  1119. extern void nv04_instmem_resume(struct drm_device *);
  1120. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1121. u32 size, u32 align);
  1122. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1123. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1124. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1125. extern void nv04_instmem_flush(struct drm_device *);
  1126. /* nv50_instmem.c */
  1127. extern int nv50_instmem_init(struct drm_device *);
  1128. extern void nv50_instmem_takedown(struct drm_device *);
  1129. extern int nv50_instmem_suspend(struct drm_device *);
  1130. extern void nv50_instmem_resume(struct drm_device *);
  1131. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1132. u32 size, u32 align);
  1133. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1134. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1135. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1136. extern void nv50_instmem_flush(struct drm_device *);
  1137. extern void nv84_instmem_flush(struct drm_device *);
  1138. /* nvc0_instmem.c */
  1139. extern int nvc0_instmem_init(struct drm_device *);
  1140. extern void nvc0_instmem_takedown(struct drm_device *);
  1141. extern int nvc0_instmem_suspend(struct drm_device *);
  1142. extern void nvc0_instmem_resume(struct drm_device *);
  1143. /* nv04_mc.c */
  1144. extern int nv04_mc_init(struct drm_device *);
  1145. extern void nv04_mc_takedown(struct drm_device *);
  1146. /* nv40_mc.c */
  1147. extern int nv40_mc_init(struct drm_device *);
  1148. extern void nv40_mc_takedown(struct drm_device *);
  1149. /* nv50_mc.c */
  1150. extern int nv50_mc_init(struct drm_device *);
  1151. extern void nv50_mc_takedown(struct drm_device *);
  1152. /* nv04_timer.c */
  1153. extern int nv04_timer_init(struct drm_device *);
  1154. extern uint64_t nv04_timer_read(struct drm_device *);
  1155. extern void nv04_timer_takedown(struct drm_device *);
  1156. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1157. unsigned long arg);
  1158. /* nv04_dac.c */
  1159. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1160. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1161. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1162. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1163. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1164. /* nv04_dfp.c */
  1165. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1166. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1167. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1168. int head, bool dl);
  1169. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1170. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1171. /* nv04_tv.c */
  1172. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1173. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1174. /* nv17_tv.c */
  1175. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1176. /* nv04_display.c */
  1177. extern int nv04_display_early_init(struct drm_device *);
  1178. extern void nv04_display_late_takedown(struct drm_device *);
  1179. extern int nv04_display_create(struct drm_device *);
  1180. extern void nv04_display_destroy(struct drm_device *);
  1181. extern int nv04_display_init(struct drm_device *);
  1182. extern void nv04_display_fini(struct drm_device *);
  1183. /* nvd0_display.c */
  1184. extern int nvd0_display_create(struct drm_device *);
  1185. extern void nvd0_display_destroy(struct drm_device *);
  1186. extern int nvd0_display_init(struct drm_device *);
  1187. extern void nvd0_display_fini(struct drm_device *);
  1188. struct nouveau_bo *nvd0_display_crtc_sema(struct drm_device *, int crtc);
  1189. void nvd0_display_flip_stop(struct drm_crtc *);
  1190. int nvd0_display_flip_next(struct drm_crtc *, struct drm_framebuffer *,
  1191. struct nouveau_channel *, u32 swap_interval);
  1192. /* nv04_crtc.c */
  1193. extern int nv04_crtc_create(struct drm_device *, int index);
  1194. /* nouveau_bo.c */
  1195. extern struct ttm_bo_driver nouveau_bo_driver;
  1196. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1197. uint32_t flags, uint32_t tile_mode,
  1198. uint32_t tile_flags, struct nouveau_bo **);
  1199. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1200. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1201. extern int nouveau_bo_map(struct nouveau_bo *);
  1202. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1203. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1204. uint32_t busy);
  1205. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1206. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1207. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1208. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1209. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1210. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1211. bool no_wait_reserve, bool no_wait_gpu);
  1212. extern struct nouveau_vma *
  1213. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1214. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1215. struct nouveau_vma *);
  1216. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1217. /* nouveau_fence.c */
  1218. struct nouveau_fence;
  1219. extern int nouveau_fence_init(struct drm_device *);
  1220. extern void nouveau_fence_fini(struct drm_device *);
  1221. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1222. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1223. extern void nouveau_fence_update(struct nouveau_channel *);
  1224. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1225. bool emit);
  1226. extern int nouveau_fence_emit(struct nouveau_fence *);
  1227. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1228. void (*work)(void *priv, bool signalled),
  1229. void *priv);
  1230. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1231. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1232. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1233. extern int __nouveau_fence_flush(void *obj, void *arg);
  1234. extern void __nouveau_fence_unref(void **obj);
  1235. extern void *__nouveau_fence_ref(void *obj);
  1236. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1237. {
  1238. return __nouveau_fence_signalled(obj, NULL);
  1239. }
  1240. static inline int
  1241. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1242. {
  1243. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1244. }
  1245. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1246. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1247. {
  1248. return __nouveau_fence_flush(obj, NULL);
  1249. }
  1250. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1251. {
  1252. __nouveau_fence_unref((void **)obj);
  1253. }
  1254. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1255. {
  1256. return __nouveau_fence_ref(obj);
  1257. }
  1258. /* nouveau_gem.c */
  1259. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1260. uint32_t domain, uint32_t tile_mode,
  1261. uint32_t tile_flags, struct nouveau_bo **);
  1262. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1263. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1264. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1265. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1266. struct drm_file *);
  1267. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1268. struct drm_file *);
  1269. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1270. struct drm_file *);
  1271. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1272. struct drm_file *);
  1273. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1274. struct drm_file *);
  1275. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1276. struct drm_file *);
  1277. /* nouveau_display.c */
  1278. int nouveau_display_create(struct drm_device *dev);
  1279. void nouveau_display_destroy(struct drm_device *dev);
  1280. int nouveau_display_init(struct drm_device *dev);
  1281. void nouveau_display_fini(struct drm_device *dev);
  1282. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1283. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1284. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1285. struct drm_pending_vblank_event *event);
  1286. int nouveau_finish_page_flip(struct nouveau_channel *,
  1287. struct nouveau_page_flip_state *);
  1288. int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
  1289. struct drm_mode_create_dumb *args);
  1290. int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
  1291. uint32_t handle, uint64_t *offset);
  1292. int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
  1293. uint32_t handle);
  1294. /* nv10_gpio.c */
  1295. int nv10_gpio_init(struct drm_device *dev);
  1296. void nv10_gpio_fini(struct drm_device *dev);
  1297. int nv10_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1298. int nv10_gpio_sense(struct drm_device *dev, int line);
  1299. void nv10_gpio_irq_enable(struct drm_device *, int line, bool on);
  1300. /* nv50_gpio.c */
  1301. int nv50_gpio_init(struct drm_device *dev);
  1302. void nv50_gpio_fini(struct drm_device *dev);
  1303. int nv50_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1304. int nv50_gpio_sense(struct drm_device *dev, int line);
  1305. void nv50_gpio_irq_enable(struct drm_device *, int line, bool on);
  1306. int nvd0_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1307. int nvd0_gpio_sense(struct drm_device *dev, int line);
  1308. /* nv50_calc.c */
  1309. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1310. int *N1, int *M1, int *N2, int *M2, int *P);
  1311. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1312. int clk, int *N, int *fN, int *M, int *P);
  1313. #ifndef ioread32_native
  1314. #ifdef __BIG_ENDIAN
  1315. #define ioread16_native ioread16be
  1316. #define iowrite16_native iowrite16be
  1317. #define ioread32_native ioread32be
  1318. #define iowrite32_native iowrite32be
  1319. #else /* def __BIG_ENDIAN */
  1320. #define ioread16_native ioread16
  1321. #define iowrite16_native iowrite16
  1322. #define ioread32_native ioread32
  1323. #define iowrite32_native iowrite32
  1324. #endif /* def __BIG_ENDIAN else */
  1325. #endif /* !ioread32_native */
  1326. /* channel control reg access */
  1327. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1328. {
  1329. return ioread32_native(chan->user + reg);
  1330. }
  1331. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1332. unsigned reg, u32 val)
  1333. {
  1334. iowrite32_native(val, chan->user + reg);
  1335. }
  1336. /* register access */
  1337. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1338. {
  1339. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1340. return ioread32_native(dev_priv->mmio + reg);
  1341. }
  1342. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1343. {
  1344. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1345. iowrite32_native(val, dev_priv->mmio + reg);
  1346. }
  1347. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1348. {
  1349. u32 tmp = nv_rd32(dev, reg);
  1350. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1351. return tmp;
  1352. }
  1353. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1354. {
  1355. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1356. return ioread8(dev_priv->mmio + reg);
  1357. }
  1358. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1359. {
  1360. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1361. iowrite8(val, dev_priv->mmio + reg);
  1362. }
  1363. #define nv_wait(dev, reg, mask, val) \
  1364. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1365. #define nv_wait_ne(dev, reg, mask, val) \
  1366. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1367. #define nv_wait_cb(dev, func, data) \
  1368. nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
  1369. /* PRAMIN access */
  1370. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1371. {
  1372. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1373. return ioread32_native(dev_priv->ramin + offset);
  1374. }
  1375. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1376. {
  1377. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1378. iowrite32_native(val, dev_priv->ramin + offset);
  1379. }
  1380. /* object access */
  1381. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1382. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1383. /*
  1384. * Logging
  1385. * Argument d is (struct drm_device *).
  1386. */
  1387. #define NV_PRINTK(level, d, fmt, arg...) \
  1388. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1389. pci_name(d->pdev), ##arg)
  1390. #ifndef NV_DEBUG_NOTRACE
  1391. #define NV_DEBUG(d, fmt, arg...) do { \
  1392. if (drm_debug & DRM_UT_DRIVER) { \
  1393. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1394. __LINE__, ##arg); \
  1395. } \
  1396. } while (0)
  1397. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1398. if (drm_debug & DRM_UT_KMS) { \
  1399. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1400. __LINE__, ##arg); \
  1401. } \
  1402. } while (0)
  1403. #else
  1404. #define NV_DEBUG(d, fmt, arg...) do { \
  1405. if (drm_debug & DRM_UT_DRIVER) \
  1406. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1407. } while (0)
  1408. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1409. if (drm_debug & DRM_UT_KMS) \
  1410. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1411. } while (0)
  1412. #endif
  1413. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1414. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1415. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1416. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1417. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1418. #define NV_WARNONCE(d, fmt, arg...) do { \
  1419. static int _warned = 0; \
  1420. if (!_warned) { \
  1421. NV_WARN(d, fmt, ##arg); \
  1422. _warned = 1; \
  1423. } \
  1424. } while(0)
  1425. /* nouveau_reg_debug bitmask */
  1426. enum {
  1427. NOUVEAU_REG_DEBUG_MC = 0x1,
  1428. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1429. NOUVEAU_REG_DEBUG_FB = 0x4,
  1430. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1431. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1432. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1433. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1434. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1435. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1436. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1437. NOUVEAU_REG_DEBUG_AUXCH = 0x400
  1438. };
  1439. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1440. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1441. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1442. } while (0)
  1443. static inline bool
  1444. nv_two_heads(struct drm_device *dev)
  1445. {
  1446. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1447. const int impl = dev->pci_device & 0x0ff0;
  1448. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1449. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1450. return true;
  1451. return false;
  1452. }
  1453. static inline bool
  1454. nv_gf4_disp_arch(struct drm_device *dev)
  1455. {
  1456. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1457. }
  1458. static inline bool
  1459. nv_two_reg_pll(struct drm_device *dev)
  1460. {
  1461. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1462. const int impl = dev->pci_device & 0x0ff0;
  1463. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1464. return true;
  1465. return false;
  1466. }
  1467. static inline bool
  1468. nv_match_device(struct drm_device *dev, unsigned device,
  1469. unsigned sub_vendor, unsigned sub_device)
  1470. {
  1471. return dev->pdev->device == device &&
  1472. dev->pdev->subsystem_vendor == sub_vendor &&
  1473. dev->pdev->subsystem_device == sub_device;
  1474. }
  1475. static inline void *
  1476. nv_engine(struct drm_device *dev, int engine)
  1477. {
  1478. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1479. return (void *)dev_priv->eng[engine];
  1480. }
  1481. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1482. * helpful to determine a number of other hardware features
  1483. */
  1484. static inline int
  1485. nv44_graph_class(struct drm_device *dev)
  1486. {
  1487. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1488. if ((dev_priv->chipset & 0xf0) == 0x60)
  1489. return 1;
  1490. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1491. }
  1492. /* memory type/access flags, do not match hardware values */
  1493. #define NV_MEM_ACCESS_RO 1
  1494. #define NV_MEM_ACCESS_WO 2
  1495. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1496. #define NV_MEM_ACCESS_SYS 4
  1497. #define NV_MEM_ACCESS_VM 8
  1498. #define NV_MEM_TARGET_VRAM 0
  1499. #define NV_MEM_TARGET_PCI 1
  1500. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1501. #define NV_MEM_TARGET_VM 3
  1502. #define NV_MEM_TARGET_GART 4
  1503. #define NV_MEM_TYPE_VM 0x7f
  1504. #define NV_MEM_COMP_VM 0x03
  1505. /* NV_SW object class */
  1506. #define NV_SW 0x0000506e
  1507. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1508. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1509. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1510. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1511. #define NV_SW_YIELD 0x00000080
  1512. #define NV_SW_DMA_VBLSEM 0x0000018c
  1513. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1514. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1515. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1516. #define NV_SW_PAGE_FLIP 0x00000500
  1517. #endif /* __NOUVEAU_DRV_H__ */