mach-mx31ads.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/init.h>
  18. #include <linux/clk.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/gpio.h>
  21. #include <linux/i2c.h>
  22. #include <linux/irq.h>
  23. #include <asm/mach-types.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/time.h>
  26. #include <asm/memory.h>
  27. #include <asm/mach/map.h>
  28. #include <mach/common.h>
  29. #include <mach/board-mx31ads.h>
  30. #include <mach/iomux-mx3.h>
  31. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  32. #include <linux/mfd/wm8350/audio.h>
  33. #include <linux/mfd/wm8350/core.h>
  34. #include <linux/mfd/wm8350/pmic.h>
  35. #endif
  36. #include "devices-imx31.h"
  37. #include "devices.h"
  38. /* PBC Board interrupt status register */
  39. #define PBC_INTSTATUS 0x000016
  40. /* PBC Board interrupt current status register */
  41. #define PBC_INTCURR_STATUS 0x000018
  42. /* PBC Interrupt mask register set address */
  43. #define PBC_INTMASK_SET 0x00001A
  44. /* PBC Interrupt mask register clear address */
  45. #define PBC_INTMASK_CLEAR 0x00001C
  46. /* External UART A */
  47. #define PBC_SC16C652_UARTA 0x010000
  48. /* External UART B */
  49. #define PBC_SC16C652_UARTB 0x010010
  50. #define PBC_INTSTATUS_REG (PBC_INTSTATUS + PBC_BASE_ADDRESS)
  51. #define PBC_INTMASK_SET_REG (PBC_INTMASK_SET + PBC_BASE_ADDRESS)
  52. #define PBC_INTMASK_CLEAR_REG (PBC_INTMASK_CLEAR + PBC_BASE_ADDRESS)
  53. #define EXPIO_PARENT_INT IOMUX_TO_IRQ(MX31_PIN_GPIO1_4)
  54. #define MXC_IRQ_TO_EXPIO(irq) ((irq) - MXC_EXP_IO_BASE)
  55. #define EXPIO_INT_XUART_INTA (MXC_EXP_IO_BASE + 10)
  56. #define EXPIO_INT_XUART_INTB (MXC_EXP_IO_BASE + 11)
  57. #define MXC_MAX_EXP_IO_LINES 16
  58. /*
  59. * This file contains the board-specific initialization routines.
  60. */
  61. /*
  62. * The serial port definition structure.
  63. */
  64. static struct plat_serial8250_port serial_platform_data[] = {
  65. {
  66. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTA),
  67. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTA),
  68. .irq = EXPIO_INT_XUART_INTA,
  69. .uartclk = 14745600,
  70. .regshift = 0,
  71. .iotype = UPIO_MEM,
  72. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  73. }, {
  74. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTB),
  75. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTB),
  76. .irq = EXPIO_INT_XUART_INTB,
  77. .uartclk = 14745600,
  78. .regshift = 0,
  79. .iotype = UPIO_MEM,
  80. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  81. },
  82. {},
  83. };
  84. static struct platform_device serial_device = {
  85. .name = "serial8250",
  86. .id = 0,
  87. .dev = {
  88. .platform_data = serial_platform_data,
  89. },
  90. };
  91. static int __init mxc_init_extuart(void)
  92. {
  93. return platform_device_register(&serial_device);
  94. }
  95. static const struct imxuart_platform_data uart_pdata __initconst = {
  96. .flags = IMXUART_HAVE_RTSCTS,
  97. };
  98. static unsigned int uart_pins[] = {
  99. MX31_PIN_CTS1__CTS1,
  100. MX31_PIN_RTS1__RTS1,
  101. MX31_PIN_TXD1__TXD1,
  102. MX31_PIN_RXD1__RXD1
  103. };
  104. static inline void mxc_init_imx_uart(void)
  105. {
  106. mxc_iomux_setup_multiple_pins(uart_pins, ARRAY_SIZE(uart_pins), "uart-0");
  107. imx31_add_imx_uart0(&uart_pdata);
  108. }
  109. static void mx31ads_expio_irq_handler(u32 irq, struct irq_desc *desc)
  110. {
  111. u32 imr_val;
  112. u32 int_valid;
  113. u32 expio_irq;
  114. imr_val = __raw_readw(PBC_INTMASK_SET_REG);
  115. int_valid = __raw_readw(PBC_INTSTATUS_REG) & imr_val;
  116. expio_irq = MXC_EXP_IO_BASE;
  117. for (; int_valid != 0; int_valid >>= 1, expio_irq++) {
  118. if ((int_valid & 1) == 0)
  119. continue;
  120. generic_handle_irq(expio_irq);
  121. }
  122. }
  123. /*
  124. * Disable an expio pin's interrupt by setting the bit in the imr.
  125. * @param irq an expio virtual irq number
  126. */
  127. static void expio_mask_irq(struct irq_data *d)
  128. {
  129. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  130. /* mask the interrupt */
  131. __raw_writew(1 << expio, PBC_INTMASK_CLEAR_REG);
  132. __raw_readw(PBC_INTMASK_CLEAR_REG);
  133. }
  134. /*
  135. * Acknowledge an expanded io pin's interrupt by clearing the bit in the isr.
  136. * @param irq an expanded io virtual irq number
  137. */
  138. static void expio_ack_irq(struct irq_data *d)
  139. {
  140. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  141. /* clear the interrupt status */
  142. __raw_writew(1 << expio, PBC_INTSTATUS_REG);
  143. }
  144. /*
  145. * Enable a expio pin's interrupt by clearing the bit in the imr.
  146. * @param irq a expio virtual irq number
  147. */
  148. static void expio_unmask_irq(struct irq_data *d)
  149. {
  150. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  151. /* unmask the interrupt */
  152. __raw_writew(1 << expio, PBC_INTMASK_SET_REG);
  153. }
  154. static struct irq_chip expio_irq_chip = {
  155. .name = "EXPIO(CPLD)",
  156. .irq_ack = expio_ack_irq,
  157. .irq_mask = expio_mask_irq,
  158. .irq_unmask = expio_unmask_irq,
  159. };
  160. static void __init mx31ads_init_expio(void)
  161. {
  162. int i;
  163. printk(KERN_INFO "MX31ADS EXPIO(CPLD) hardware\n");
  164. /*
  165. * Configure INT line as GPIO input
  166. */
  167. mxc_iomux_alloc_pin(IOMUX_MODE(MX31_PIN_GPIO1_4, IOMUX_CONFIG_GPIO), "expio");
  168. /* disable the interrupt and clear the status */
  169. __raw_writew(0xFFFF, PBC_INTMASK_CLEAR_REG);
  170. __raw_writew(0xFFFF, PBC_INTSTATUS_REG);
  171. for (i = MXC_EXP_IO_BASE; i < (MXC_EXP_IO_BASE + MXC_MAX_EXP_IO_LINES);
  172. i++) {
  173. set_irq_chip(i, &expio_irq_chip);
  174. set_irq_handler(i, handle_level_irq);
  175. set_irq_flags(i, IRQF_VALID);
  176. }
  177. set_irq_type(EXPIO_PARENT_INT, IRQ_TYPE_LEVEL_HIGH);
  178. set_irq_chained_handler(EXPIO_PARENT_INT, mx31ads_expio_irq_handler);
  179. }
  180. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  181. /* This section defines setup for the Wolfson Microelectronics
  182. * 1133-EV1 PMU/audio board. When other PMU boards are supported the
  183. * regulator definitions may be shared with them, but for now they can
  184. * only be used with this board so would generate warnings about
  185. * unused statics and some of the configuration is specific to this
  186. * module.
  187. */
  188. /* CPU */
  189. static struct regulator_consumer_supply sw1a_consumers[] = {
  190. {
  191. .supply = "cpu_vcc",
  192. }
  193. };
  194. static struct regulator_init_data sw1a_data = {
  195. .constraints = {
  196. .name = "SW1A",
  197. .min_uV = 1275000,
  198. .max_uV = 1600000,
  199. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  200. REGULATOR_CHANGE_MODE,
  201. .valid_modes_mask = REGULATOR_MODE_NORMAL |
  202. REGULATOR_MODE_FAST,
  203. .state_mem = {
  204. .uV = 1400000,
  205. .mode = REGULATOR_MODE_NORMAL,
  206. .enabled = 1,
  207. },
  208. .initial_state = PM_SUSPEND_MEM,
  209. .always_on = 1,
  210. .boot_on = 1,
  211. },
  212. .num_consumer_supplies = ARRAY_SIZE(sw1a_consumers),
  213. .consumer_supplies = sw1a_consumers,
  214. };
  215. /* System IO - High */
  216. static struct regulator_init_data viohi_data = {
  217. .constraints = {
  218. .name = "VIOHO",
  219. .min_uV = 2800000,
  220. .max_uV = 2800000,
  221. .state_mem = {
  222. .uV = 2800000,
  223. .mode = REGULATOR_MODE_NORMAL,
  224. .enabled = 1,
  225. },
  226. .initial_state = PM_SUSPEND_MEM,
  227. .always_on = 1,
  228. .boot_on = 1,
  229. },
  230. };
  231. /* System IO - Low */
  232. static struct regulator_init_data violo_data = {
  233. .constraints = {
  234. .name = "VIOLO",
  235. .min_uV = 1800000,
  236. .max_uV = 1800000,
  237. .state_mem = {
  238. .uV = 1800000,
  239. .mode = REGULATOR_MODE_NORMAL,
  240. .enabled = 1,
  241. },
  242. .initial_state = PM_SUSPEND_MEM,
  243. .always_on = 1,
  244. .boot_on = 1,
  245. },
  246. };
  247. /* DDR RAM */
  248. static struct regulator_init_data sw2a_data = {
  249. .constraints = {
  250. .name = "SW2A",
  251. .min_uV = 1800000,
  252. .max_uV = 1800000,
  253. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  254. .state_mem = {
  255. .uV = 1800000,
  256. .mode = REGULATOR_MODE_NORMAL,
  257. .enabled = 1,
  258. },
  259. .state_disk = {
  260. .mode = REGULATOR_MODE_NORMAL,
  261. .enabled = 0,
  262. },
  263. .always_on = 1,
  264. .boot_on = 1,
  265. .initial_state = PM_SUSPEND_MEM,
  266. },
  267. };
  268. static struct regulator_init_data ldo1_data = {
  269. .constraints = {
  270. .name = "VCAM/VMMC1/VMMC2",
  271. .min_uV = 2800000,
  272. .max_uV = 2800000,
  273. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  274. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  275. .apply_uV = 1,
  276. },
  277. };
  278. static struct regulator_consumer_supply ldo2_consumers[] = {
  279. { .supply = "AVDD", .dev_name = "1-001a" },
  280. { .supply = "HPVDD", .dev_name = "1-001a" },
  281. };
  282. /* CODEC and SIM */
  283. static struct regulator_init_data ldo2_data = {
  284. .constraints = {
  285. .name = "VESIM/VSIM/AVDD",
  286. .min_uV = 3300000,
  287. .max_uV = 3300000,
  288. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  289. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  290. .apply_uV = 1,
  291. },
  292. .num_consumer_supplies = ARRAY_SIZE(ldo2_consumers),
  293. .consumer_supplies = ldo2_consumers,
  294. };
  295. /* General */
  296. static struct regulator_init_data vdig_data = {
  297. .constraints = {
  298. .name = "VDIG",
  299. .min_uV = 1500000,
  300. .max_uV = 1500000,
  301. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  302. .apply_uV = 1,
  303. .always_on = 1,
  304. .boot_on = 1,
  305. },
  306. };
  307. /* Tranceivers */
  308. static struct regulator_init_data ldo4_data = {
  309. .constraints = {
  310. .name = "VRF1/CVDD_2.775",
  311. .min_uV = 2500000,
  312. .max_uV = 2500000,
  313. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  314. .apply_uV = 1,
  315. .always_on = 1,
  316. .boot_on = 1,
  317. },
  318. };
  319. static struct wm8350_led_platform_data wm8350_led_data = {
  320. .name = "wm8350:white",
  321. .default_trigger = "heartbeat",
  322. .max_uA = 27899,
  323. };
  324. static struct wm8350_audio_platform_data imx32ads_wm8350_setup = {
  325. .vmid_discharge_msecs = 1000,
  326. .drain_msecs = 30,
  327. .cap_discharge_msecs = 700,
  328. .vmid_charge_msecs = 700,
  329. .vmid_s_curve = WM8350_S_CURVE_SLOW,
  330. .dis_out4 = WM8350_DISCHARGE_SLOW,
  331. .dis_out3 = WM8350_DISCHARGE_SLOW,
  332. .dis_out2 = WM8350_DISCHARGE_SLOW,
  333. .dis_out1 = WM8350_DISCHARGE_SLOW,
  334. .vroi_out4 = WM8350_TIE_OFF_500R,
  335. .vroi_out3 = WM8350_TIE_OFF_500R,
  336. .vroi_out2 = WM8350_TIE_OFF_500R,
  337. .vroi_out1 = WM8350_TIE_OFF_500R,
  338. .vroi_enable = 0,
  339. .codec_current_on = WM8350_CODEC_ISEL_1_0,
  340. .codec_current_standby = WM8350_CODEC_ISEL_0_5,
  341. .codec_current_charge = WM8350_CODEC_ISEL_1_5,
  342. };
  343. static int mx31_wm8350_init(struct wm8350 *wm8350)
  344. {
  345. wm8350_gpio_config(wm8350, 0, WM8350_GPIO_DIR_IN,
  346. WM8350_GPIO0_PWR_ON_IN, WM8350_GPIO_ACTIVE_LOW,
  347. WM8350_GPIO_PULL_UP, WM8350_GPIO_INVERT_OFF,
  348. WM8350_GPIO_DEBOUNCE_ON);
  349. wm8350_gpio_config(wm8350, 3, WM8350_GPIO_DIR_IN,
  350. WM8350_GPIO3_PWR_OFF_IN, WM8350_GPIO_ACTIVE_HIGH,
  351. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  352. WM8350_GPIO_DEBOUNCE_ON);
  353. wm8350_gpio_config(wm8350, 4, WM8350_GPIO_DIR_IN,
  354. WM8350_GPIO4_MR_IN, WM8350_GPIO_ACTIVE_HIGH,
  355. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  356. WM8350_GPIO_DEBOUNCE_OFF);
  357. wm8350_gpio_config(wm8350, 7, WM8350_GPIO_DIR_IN,
  358. WM8350_GPIO7_HIBERNATE_IN, WM8350_GPIO_ACTIVE_HIGH,
  359. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  360. WM8350_GPIO_DEBOUNCE_OFF);
  361. wm8350_gpio_config(wm8350, 6, WM8350_GPIO_DIR_OUT,
  362. WM8350_GPIO6_SDOUT_OUT, WM8350_GPIO_ACTIVE_HIGH,
  363. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  364. WM8350_GPIO_DEBOUNCE_OFF);
  365. wm8350_gpio_config(wm8350, 8, WM8350_GPIO_DIR_OUT,
  366. WM8350_GPIO8_VCC_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  367. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  368. WM8350_GPIO_DEBOUNCE_OFF);
  369. wm8350_gpio_config(wm8350, 9, WM8350_GPIO_DIR_OUT,
  370. WM8350_GPIO9_BATT_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  371. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  372. WM8350_GPIO_DEBOUNCE_OFF);
  373. wm8350_register_regulator(wm8350, WM8350_DCDC_1, &sw1a_data);
  374. wm8350_register_regulator(wm8350, WM8350_DCDC_3, &viohi_data);
  375. wm8350_register_regulator(wm8350, WM8350_DCDC_4, &violo_data);
  376. wm8350_register_regulator(wm8350, WM8350_DCDC_6, &sw2a_data);
  377. wm8350_register_regulator(wm8350, WM8350_LDO_1, &ldo1_data);
  378. wm8350_register_regulator(wm8350, WM8350_LDO_2, &ldo2_data);
  379. wm8350_register_regulator(wm8350, WM8350_LDO_3, &vdig_data);
  380. wm8350_register_regulator(wm8350, WM8350_LDO_4, &ldo4_data);
  381. /* LEDs */
  382. wm8350_dcdc_set_slot(wm8350, WM8350_DCDC_5, 1, 1,
  383. WM8350_DC5_ERRACT_SHUTDOWN_CONV);
  384. wm8350_isink_set_flash(wm8350, WM8350_ISINK_A,
  385. WM8350_ISINK_FLASH_DISABLE,
  386. WM8350_ISINK_FLASH_TRIG_BIT,
  387. WM8350_ISINK_FLASH_DUR_32MS,
  388. WM8350_ISINK_FLASH_ON_INSTANT,
  389. WM8350_ISINK_FLASH_OFF_INSTANT,
  390. WM8350_ISINK_FLASH_MODE_EN);
  391. wm8350_dcdc25_set_mode(wm8350, WM8350_DCDC_5,
  392. WM8350_ISINK_MODE_BOOST,
  393. WM8350_ISINK_ILIM_NORMAL,
  394. WM8350_DC5_RMP_20V,
  395. WM8350_DC5_FBSRC_ISINKA);
  396. wm8350_register_led(wm8350, 0, WM8350_DCDC_5, WM8350_ISINK_A,
  397. &wm8350_led_data);
  398. wm8350->codec.platform_data = &imx32ads_wm8350_setup;
  399. regulator_has_full_constraints();
  400. return 0;
  401. }
  402. static struct wm8350_platform_data __initdata mx31_wm8350_pdata = {
  403. .init = mx31_wm8350_init,
  404. .irq_base = MXC_BOARD_IRQ_START + MXC_MAX_EXP_IO_LINES,
  405. };
  406. #endif
  407. static struct i2c_board_info __initdata mx31ads_i2c1_devices[] = {
  408. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  409. {
  410. I2C_BOARD_INFO("wm8350", 0x1a),
  411. .platform_data = &mx31_wm8350_pdata,
  412. .irq = IOMUX_TO_IRQ(MX31_PIN_GPIO1_3),
  413. },
  414. #endif
  415. };
  416. static void mxc_init_i2c(void)
  417. {
  418. i2c_register_board_info(1, mx31ads_i2c1_devices,
  419. ARRAY_SIZE(mx31ads_i2c1_devices));
  420. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MOSI, IOMUX_CONFIG_ALT1));
  421. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MISO, IOMUX_CONFIG_ALT1));
  422. imx31_add_imx_i2c1(NULL);
  423. }
  424. static unsigned int ssi_pins[] = {
  425. MX31_PIN_SFS5__SFS5,
  426. MX31_PIN_SCK5__SCK5,
  427. MX31_PIN_SRXD5__SRXD5,
  428. MX31_PIN_STXD5__STXD5,
  429. };
  430. static void mxc_init_audio(void)
  431. {
  432. imx31_add_imx_ssi(0, NULL);
  433. mxc_iomux_setup_multiple_pins(ssi_pins, ARRAY_SIZE(ssi_pins), "ssi");
  434. }
  435. /*!
  436. * This structure defines static mappings for the i.MX31ADS board.
  437. */
  438. static struct map_desc mx31ads_io_desc[] __initdata = {
  439. {
  440. .virtual = MX31_CS4_BASE_ADDR_VIRT,
  441. .pfn = __phys_to_pfn(MX31_CS4_BASE_ADDR),
  442. .length = MX31_CS4_SIZE / 2,
  443. .type = MT_DEVICE
  444. },
  445. };
  446. /*!
  447. * Set up static virtual mappings.
  448. */
  449. static void __init mx31ads_map_io(void)
  450. {
  451. mx31_map_io();
  452. iotable_init(mx31ads_io_desc, ARRAY_SIZE(mx31ads_io_desc));
  453. }
  454. static void __init mx31ads_init_irq(void)
  455. {
  456. mx31_init_irq();
  457. mx31ads_init_expio();
  458. }
  459. /*!
  460. * Board specific initialization.
  461. */
  462. static void __init mxc_board_init(void)
  463. {
  464. mxc_init_extuart();
  465. mxc_init_imx_uart();
  466. mxc_init_i2c();
  467. mxc_init_audio();
  468. }
  469. static void __init mx31ads_timer_init(void)
  470. {
  471. mx31_clocks_init(26000000);
  472. }
  473. static struct sys_timer mx31ads_timer = {
  474. .init = mx31ads_timer_init,
  475. };
  476. /*
  477. * The following uses standard kernel macros defined in arch.h in order to
  478. * initialize __mach_desc_MX31ADS data structure.
  479. */
  480. MACHINE_START(MX31ADS, "Freescale MX31ADS")
  481. /* Maintainer: Freescale Semiconductor, Inc. */
  482. .boot_params = MX3x_PHYS_OFFSET + 0x100,
  483. .map_io = mx31ads_map_io,
  484. .init_irq = mx31ads_init_irq,
  485. .init_machine = mxc_board_init,
  486. .timer = &mx31ads_timer,
  487. MACHINE_END