i915_gem.c 118 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include <linux/swap.h>
  32. #include <linux/pci.h>
  33. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  34. static void i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj);
  35. static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
  36. static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
  37. static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
  38. int write);
  39. static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  40. uint64_t offset,
  41. uint64_t size);
  42. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
  43. static int i915_gem_object_wait_rendering(struct drm_gem_object *obj);
  44. static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
  45. unsigned alignment);
  46. static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
  47. static int i915_gem_evict_something(struct drm_device *dev);
  48. static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  49. struct drm_i915_gem_pwrite *args,
  50. struct drm_file *file_priv);
  51. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  52. unsigned long end)
  53. {
  54. drm_i915_private_t *dev_priv = dev->dev_private;
  55. if (start >= end ||
  56. (start & (PAGE_SIZE - 1)) != 0 ||
  57. (end & (PAGE_SIZE - 1)) != 0) {
  58. return -EINVAL;
  59. }
  60. drm_mm_init(&dev_priv->mm.gtt_space, start,
  61. end - start);
  62. dev->gtt_total = (uint32_t) (end - start);
  63. return 0;
  64. }
  65. int
  66. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  67. struct drm_file *file_priv)
  68. {
  69. struct drm_i915_gem_init *args = data;
  70. int ret;
  71. mutex_lock(&dev->struct_mutex);
  72. ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
  73. mutex_unlock(&dev->struct_mutex);
  74. return ret;
  75. }
  76. int
  77. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  78. struct drm_file *file_priv)
  79. {
  80. struct drm_i915_gem_get_aperture *args = data;
  81. if (!(dev->driver->driver_features & DRIVER_GEM))
  82. return -ENODEV;
  83. args->aper_size = dev->gtt_total;
  84. args->aper_available_size = (args->aper_size -
  85. atomic_read(&dev->pin_memory));
  86. return 0;
  87. }
  88. /**
  89. * Creates a new mm object and returns a handle to it.
  90. */
  91. int
  92. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  93. struct drm_file *file_priv)
  94. {
  95. struct drm_i915_gem_create *args = data;
  96. struct drm_gem_object *obj;
  97. int handle, ret;
  98. args->size = roundup(args->size, PAGE_SIZE);
  99. /* Allocate the new object */
  100. obj = drm_gem_object_alloc(dev, args->size);
  101. if (obj == NULL)
  102. return -ENOMEM;
  103. ret = drm_gem_handle_create(file_priv, obj, &handle);
  104. mutex_lock(&dev->struct_mutex);
  105. drm_gem_object_handle_unreference(obj);
  106. mutex_unlock(&dev->struct_mutex);
  107. if (ret)
  108. return ret;
  109. args->handle = handle;
  110. return 0;
  111. }
  112. static inline int
  113. fast_shmem_read(struct page **pages,
  114. loff_t page_base, int page_offset,
  115. char __user *data,
  116. int length)
  117. {
  118. char __iomem *vaddr;
  119. int unwritten;
  120. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  121. if (vaddr == NULL)
  122. return -ENOMEM;
  123. unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
  124. kunmap_atomic(vaddr, KM_USER0);
  125. if (unwritten)
  126. return -EFAULT;
  127. return 0;
  128. }
  129. static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
  130. {
  131. drm_i915_private_t *dev_priv = obj->dev->dev_private;
  132. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  133. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  134. obj_priv->tiling_mode != I915_TILING_NONE;
  135. }
  136. static inline int
  137. slow_shmem_copy(struct page *dst_page,
  138. int dst_offset,
  139. struct page *src_page,
  140. int src_offset,
  141. int length)
  142. {
  143. char *dst_vaddr, *src_vaddr;
  144. dst_vaddr = kmap_atomic(dst_page, KM_USER0);
  145. if (dst_vaddr == NULL)
  146. return -ENOMEM;
  147. src_vaddr = kmap_atomic(src_page, KM_USER1);
  148. if (src_vaddr == NULL) {
  149. kunmap_atomic(dst_vaddr, KM_USER0);
  150. return -ENOMEM;
  151. }
  152. memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
  153. kunmap_atomic(src_vaddr, KM_USER1);
  154. kunmap_atomic(dst_vaddr, KM_USER0);
  155. return 0;
  156. }
  157. static inline int
  158. slow_shmem_bit17_copy(struct page *gpu_page,
  159. int gpu_offset,
  160. struct page *cpu_page,
  161. int cpu_offset,
  162. int length,
  163. int is_read)
  164. {
  165. char *gpu_vaddr, *cpu_vaddr;
  166. /* Use the unswizzled path if this page isn't affected. */
  167. if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
  168. if (is_read)
  169. return slow_shmem_copy(cpu_page, cpu_offset,
  170. gpu_page, gpu_offset, length);
  171. else
  172. return slow_shmem_copy(gpu_page, gpu_offset,
  173. cpu_page, cpu_offset, length);
  174. }
  175. gpu_vaddr = kmap_atomic(gpu_page, KM_USER0);
  176. if (gpu_vaddr == NULL)
  177. return -ENOMEM;
  178. cpu_vaddr = kmap_atomic(cpu_page, KM_USER1);
  179. if (cpu_vaddr == NULL) {
  180. kunmap_atomic(gpu_vaddr, KM_USER0);
  181. return -ENOMEM;
  182. }
  183. /* Copy the data, XORing A6 with A17 (1). The user already knows he's
  184. * XORing with the other bits (A9 for Y, A9 and A10 for X)
  185. */
  186. while (length > 0) {
  187. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  188. int this_length = min(cacheline_end - gpu_offset, length);
  189. int swizzled_gpu_offset = gpu_offset ^ 64;
  190. if (is_read) {
  191. memcpy(cpu_vaddr + cpu_offset,
  192. gpu_vaddr + swizzled_gpu_offset,
  193. this_length);
  194. } else {
  195. memcpy(gpu_vaddr + swizzled_gpu_offset,
  196. cpu_vaddr + cpu_offset,
  197. this_length);
  198. }
  199. cpu_offset += this_length;
  200. gpu_offset += this_length;
  201. length -= this_length;
  202. }
  203. kunmap_atomic(cpu_vaddr, KM_USER1);
  204. kunmap_atomic(gpu_vaddr, KM_USER0);
  205. return 0;
  206. }
  207. /**
  208. * This is the fast shmem pread path, which attempts to copy_from_user directly
  209. * from the backing pages of the object to the user's address space. On a
  210. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  211. */
  212. static int
  213. i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
  214. struct drm_i915_gem_pread *args,
  215. struct drm_file *file_priv)
  216. {
  217. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  218. ssize_t remain;
  219. loff_t offset, page_base;
  220. char __user *user_data;
  221. int page_offset, page_length;
  222. int ret;
  223. user_data = (char __user *) (uintptr_t) args->data_ptr;
  224. remain = args->size;
  225. mutex_lock(&dev->struct_mutex);
  226. ret = i915_gem_object_get_pages(obj);
  227. if (ret != 0)
  228. goto fail_unlock;
  229. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  230. args->size);
  231. if (ret != 0)
  232. goto fail_put_pages;
  233. obj_priv = obj->driver_private;
  234. offset = args->offset;
  235. while (remain > 0) {
  236. /* Operation in this page
  237. *
  238. * page_base = page offset within aperture
  239. * page_offset = offset within page
  240. * page_length = bytes to copy for this page
  241. */
  242. page_base = (offset & ~(PAGE_SIZE-1));
  243. page_offset = offset & (PAGE_SIZE-1);
  244. page_length = remain;
  245. if ((page_offset + remain) > PAGE_SIZE)
  246. page_length = PAGE_SIZE - page_offset;
  247. ret = fast_shmem_read(obj_priv->pages,
  248. page_base, page_offset,
  249. user_data, page_length);
  250. if (ret)
  251. goto fail_put_pages;
  252. remain -= page_length;
  253. user_data += page_length;
  254. offset += page_length;
  255. }
  256. fail_put_pages:
  257. i915_gem_object_put_pages(obj);
  258. fail_unlock:
  259. mutex_unlock(&dev->struct_mutex);
  260. return ret;
  261. }
  262. /**
  263. * This is the fallback shmem pread path, which allocates temporary storage
  264. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  265. * can copy out of the object's backing pages while holding the struct mutex
  266. * and not take page faults.
  267. */
  268. static int
  269. i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
  270. struct drm_i915_gem_pread *args,
  271. struct drm_file *file_priv)
  272. {
  273. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  274. struct mm_struct *mm = current->mm;
  275. struct page **user_pages;
  276. ssize_t remain;
  277. loff_t offset, pinned_pages, i;
  278. loff_t first_data_page, last_data_page, num_pages;
  279. int shmem_page_index, shmem_page_offset;
  280. int data_page_index, data_page_offset;
  281. int page_length;
  282. int ret;
  283. uint64_t data_ptr = args->data_ptr;
  284. int do_bit17_swizzling;
  285. remain = args->size;
  286. /* Pin the user pages containing the data. We can't fault while
  287. * holding the struct mutex, yet we want to hold it while
  288. * dereferencing the user data.
  289. */
  290. first_data_page = data_ptr / PAGE_SIZE;
  291. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  292. num_pages = last_data_page - first_data_page + 1;
  293. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  294. if (user_pages == NULL)
  295. return -ENOMEM;
  296. down_read(&mm->mmap_sem);
  297. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  298. num_pages, 1, 0, user_pages, NULL);
  299. up_read(&mm->mmap_sem);
  300. if (pinned_pages < num_pages) {
  301. ret = -EFAULT;
  302. goto fail_put_user_pages;
  303. }
  304. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  305. mutex_lock(&dev->struct_mutex);
  306. ret = i915_gem_object_get_pages(obj);
  307. if (ret != 0)
  308. goto fail_unlock;
  309. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  310. args->size);
  311. if (ret != 0)
  312. goto fail_put_pages;
  313. obj_priv = obj->driver_private;
  314. offset = args->offset;
  315. while (remain > 0) {
  316. /* Operation in this page
  317. *
  318. * shmem_page_index = page number within shmem file
  319. * shmem_page_offset = offset within page in shmem file
  320. * data_page_index = page number in get_user_pages return
  321. * data_page_offset = offset with data_page_index page.
  322. * page_length = bytes to copy for this page
  323. */
  324. shmem_page_index = offset / PAGE_SIZE;
  325. shmem_page_offset = offset & ~PAGE_MASK;
  326. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  327. data_page_offset = data_ptr & ~PAGE_MASK;
  328. page_length = remain;
  329. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  330. page_length = PAGE_SIZE - shmem_page_offset;
  331. if ((data_page_offset + page_length) > PAGE_SIZE)
  332. page_length = PAGE_SIZE - data_page_offset;
  333. if (do_bit17_swizzling) {
  334. ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  335. shmem_page_offset,
  336. user_pages[data_page_index],
  337. data_page_offset,
  338. page_length,
  339. 1);
  340. } else {
  341. ret = slow_shmem_copy(user_pages[data_page_index],
  342. data_page_offset,
  343. obj_priv->pages[shmem_page_index],
  344. shmem_page_offset,
  345. page_length);
  346. }
  347. if (ret)
  348. goto fail_put_pages;
  349. remain -= page_length;
  350. data_ptr += page_length;
  351. offset += page_length;
  352. }
  353. fail_put_pages:
  354. i915_gem_object_put_pages(obj);
  355. fail_unlock:
  356. mutex_unlock(&dev->struct_mutex);
  357. fail_put_user_pages:
  358. for (i = 0; i < pinned_pages; i++) {
  359. SetPageDirty(user_pages[i]);
  360. page_cache_release(user_pages[i]);
  361. }
  362. drm_free_large(user_pages);
  363. return ret;
  364. }
  365. /**
  366. * Reads data from the object referenced by handle.
  367. *
  368. * On error, the contents of *data are undefined.
  369. */
  370. int
  371. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  372. struct drm_file *file_priv)
  373. {
  374. struct drm_i915_gem_pread *args = data;
  375. struct drm_gem_object *obj;
  376. struct drm_i915_gem_object *obj_priv;
  377. int ret;
  378. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  379. if (obj == NULL)
  380. return -EBADF;
  381. obj_priv = obj->driver_private;
  382. /* Bounds check source.
  383. *
  384. * XXX: This could use review for overflow issues...
  385. */
  386. if (args->offset > obj->size || args->size > obj->size ||
  387. args->offset + args->size > obj->size) {
  388. drm_gem_object_unreference(obj);
  389. return -EINVAL;
  390. }
  391. if (i915_gem_object_needs_bit17_swizzle(obj)) {
  392. ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
  393. } else {
  394. ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
  395. if (ret != 0)
  396. ret = i915_gem_shmem_pread_slow(dev, obj, args,
  397. file_priv);
  398. }
  399. drm_gem_object_unreference(obj);
  400. return ret;
  401. }
  402. /* This is the fast write path which cannot handle
  403. * page faults in the source data
  404. */
  405. static inline int
  406. fast_user_write(struct io_mapping *mapping,
  407. loff_t page_base, int page_offset,
  408. char __user *user_data,
  409. int length)
  410. {
  411. char *vaddr_atomic;
  412. unsigned long unwritten;
  413. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  414. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  415. user_data, length);
  416. io_mapping_unmap_atomic(vaddr_atomic);
  417. if (unwritten)
  418. return -EFAULT;
  419. return 0;
  420. }
  421. /* Here's the write path which can sleep for
  422. * page faults
  423. */
  424. static inline int
  425. slow_kernel_write(struct io_mapping *mapping,
  426. loff_t gtt_base, int gtt_offset,
  427. struct page *user_page, int user_offset,
  428. int length)
  429. {
  430. char *src_vaddr, *dst_vaddr;
  431. unsigned long unwritten;
  432. dst_vaddr = io_mapping_map_atomic_wc(mapping, gtt_base);
  433. src_vaddr = kmap_atomic(user_page, KM_USER1);
  434. unwritten = __copy_from_user_inatomic_nocache(dst_vaddr + gtt_offset,
  435. src_vaddr + user_offset,
  436. length);
  437. kunmap_atomic(src_vaddr, KM_USER1);
  438. io_mapping_unmap_atomic(dst_vaddr);
  439. if (unwritten)
  440. return -EFAULT;
  441. return 0;
  442. }
  443. static inline int
  444. fast_shmem_write(struct page **pages,
  445. loff_t page_base, int page_offset,
  446. char __user *data,
  447. int length)
  448. {
  449. char __iomem *vaddr;
  450. unsigned long unwritten;
  451. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  452. if (vaddr == NULL)
  453. return -ENOMEM;
  454. unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
  455. kunmap_atomic(vaddr, KM_USER0);
  456. if (unwritten)
  457. return -EFAULT;
  458. return 0;
  459. }
  460. /**
  461. * This is the fast pwrite path, where we copy the data directly from the
  462. * user into the GTT, uncached.
  463. */
  464. static int
  465. i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  466. struct drm_i915_gem_pwrite *args,
  467. struct drm_file *file_priv)
  468. {
  469. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  470. drm_i915_private_t *dev_priv = dev->dev_private;
  471. ssize_t remain;
  472. loff_t offset, page_base;
  473. char __user *user_data;
  474. int page_offset, page_length;
  475. int ret;
  476. user_data = (char __user *) (uintptr_t) args->data_ptr;
  477. remain = args->size;
  478. if (!access_ok(VERIFY_READ, user_data, remain))
  479. return -EFAULT;
  480. mutex_lock(&dev->struct_mutex);
  481. ret = i915_gem_object_pin(obj, 0);
  482. if (ret) {
  483. mutex_unlock(&dev->struct_mutex);
  484. return ret;
  485. }
  486. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  487. if (ret)
  488. goto fail;
  489. obj_priv = obj->driver_private;
  490. offset = obj_priv->gtt_offset + args->offset;
  491. while (remain > 0) {
  492. /* Operation in this page
  493. *
  494. * page_base = page offset within aperture
  495. * page_offset = offset within page
  496. * page_length = bytes to copy for this page
  497. */
  498. page_base = (offset & ~(PAGE_SIZE-1));
  499. page_offset = offset & (PAGE_SIZE-1);
  500. page_length = remain;
  501. if ((page_offset + remain) > PAGE_SIZE)
  502. page_length = PAGE_SIZE - page_offset;
  503. ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
  504. page_offset, user_data, page_length);
  505. /* If we get a fault while copying data, then (presumably) our
  506. * source page isn't available. Return the error and we'll
  507. * retry in the slow path.
  508. */
  509. if (ret)
  510. goto fail;
  511. remain -= page_length;
  512. user_data += page_length;
  513. offset += page_length;
  514. }
  515. fail:
  516. i915_gem_object_unpin(obj);
  517. mutex_unlock(&dev->struct_mutex);
  518. return ret;
  519. }
  520. /**
  521. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  522. * the memory and maps it using kmap_atomic for copying.
  523. *
  524. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  525. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  526. */
  527. static int
  528. i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  529. struct drm_i915_gem_pwrite *args,
  530. struct drm_file *file_priv)
  531. {
  532. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  533. drm_i915_private_t *dev_priv = dev->dev_private;
  534. ssize_t remain;
  535. loff_t gtt_page_base, offset;
  536. loff_t first_data_page, last_data_page, num_pages;
  537. loff_t pinned_pages, i;
  538. struct page **user_pages;
  539. struct mm_struct *mm = current->mm;
  540. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  541. int ret;
  542. uint64_t data_ptr = args->data_ptr;
  543. remain = args->size;
  544. /* Pin the user pages containing the data. We can't fault while
  545. * holding the struct mutex, and all of the pwrite implementations
  546. * want to hold it while dereferencing the user data.
  547. */
  548. first_data_page = data_ptr / PAGE_SIZE;
  549. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  550. num_pages = last_data_page - first_data_page + 1;
  551. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  552. if (user_pages == NULL)
  553. return -ENOMEM;
  554. down_read(&mm->mmap_sem);
  555. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  556. num_pages, 0, 0, user_pages, NULL);
  557. up_read(&mm->mmap_sem);
  558. if (pinned_pages < num_pages) {
  559. ret = -EFAULT;
  560. goto out_unpin_pages;
  561. }
  562. mutex_lock(&dev->struct_mutex);
  563. ret = i915_gem_object_pin(obj, 0);
  564. if (ret)
  565. goto out_unlock;
  566. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  567. if (ret)
  568. goto out_unpin_object;
  569. obj_priv = obj->driver_private;
  570. offset = obj_priv->gtt_offset + args->offset;
  571. while (remain > 0) {
  572. /* Operation in this page
  573. *
  574. * gtt_page_base = page offset within aperture
  575. * gtt_page_offset = offset within page in aperture
  576. * data_page_index = page number in get_user_pages return
  577. * data_page_offset = offset with data_page_index page.
  578. * page_length = bytes to copy for this page
  579. */
  580. gtt_page_base = offset & PAGE_MASK;
  581. gtt_page_offset = offset & ~PAGE_MASK;
  582. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  583. data_page_offset = data_ptr & ~PAGE_MASK;
  584. page_length = remain;
  585. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  586. page_length = PAGE_SIZE - gtt_page_offset;
  587. if ((data_page_offset + page_length) > PAGE_SIZE)
  588. page_length = PAGE_SIZE - data_page_offset;
  589. ret = slow_kernel_write(dev_priv->mm.gtt_mapping,
  590. gtt_page_base, gtt_page_offset,
  591. user_pages[data_page_index],
  592. data_page_offset,
  593. page_length);
  594. /* If we get a fault while copying data, then (presumably) our
  595. * source page isn't available. Return the error and we'll
  596. * retry in the slow path.
  597. */
  598. if (ret)
  599. goto out_unpin_object;
  600. remain -= page_length;
  601. offset += page_length;
  602. data_ptr += page_length;
  603. }
  604. out_unpin_object:
  605. i915_gem_object_unpin(obj);
  606. out_unlock:
  607. mutex_unlock(&dev->struct_mutex);
  608. out_unpin_pages:
  609. for (i = 0; i < pinned_pages; i++)
  610. page_cache_release(user_pages[i]);
  611. drm_free_large(user_pages);
  612. return ret;
  613. }
  614. /**
  615. * This is the fast shmem pwrite path, which attempts to directly
  616. * copy_from_user into the kmapped pages backing the object.
  617. */
  618. static int
  619. i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  620. struct drm_i915_gem_pwrite *args,
  621. struct drm_file *file_priv)
  622. {
  623. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  624. ssize_t remain;
  625. loff_t offset, page_base;
  626. char __user *user_data;
  627. int page_offset, page_length;
  628. int ret;
  629. user_data = (char __user *) (uintptr_t) args->data_ptr;
  630. remain = args->size;
  631. mutex_lock(&dev->struct_mutex);
  632. ret = i915_gem_object_get_pages(obj);
  633. if (ret != 0)
  634. goto fail_unlock;
  635. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  636. if (ret != 0)
  637. goto fail_put_pages;
  638. obj_priv = obj->driver_private;
  639. offset = args->offset;
  640. obj_priv->dirty = 1;
  641. while (remain > 0) {
  642. /* Operation in this page
  643. *
  644. * page_base = page offset within aperture
  645. * page_offset = offset within page
  646. * page_length = bytes to copy for this page
  647. */
  648. page_base = (offset & ~(PAGE_SIZE-1));
  649. page_offset = offset & (PAGE_SIZE-1);
  650. page_length = remain;
  651. if ((page_offset + remain) > PAGE_SIZE)
  652. page_length = PAGE_SIZE - page_offset;
  653. ret = fast_shmem_write(obj_priv->pages,
  654. page_base, page_offset,
  655. user_data, page_length);
  656. if (ret)
  657. goto fail_put_pages;
  658. remain -= page_length;
  659. user_data += page_length;
  660. offset += page_length;
  661. }
  662. fail_put_pages:
  663. i915_gem_object_put_pages(obj);
  664. fail_unlock:
  665. mutex_unlock(&dev->struct_mutex);
  666. return ret;
  667. }
  668. /**
  669. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  670. * the memory and maps it using kmap_atomic for copying.
  671. *
  672. * This avoids taking mmap_sem for faulting on the user's address while the
  673. * struct_mutex is held.
  674. */
  675. static int
  676. i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  677. struct drm_i915_gem_pwrite *args,
  678. struct drm_file *file_priv)
  679. {
  680. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  681. struct mm_struct *mm = current->mm;
  682. struct page **user_pages;
  683. ssize_t remain;
  684. loff_t offset, pinned_pages, i;
  685. loff_t first_data_page, last_data_page, num_pages;
  686. int shmem_page_index, shmem_page_offset;
  687. int data_page_index, data_page_offset;
  688. int page_length;
  689. int ret;
  690. uint64_t data_ptr = args->data_ptr;
  691. int do_bit17_swizzling;
  692. remain = args->size;
  693. /* Pin the user pages containing the data. We can't fault while
  694. * holding the struct mutex, and all of the pwrite implementations
  695. * want to hold it while dereferencing the user data.
  696. */
  697. first_data_page = data_ptr / PAGE_SIZE;
  698. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  699. num_pages = last_data_page - first_data_page + 1;
  700. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  701. if (user_pages == NULL)
  702. return -ENOMEM;
  703. down_read(&mm->mmap_sem);
  704. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  705. num_pages, 0, 0, user_pages, NULL);
  706. up_read(&mm->mmap_sem);
  707. if (pinned_pages < num_pages) {
  708. ret = -EFAULT;
  709. goto fail_put_user_pages;
  710. }
  711. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  712. mutex_lock(&dev->struct_mutex);
  713. ret = i915_gem_object_get_pages(obj);
  714. if (ret != 0)
  715. goto fail_unlock;
  716. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  717. if (ret != 0)
  718. goto fail_put_pages;
  719. obj_priv = obj->driver_private;
  720. offset = args->offset;
  721. obj_priv->dirty = 1;
  722. while (remain > 0) {
  723. /* Operation in this page
  724. *
  725. * shmem_page_index = page number within shmem file
  726. * shmem_page_offset = offset within page in shmem file
  727. * data_page_index = page number in get_user_pages return
  728. * data_page_offset = offset with data_page_index page.
  729. * page_length = bytes to copy for this page
  730. */
  731. shmem_page_index = offset / PAGE_SIZE;
  732. shmem_page_offset = offset & ~PAGE_MASK;
  733. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  734. data_page_offset = data_ptr & ~PAGE_MASK;
  735. page_length = remain;
  736. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  737. page_length = PAGE_SIZE - shmem_page_offset;
  738. if ((data_page_offset + page_length) > PAGE_SIZE)
  739. page_length = PAGE_SIZE - data_page_offset;
  740. if (do_bit17_swizzling) {
  741. ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  742. shmem_page_offset,
  743. user_pages[data_page_index],
  744. data_page_offset,
  745. page_length,
  746. 0);
  747. } else {
  748. ret = slow_shmem_copy(obj_priv->pages[shmem_page_index],
  749. shmem_page_offset,
  750. user_pages[data_page_index],
  751. data_page_offset,
  752. page_length);
  753. }
  754. if (ret)
  755. goto fail_put_pages;
  756. remain -= page_length;
  757. data_ptr += page_length;
  758. offset += page_length;
  759. }
  760. fail_put_pages:
  761. i915_gem_object_put_pages(obj);
  762. fail_unlock:
  763. mutex_unlock(&dev->struct_mutex);
  764. fail_put_user_pages:
  765. for (i = 0; i < pinned_pages; i++)
  766. page_cache_release(user_pages[i]);
  767. drm_free_large(user_pages);
  768. return ret;
  769. }
  770. /**
  771. * Writes data to the object referenced by handle.
  772. *
  773. * On error, the contents of the buffer that were to be modified are undefined.
  774. */
  775. int
  776. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  777. struct drm_file *file_priv)
  778. {
  779. struct drm_i915_gem_pwrite *args = data;
  780. struct drm_gem_object *obj;
  781. struct drm_i915_gem_object *obj_priv;
  782. int ret = 0;
  783. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  784. if (obj == NULL)
  785. return -EBADF;
  786. obj_priv = obj->driver_private;
  787. /* Bounds check destination.
  788. *
  789. * XXX: This could use review for overflow issues...
  790. */
  791. if (args->offset > obj->size || args->size > obj->size ||
  792. args->offset + args->size > obj->size) {
  793. drm_gem_object_unreference(obj);
  794. return -EINVAL;
  795. }
  796. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  797. * it would end up going through the fenced access, and we'll get
  798. * different detiling behavior between reading and writing.
  799. * pread/pwrite currently are reading and writing from the CPU
  800. * perspective, requiring manual detiling by the client.
  801. */
  802. if (obj_priv->phys_obj)
  803. ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
  804. else if (obj_priv->tiling_mode == I915_TILING_NONE &&
  805. dev->gtt_total != 0) {
  806. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
  807. if (ret == -EFAULT) {
  808. ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
  809. file_priv);
  810. }
  811. } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
  812. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
  813. } else {
  814. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
  815. if (ret == -EFAULT) {
  816. ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
  817. file_priv);
  818. }
  819. }
  820. #if WATCH_PWRITE
  821. if (ret)
  822. DRM_INFO("pwrite failed %d\n", ret);
  823. #endif
  824. drm_gem_object_unreference(obj);
  825. return ret;
  826. }
  827. /**
  828. * Called when user space prepares to use an object with the CPU, either
  829. * through the mmap ioctl's mapping or a GTT mapping.
  830. */
  831. int
  832. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  833. struct drm_file *file_priv)
  834. {
  835. struct drm_i915_private *dev_priv = dev->dev_private;
  836. struct drm_i915_gem_set_domain *args = data;
  837. struct drm_gem_object *obj;
  838. uint32_t read_domains = args->read_domains;
  839. uint32_t write_domain = args->write_domain;
  840. int ret;
  841. if (!(dev->driver->driver_features & DRIVER_GEM))
  842. return -ENODEV;
  843. /* Only handle setting domains to types used by the CPU. */
  844. if (write_domain & I915_GEM_GPU_DOMAINS)
  845. return -EINVAL;
  846. if (read_domains & I915_GEM_GPU_DOMAINS)
  847. return -EINVAL;
  848. /* Having something in the write domain implies it's in the read
  849. * domain, and only that read domain. Enforce that in the request.
  850. */
  851. if (write_domain != 0 && read_domains != write_domain)
  852. return -EINVAL;
  853. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  854. if (obj == NULL)
  855. return -EBADF;
  856. mutex_lock(&dev->struct_mutex);
  857. #if WATCH_BUF
  858. DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
  859. obj, obj->size, read_domains, write_domain);
  860. #endif
  861. if (read_domains & I915_GEM_DOMAIN_GTT) {
  862. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  863. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  864. /* Update the LRU on the fence for the CPU access that's
  865. * about to occur.
  866. */
  867. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  868. list_move_tail(&obj_priv->fence_list,
  869. &dev_priv->mm.fence_list);
  870. }
  871. /* Silently promote "you're not bound, there was nothing to do"
  872. * to success, since the client was just asking us to
  873. * make sure everything was done.
  874. */
  875. if (ret == -EINVAL)
  876. ret = 0;
  877. } else {
  878. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  879. }
  880. drm_gem_object_unreference(obj);
  881. mutex_unlock(&dev->struct_mutex);
  882. return ret;
  883. }
  884. /**
  885. * Called when user space has done writes to this buffer
  886. */
  887. int
  888. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  889. struct drm_file *file_priv)
  890. {
  891. struct drm_i915_gem_sw_finish *args = data;
  892. struct drm_gem_object *obj;
  893. struct drm_i915_gem_object *obj_priv;
  894. int ret = 0;
  895. if (!(dev->driver->driver_features & DRIVER_GEM))
  896. return -ENODEV;
  897. mutex_lock(&dev->struct_mutex);
  898. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  899. if (obj == NULL) {
  900. mutex_unlock(&dev->struct_mutex);
  901. return -EBADF;
  902. }
  903. #if WATCH_BUF
  904. DRM_INFO("%s: sw_finish %d (%p %zd)\n",
  905. __func__, args->handle, obj, obj->size);
  906. #endif
  907. obj_priv = obj->driver_private;
  908. /* Pinned buffers may be scanout, so flush the cache */
  909. if (obj_priv->pin_count)
  910. i915_gem_object_flush_cpu_write_domain(obj);
  911. drm_gem_object_unreference(obj);
  912. mutex_unlock(&dev->struct_mutex);
  913. return ret;
  914. }
  915. /**
  916. * Maps the contents of an object, returning the address it is mapped
  917. * into.
  918. *
  919. * While the mapping holds a reference on the contents of the object, it doesn't
  920. * imply a ref on the object itself.
  921. */
  922. int
  923. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  924. struct drm_file *file_priv)
  925. {
  926. struct drm_i915_gem_mmap *args = data;
  927. struct drm_gem_object *obj;
  928. loff_t offset;
  929. unsigned long addr;
  930. if (!(dev->driver->driver_features & DRIVER_GEM))
  931. return -ENODEV;
  932. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  933. if (obj == NULL)
  934. return -EBADF;
  935. offset = args->offset;
  936. down_write(&current->mm->mmap_sem);
  937. addr = do_mmap(obj->filp, 0, args->size,
  938. PROT_READ | PROT_WRITE, MAP_SHARED,
  939. args->offset);
  940. up_write(&current->mm->mmap_sem);
  941. mutex_lock(&dev->struct_mutex);
  942. drm_gem_object_unreference(obj);
  943. mutex_unlock(&dev->struct_mutex);
  944. if (IS_ERR((void *)addr))
  945. return addr;
  946. args->addr_ptr = (uint64_t) addr;
  947. return 0;
  948. }
  949. /**
  950. * i915_gem_fault - fault a page into the GTT
  951. * vma: VMA in question
  952. * vmf: fault info
  953. *
  954. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  955. * from userspace. The fault handler takes care of binding the object to
  956. * the GTT (if needed), allocating and programming a fence register (again,
  957. * only if needed based on whether the old reg is still valid or the object
  958. * is tiled) and inserting a new PTE into the faulting process.
  959. *
  960. * Note that the faulting process may involve evicting existing objects
  961. * from the GTT and/or fence registers to make room. So performance may
  962. * suffer if the GTT working set is large or there are few fence registers
  963. * left.
  964. */
  965. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  966. {
  967. struct drm_gem_object *obj = vma->vm_private_data;
  968. struct drm_device *dev = obj->dev;
  969. struct drm_i915_private *dev_priv = dev->dev_private;
  970. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  971. pgoff_t page_offset;
  972. unsigned long pfn;
  973. int ret = 0;
  974. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  975. /* We don't use vmf->pgoff since that has the fake offset */
  976. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  977. PAGE_SHIFT;
  978. /* Now bind it into the GTT if needed */
  979. mutex_lock(&dev->struct_mutex);
  980. if (!obj_priv->gtt_space) {
  981. ret = i915_gem_object_bind_to_gtt(obj, obj_priv->gtt_alignment);
  982. if (ret) {
  983. mutex_unlock(&dev->struct_mutex);
  984. return VM_FAULT_SIGBUS;
  985. }
  986. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  987. if (ret) {
  988. mutex_unlock(&dev->struct_mutex);
  989. return VM_FAULT_SIGBUS;
  990. }
  991. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  992. }
  993. /* Need a new fence register? */
  994. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  995. ret = i915_gem_object_get_fence_reg(obj);
  996. if (ret) {
  997. mutex_unlock(&dev->struct_mutex);
  998. return VM_FAULT_SIGBUS;
  999. }
  1000. }
  1001. pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
  1002. page_offset;
  1003. /* Finally, remap it using the new GTT offset */
  1004. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1005. mutex_unlock(&dev->struct_mutex);
  1006. switch (ret) {
  1007. case -ENOMEM:
  1008. case -EAGAIN:
  1009. return VM_FAULT_OOM;
  1010. case -EFAULT:
  1011. case -EINVAL:
  1012. return VM_FAULT_SIGBUS;
  1013. default:
  1014. return VM_FAULT_NOPAGE;
  1015. }
  1016. }
  1017. /**
  1018. * i915_gem_create_mmap_offset - create a fake mmap offset for an object
  1019. * @obj: obj in question
  1020. *
  1021. * GEM memory mapping works by handing back to userspace a fake mmap offset
  1022. * it can use in a subsequent mmap(2) call. The DRM core code then looks
  1023. * up the object based on the offset and sets up the various memory mapping
  1024. * structures.
  1025. *
  1026. * This routine allocates and attaches a fake offset for @obj.
  1027. */
  1028. static int
  1029. i915_gem_create_mmap_offset(struct drm_gem_object *obj)
  1030. {
  1031. struct drm_device *dev = obj->dev;
  1032. struct drm_gem_mm *mm = dev->mm_private;
  1033. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1034. struct drm_map_list *list;
  1035. struct drm_local_map *map;
  1036. int ret = 0;
  1037. /* Set the object up for mmap'ing */
  1038. list = &obj->map_list;
  1039. list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
  1040. if (!list->map)
  1041. return -ENOMEM;
  1042. map = list->map;
  1043. map->type = _DRM_GEM;
  1044. map->size = obj->size;
  1045. map->handle = obj;
  1046. /* Get a DRM GEM mmap offset allocated... */
  1047. list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
  1048. obj->size / PAGE_SIZE, 0, 0);
  1049. if (!list->file_offset_node) {
  1050. DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
  1051. ret = -ENOMEM;
  1052. goto out_free_list;
  1053. }
  1054. list->file_offset_node = drm_mm_get_block(list->file_offset_node,
  1055. obj->size / PAGE_SIZE, 0);
  1056. if (!list->file_offset_node) {
  1057. ret = -ENOMEM;
  1058. goto out_free_list;
  1059. }
  1060. list->hash.key = list->file_offset_node->start;
  1061. if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
  1062. DRM_ERROR("failed to add to map hash\n");
  1063. goto out_free_mm;
  1064. }
  1065. /* By now we should be all set, any drm_mmap request on the offset
  1066. * below will get to our mmap & fault handler */
  1067. obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
  1068. return 0;
  1069. out_free_mm:
  1070. drm_mm_put_block(list->file_offset_node);
  1071. out_free_list:
  1072. kfree(list->map);
  1073. return ret;
  1074. }
  1075. /**
  1076. * i915_gem_release_mmap - remove physical page mappings
  1077. * @obj: obj in question
  1078. *
  1079. * Preserve the reservation of the mmaping with the DRM core code, but
  1080. * relinquish ownership of the pages back to the system.
  1081. *
  1082. * It is vital that we remove the page mapping if we have mapped a tiled
  1083. * object through the GTT and then lose the fence register due to
  1084. * resource pressure. Similarly if the object has been moved out of the
  1085. * aperture, than pages mapped into userspace must be revoked. Removing the
  1086. * mapping will then trigger a page fault on the next user access, allowing
  1087. * fixup by i915_gem_fault().
  1088. */
  1089. void
  1090. i915_gem_release_mmap(struct drm_gem_object *obj)
  1091. {
  1092. struct drm_device *dev = obj->dev;
  1093. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1094. if (dev->dev_mapping)
  1095. unmap_mapping_range(dev->dev_mapping,
  1096. obj_priv->mmap_offset, obj->size, 1);
  1097. }
  1098. static void
  1099. i915_gem_free_mmap_offset(struct drm_gem_object *obj)
  1100. {
  1101. struct drm_device *dev = obj->dev;
  1102. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1103. struct drm_gem_mm *mm = dev->mm_private;
  1104. struct drm_map_list *list;
  1105. list = &obj->map_list;
  1106. drm_ht_remove_item(&mm->offset_hash, &list->hash);
  1107. if (list->file_offset_node) {
  1108. drm_mm_put_block(list->file_offset_node);
  1109. list->file_offset_node = NULL;
  1110. }
  1111. if (list->map) {
  1112. kfree(list->map);
  1113. list->map = NULL;
  1114. }
  1115. obj_priv->mmap_offset = 0;
  1116. }
  1117. /**
  1118. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1119. * @obj: object to check
  1120. *
  1121. * Return the required GTT alignment for an object, taking into account
  1122. * potential fence register mapping if needed.
  1123. */
  1124. static uint32_t
  1125. i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
  1126. {
  1127. struct drm_device *dev = obj->dev;
  1128. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1129. int start, i;
  1130. /*
  1131. * Minimum alignment is 4k (GTT page size), but might be greater
  1132. * if a fence register is needed for the object.
  1133. */
  1134. if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE)
  1135. return 4096;
  1136. /*
  1137. * Previous chips need to be aligned to the size of the smallest
  1138. * fence register that can contain the object.
  1139. */
  1140. if (IS_I9XX(dev))
  1141. start = 1024*1024;
  1142. else
  1143. start = 512*1024;
  1144. for (i = start; i < obj->size; i <<= 1)
  1145. ;
  1146. return i;
  1147. }
  1148. /**
  1149. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1150. * @dev: DRM device
  1151. * @data: GTT mapping ioctl data
  1152. * @file_priv: GEM object info
  1153. *
  1154. * Simply returns the fake offset to userspace so it can mmap it.
  1155. * The mmap call will end up in drm_gem_mmap(), which will set things
  1156. * up so we can get faults in the handler above.
  1157. *
  1158. * The fault handler will take care of binding the object into the GTT
  1159. * (since it may have been evicted to make room for something), allocating
  1160. * a fence register, and mapping the appropriate aperture address into
  1161. * userspace.
  1162. */
  1163. int
  1164. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1165. struct drm_file *file_priv)
  1166. {
  1167. struct drm_i915_gem_mmap_gtt *args = data;
  1168. struct drm_i915_private *dev_priv = dev->dev_private;
  1169. struct drm_gem_object *obj;
  1170. struct drm_i915_gem_object *obj_priv;
  1171. int ret;
  1172. if (!(dev->driver->driver_features & DRIVER_GEM))
  1173. return -ENODEV;
  1174. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  1175. if (obj == NULL)
  1176. return -EBADF;
  1177. mutex_lock(&dev->struct_mutex);
  1178. obj_priv = obj->driver_private;
  1179. if (!obj_priv->mmap_offset) {
  1180. ret = i915_gem_create_mmap_offset(obj);
  1181. if (ret) {
  1182. drm_gem_object_unreference(obj);
  1183. mutex_unlock(&dev->struct_mutex);
  1184. return ret;
  1185. }
  1186. }
  1187. args->offset = obj_priv->mmap_offset;
  1188. obj_priv->gtt_alignment = i915_gem_get_gtt_alignment(obj);
  1189. /* Make sure the alignment is correct for fence regs etc */
  1190. if (obj_priv->agp_mem &&
  1191. (obj_priv->gtt_offset & (obj_priv->gtt_alignment - 1))) {
  1192. drm_gem_object_unreference(obj);
  1193. mutex_unlock(&dev->struct_mutex);
  1194. return -EINVAL;
  1195. }
  1196. /*
  1197. * Pull it into the GTT so that we have a page list (makes the
  1198. * initial fault faster and any subsequent flushing possible).
  1199. */
  1200. if (!obj_priv->agp_mem) {
  1201. ret = i915_gem_object_bind_to_gtt(obj, obj_priv->gtt_alignment);
  1202. if (ret) {
  1203. drm_gem_object_unreference(obj);
  1204. mutex_unlock(&dev->struct_mutex);
  1205. return ret;
  1206. }
  1207. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1208. }
  1209. drm_gem_object_unreference(obj);
  1210. mutex_unlock(&dev->struct_mutex);
  1211. return 0;
  1212. }
  1213. void
  1214. i915_gem_object_put_pages(struct drm_gem_object *obj)
  1215. {
  1216. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1217. int page_count = obj->size / PAGE_SIZE;
  1218. int i;
  1219. BUG_ON(obj_priv->pages_refcount == 0);
  1220. if (--obj_priv->pages_refcount != 0)
  1221. return;
  1222. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1223. i915_gem_object_save_bit_17_swizzle(obj);
  1224. for (i = 0; i < page_count; i++)
  1225. if (obj_priv->pages[i] != NULL) {
  1226. if (obj_priv->dirty)
  1227. set_page_dirty(obj_priv->pages[i]);
  1228. mark_page_accessed(obj_priv->pages[i]);
  1229. page_cache_release(obj_priv->pages[i]);
  1230. }
  1231. obj_priv->dirty = 0;
  1232. drm_free_large(obj_priv->pages);
  1233. obj_priv->pages = NULL;
  1234. }
  1235. static void
  1236. i915_gem_object_move_to_active(struct drm_gem_object *obj, uint32_t seqno)
  1237. {
  1238. struct drm_device *dev = obj->dev;
  1239. drm_i915_private_t *dev_priv = dev->dev_private;
  1240. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1241. /* Add a reference if we're newly entering the active list. */
  1242. if (!obj_priv->active) {
  1243. drm_gem_object_reference(obj);
  1244. obj_priv->active = 1;
  1245. }
  1246. /* Move from whatever list we were on to the tail of execution. */
  1247. spin_lock(&dev_priv->mm.active_list_lock);
  1248. list_move_tail(&obj_priv->list,
  1249. &dev_priv->mm.active_list);
  1250. spin_unlock(&dev_priv->mm.active_list_lock);
  1251. obj_priv->last_rendering_seqno = seqno;
  1252. }
  1253. static void
  1254. i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
  1255. {
  1256. struct drm_device *dev = obj->dev;
  1257. drm_i915_private_t *dev_priv = dev->dev_private;
  1258. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1259. BUG_ON(!obj_priv->active);
  1260. list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
  1261. obj_priv->last_rendering_seqno = 0;
  1262. }
  1263. static void
  1264. i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
  1265. {
  1266. struct drm_device *dev = obj->dev;
  1267. drm_i915_private_t *dev_priv = dev->dev_private;
  1268. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1269. i915_verify_inactive(dev, __FILE__, __LINE__);
  1270. if (obj_priv->pin_count != 0)
  1271. list_del_init(&obj_priv->list);
  1272. else
  1273. list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1274. obj_priv->last_rendering_seqno = 0;
  1275. if (obj_priv->active) {
  1276. obj_priv->active = 0;
  1277. drm_gem_object_unreference(obj);
  1278. }
  1279. i915_verify_inactive(dev, __FILE__, __LINE__);
  1280. }
  1281. /**
  1282. * Creates a new sequence number, emitting a write of it to the status page
  1283. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  1284. *
  1285. * Must be called with struct_lock held.
  1286. *
  1287. * Returned sequence numbers are nonzero on success.
  1288. */
  1289. static uint32_t
  1290. i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
  1291. uint32_t flush_domains)
  1292. {
  1293. drm_i915_private_t *dev_priv = dev->dev_private;
  1294. struct drm_i915_file_private *i915_file_priv = NULL;
  1295. struct drm_i915_gem_request *request;
  1296. uint32_t seqno;
  1297. int was_empty;
  1298. RING_LOCALS;
  1299. if (file_priv != NULL)
  1300. i915_file_priv = file_priv->driver_priv;
  1301. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1302. if (request == NULL)
  1303. return 0;
  1304. /* Grab the seqno we're going to make this request be, and bump the
  1305. * next (skipping 0 so it can be the reserved no-seqno value).
  1306. */
  1307. seqno = dev_priv->mm.next_gem_seqno;
  1308. dev_priv->mm.next_gem_seqno++;
  1309. if (dev_priv->mm.next_gem_seqno == 0)
  1310. dev_priv->mm.next_gem_seqno++;
  1311. BEGIN_LP_RING(4);
  1312. OUT_RING(MI_STORE_DWORD_INDEX);
  1313. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1314. OUT_RING(seqno);
  1315. OUT_RING(MI_USER_INTERRUPT);
  1316. ADVANCE_LP_RING();
  1317. DRM_DEBUG("%d\n", seqno);
  1318. request->seqno = seqno;
  1319. request->emitted_jiffies = jiffies;
  1320. was_empty = list_empty(&dev_priv->mm.request_list);
  1321. list_add_tail(&request->list, &dev_priv->mm.request_list);
  1322. if (i915_file_priv) {
  1323. list_add_tail(&request->client_list,
  1324. &i915_file_priv->mm.request_list);
  1325. } else {
  1326. INIT_LIST_HEAD(&request->client_list);
  1327. }
  1328. /* Associate any objects on the flushing list matching the write
  1329. * domain we're flushing with our flush.
  1330. */
  1331. if (flush_domains != 0) {
  1332. struct drm_i915_gem_object *obj_priv, *next;
  1333. list_for_each_entry_safe(obj_priv, next,
  1334. &dev_priv->mm.flushing_list, list) {
  1335. struct drm_gem_object *obj = obj_priv->obj;
  1336. if ((obj->write_domain & flush_domains) ==
  1337. obj->write_domain) {
  1338. obj->write_domain = 0;
  1339. i915_gem_object_move_to_active(obj, seqno);
  1340. }
  1341. }
  1342. }
  1343. if (was_empty && !dev_priv->mm.suspended)
  1344. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1345. return seqno;
  1346. }
  1347. /**
  1348. * Command execution barrier
  1349. *
  1350. * Ensures that all commands in the ring are finished
  1351. * before signalling the CPU
  1352. */
  1353. static uint32_t
  1354. i915_retire_commands(struct drm_device *dev)
  1355. {
  1356. drm_i915_private_t *dev_priv = dev->dev_private;
  1357. uint32_t cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  1358. uint32_t flush_domains = 0;
  1359. RING_LOCALS;
  1360. /* The sampler always gets flushed on i965 (sigh) */
  1361. if (IS_I965G(dev))
  1362. flush_domains |= I915_GEM_DOMAIN_SAMPLER;
  1363. BEGIN_LP_RING(2);
  1364. OUT_RING(cmd);
  1365. OUT_RING(0); /* noop */
  1366. ADVANCE_LP_RING();
  1367. return flush_domains;
  1368. }
  1369. /**
  1370. * Moves buffers associated only with the given active seqno from the active
  1371. * to inactive list, potentially freeing them.
  1372. */
  1373. static void
  1374. i915_gem_retire_request(struct drm_device *dev,
  1375. struct drm_i915_gem_request *request)
  1376. {
  1377. drm_i915_private_t *dev_priv = dev->dev_private;
  1378. /* Move any buffers on the active list that are no longer referenced
  1379. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1380. */
  1381. spin_lock(&dev_priv->mm.active_list_lock);
  1382. while (!list_empty(&dev_priv->mm.active_list)) {
  1383. struct drm_gem_object *obj;
  1384. struct drm_i915_gem_object *obj_priv;
  1385. obj_priv = list_first_entry(&dev_priv->mm.active_list,
  1386. struct drm_i915_gem_object,
  1387. list);
  1388. obj = obj_priv->obj;
  1389. /* If the seqno being retired doesn't match the oldest in the
  1390. * list, then the oldest in the list must still be newer than
  1391. * this seqno.
  1392. */
  1393. if (obj_priv->last_rendering_seqno != request->seqno)
  1394. goto out;
  1395. #if WATCH_LRU
  1396. DRM_INFO("%s: retire %d moves to inactive list %p\n",
  1397. __func__, request->seqno, obj);
  1398. #endif
  1399. if (obj->write_domain != 0)
  1400. i915_gem_object_move_to_flushing(obj);
  1401. else {
  1402. /* Take a reference on the object so it won't be
  1403. * freed while the spinlock is held. The list
  1404. * protection for this spinlock is safe when breaking
  1405. * the lock like this since the next thing we do
  1406. * is just get the head of the list again.
  1407. */
  1408. drm_gem_object_reference(obj);
  1409. i915_gem_object_move_to_inactive(obj);
  1410. spin_unlock(&dev_priv->mm.active_list_lock);
  1411. drm_gem_object_unreference(obj);
  1412. spin_lock(&dev_priv->mm.active_list_lock);
  1413. }
  1414. }
  1415. out:
  1416. spin_unlock(&dev_priv->mm.active_list_lock);
  1417. }
  1418. /**
  1419. * Returns true if seq1 is later than seq2.
  1420. */
  1421. static int
  1422. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1423. {
  1424. return (int32_t)(seq1 - seq2) >= 0;
  1425. }
  1426. uint32_t
  1427. i915_get_gem_seqno(struct drm_device *dev)
  1428. {
  1429. drm_i915_private_t *dev_priv = dev->dev_private;
  1430. return READ_HWSP(dev_priv, I915_GEM_HWS_INDEX);
  1431. }
  1432. /**
  1433. * This function clears the request list as sequence numbers are passed.
  1434. */
  1435. void
  1436. i915_gem_retire_requests(struct drm_device *dev)
  1437. {
  1438. drm_i915_private_t *dev_priv = dev->dev_private;
  1439. uint32_t seqno;
  1440. if (!dev_priv->hw_status_page)
  1441. return;
  1442. seqno = i915_get_gem_seqno(dev);
  1443. while (!list_empty(&dev_priv->mm.request_list)) {
  1444. struct drm_i915_gem_request *request;
  1445. uint32_t retiring_seqno;
  1446. request = list_first_entry(&dev_priv->mm.request_list,
  1447. struct drm_i915_gem_request,
  1448. list);
  1449. retiring_seqno = request->seqno;
  1450. if (i915_seqno_passed(seqno, retiring_seqno) ||
  1451. dev_priv->mm.wedged) {
  1452. i915_gem_retire_request(dev, request);
  1453. list_del(&request->list);
  1454. list_del(&request->client_list);
  1455. kfree(request);
  1456. } else
  1457. break;
  1458. }
  1459. }
  1460. void
  1461. i915_gem_retire_work_handler(struct work_struct *work)
  1462. {
  1463. drm_i915_private_t *dev_priv;
  1464. struct drm_device *dev;
  1465. dev_priv = container_of(work, drm_i915_private_t,
  1466. mm.retire_work.work);
  1467. dev = dev_priv->dev;
  1468. mutex_lock(&dev->struct_mutex);
  1469. i915_gem_retire_requests(dev);
  1470. if (!dev_priv->mm.suspended &&
  1471. !list_empty(&dev_priv->mm.request_list))
  1472. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1473. mutex_unlock(&dev->struct_mutex);
  1474. }
  1475. /**
  1476. * Waits for a sequence number to be signaled, and cleans up the
  1477. * request and object lists appropriately for that event.
  1478. */
  1479. static int
  1480. i915_wait_request(struct drm_device *dev, uint32_t seqno)
  1481. {
  1482. drm_i915_private_t *dev_priv = dev->dev_private;
  1483. u32 ier;
  1484. int ret = 0;
  1485. BUG_ON(seqno == 0);
  1486. if (!i915_seqno_passed(i915_get_gem_seqno(dev), seqno)) {
  1487. if (IS_IGDNG(dev))
  1488. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1489. else
  1490. ier = I915_READ(IER);
  1491. if (!ier) {
  1492. DRM_ERROR("something (likely vbetool) disabled "
  1493. "interrupts, re-enabling\n");
  1494. i915_driver_irq_preinstall(dev);
  1495. i915_driver_irq_postinstall(dev);
  1496. }
  1497. dev_priv->mm.waiting_gem_seqno = seqno;
  1498. i915_user_irq_get(dev);
  1499. ret = wait_event_interruptible(dev_priv->irq_queue,
  1500. i915_seqno_passed(i915_get_gem_seqno(dev),
  1501. seqno) ||
  1502. dev_priv->mm.wedged);
  1503. i915_user_irq_put(dev);
  1504. dev_priv->mm.waiting_gem_seqno = 0;
  1505. }
  1506. if (dev_priv->mm.wedged)
  1507. ret = -EIO;
  1508. if (ret && ret != -ERESTARTSYS)
  1509. DRM_ERROR("%s returns %d (awaiting %d at %d)\n",
  1510. __func__, ret, seqno, i915_get_gem_seqno(dev));
  1511. /* Directly dispatch request retiring. While we have the work queue
  1512. * to handle this, the waiter on a request often wants an associated
  1513. * buffer to have made it to the inactive list, and we would need
  1514. * a separate wait queue to handle that.
  1515. */
  1516. if (ret == 0)
  1517. i915_gem_retire_requests(dev);
  1518. return ret;
  1519. }
  1520. static void
  1521. i915_gem_flush(struct drm_device *dev,
  1522. uint32_t invalidate_domains,
  1523. uint32_t flush_domains)
  1524. {
  1525. drm_i915_private_t *dev_priv = dev->dev_private;
  1526. uint32_t cmd;
  1527. RING_LOCALS;
  1528. #if WATCH_EXEC
  1529. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  1530. invalidate_domains, flush_domains);
  1531. #endif
  1532. if (flush_domains & I915_GEM_DOMAIN_CPU)
  1533. drm_agp_chipset_flush(dev);
  1534. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  1535. /*
  1536. * read/write caches:
  1537. *
  1538. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  1539. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  1540. * also flushed at 2d versus 3d pipeline switches.
  1541. *
  1542. * read-only caches:
  1543. *
  1544. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  1545. * MI_READ_FLUSH is set, and is always flushed on 965.
  1546. *
  1547. * I915_GEM_DOMAIN_COMMAND may not exist?
  1548. *
  1549. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  1550. * invalidated when MI_EXE_FLUSH is set.
  1551. *
  1552. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  1553. * invalidated with every MI_FLUSH.
  1554. *
  1555. * TLBs:
  1556. *
  1557. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  1558. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  1559. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  1560. * are flushed at any MI_FLUSH.
  1561. */
  1562. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  1563. if ((invalidate_domains|flush_domains) &
  1564. I915_GEM_DOMAIN_RENDER)
  1565. cmd &= ~MI_NO_WRITE_FLUSH;
  1566. if (!IS_I965G(dev)) {
  1567. /*
  1568. * On the 965, the sampler cache always gets flushed
  1569. * and this bit is reserved.
  1570. */
  1571. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  1572. cmd |= MI_READ_FLUSH;
  1573. }
  1574. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  1575. cmd |= MI_EXE_FLUSH;
  1576. #if WATCH_EXEC
  1577. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  1578. #endif
  1579. BEGIN_LP_RING(2);
  1580. OUT_RING(cmd);
  1581. OUT_RING(0); /* noop */
  1582. ADVANCE_LP_RING();
  1583. }
  1584. }
  1585. /**
  1586. * Ensures that all rendering to the object has completed and the object is
  1587. * safe to unbind from the GTT or access from the CPU.
  1588. */
  1589. static int
  1590. i915_gem_object_wait_rendering(struct drm_gem_object *obj)
  1591. {
  1592. struct drm_device *dev = obj->dev;
  1593. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1594. int ret;
  1595. /* This function only exists to support waiting for existing rendering,
  1596. * not for emitting required flushes.
  1597. */
  1598. BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1599. /* If there is rendering queued on the buffer being evicted, wait for
  1600. * it.
  1601. */
  1602. if (obj_priv->active) {
  1603. #if WATCH_BUF
  1604. DRM_INFO("%s: object %p wait for seqno %08x\n",
  1605. __func__, obj, obj_priv->last_rendering_seqno);
  1606. #endif
  1607. ret = i915_wait_request(dev, obj_priv->last_rendering_seqno);
  1608. if (ret != 0)
  1609. return ret;
  1610. }
  1611. return 0;
  1612. }
  1613. /**
  1614. * Unbinds an object from the GTT aperture.
  1615. */
  1616. int
  1617. i915_gem_object_unbind(struct drm_gem_object *obj)
  1618. {
  1619. struct drm_device *dev = obj->dev;
  1620. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1621. int ret = 0;
  1622. #if WATCH_BUF
  1623. DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
  1624. DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
  1625. #endif
  1626. if (obj_priv->gtt_space == NULL)
  1627. return 0;
  1628. if (obj_priv->pin_count != 0) {
  1629. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1630. return -EINVAL;
  1631. }
  1632. /* Move the object to the CPU domain to ensure that
  1633. * any possible CPU writes while it's not in the GTT
  1634. * are flushed when we go to remap it. This will
  1635. * also ensure that all pending GPU writes are finished
  1636. * before we unbind.
  1637. */
  1638. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1639. if (ret) {
  1640. if (ret != -ERESTARTSYS)
  1641. DRM_ERROR("set_domain failed: %d\n", ret);
  1642. return ret;
  1643. }
  1644. if (obj_priv->agp_mem != NULL) {
  1645. drm_unbind_agp(obj_priv->agp_mem);
  1646. drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
  1647. obj_priv->agp_mem = NULL;
  1648. }
  1649. BUG_ON(obj_priv->active);
  1650. /* blow away mappings if mapped through GTT */
  1651. i915_gem_release_mmap(obj);
  1652. if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
  1653. i915_gem_clear_fence_reg(obj);
  1654. i915_gem_object_put_pages(obj);
  1655. if (obj_priv->gtt_space) {
  1656. atomic_dec(&dev->gtt_count);
  1657. atomic_sub(obj->size, &dev->gtt_memory);
  1658. drm_mm_put_block(obj_priv->gtt_space);
  1659. obj_priv->gtt_space = NULL;
  1660. }
  1661. /* Remove ourselves from the LRU list if present. */
  1662. if (!list_empty(&obj_priv->list))
  1663. list_del_init(&obj_priv->list);
  1664. return 0;
  1665. }
  1666. static int
  1667. i915_gem_evict_something(struct drm_device *dev)
  1668. {
  1669. drm_i915_private_t *dev_priv = dev->dev_private;
  1670. struct drm_gem_object *obj;
  1671. struct drm_i915_gem_object *obj_priv;
  1672. int ret = 0;
  1673. for (;;) {
  1674. /* If there's an inactive buffer available now, grab it
  1675. * and be done.
  1676. */
  1677. if (!list_empty(&dev_priv->mm.inactive_list)) {
  1678. obj_priv = list_first_entry(&dev_priv->mm.inactive_list,
  1679. struct drm_i915_gem_object,
  1680. list);
  1681. obj = obj_priv->obj;
  1682. BUG_ON(obj_priv->pin_count != 0);
  1683. #if WATCH_LRU
  1684. DRM_INFO("%s: evicting %p\n", __func__, obj);
  1685. #endif
  1686. BUG_ON(obj_priv->active);
  1687. /* Wait on the rendering and unbind the buffer. */
  1688. ret = i915_gem_object_unbind(obj);
  1689. break;
  1690. }
  1691. /* If we didn't get anything, but the ring is still processing
  1692. * things, wait for one of those things to finish and hopefully
  1693. * leave us a buffer to evict.
  1694. */
  1695. if (!list_empty(&dev_priv->mm.request_list)) {
  1696. struct drm_i915_gem_request *request;
  1697. request = list_first_entry(&dev_priv->mm.request_list,
  1698. struct drm_i915_gem_request,
  1699. list);
  1700. ret = i915_wait_request(dev, request->seqno);
  1701. if (ret)
  1702. break;
  1703. /* if waiting caused an object to become inactive,
  1704. * then loop around and wait for it. Otherwise, we
  1705. * assume that waiting freed and unbound something,
  1706. * so there should now be some space in the GTT
  1707. */
  1708. if (!list_empty(&dev_priv->mm.inactive_list))
  1709. continue;
  1710. break;
  1711. }
  1712. /* If we didn't have anything on the request list but there
  1713. * are buffers awaiting a flush, emit one and try again.
  1714. * When we wait on it, those buffers waiting for that flush
  1715. * will get moved to inactive.
  1716. */
  1717. if (!list_empty(&dev_priv->mm.flushing_list)) {
  1718. obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
  1719. struct drm_i915_gem_object,
  1720. list);
  1721. obj = obj_priv->obj;
  1722. i915_gem_flush(dev,
  1723. obj->write_domain,
  1724. obj->write_domain);
  1725. i915_add_request(dev, NULL, obj->write_domain);
  1726. obj = NULL;
  1727. continue;
  1728. }
  1729. DRM_ERROR("inactive empty %d request empty %d "
  1730. "flushing empty %d\n",
  1731. list_empty(&dev_priv->mm.inactive_list),
  1732. list_empty(&dev_priv->mm.request_list),
  1733. list_empty(&dev_priv->mm.flushing_list));
  1734. /* If we didn't do any of the above, there's nothing to be done
  1735. * and we just can't fit it in.
  1736. */
  1737. return -ENOSPC;
  1738. }
  1739. return ret;
  1740. }
  1741. static int
  1742. i915_gem_evict_everything(struct drm_device *dev)
  1743. {
  1744. int ret;
  1745. for (;;) {
  1746. ret = i915_gem_evict_something(dev);
  1747. if (ret != 0)
  1748. break;
  1749. }
  1750. if (ret == -ENOSPC)
  1751. return 0;
  1752. return ret;
  1753. }
  1754. int
  1755. i915_gem_object_get_pages(struct drm_gem_object *obj)
  1756. {
  1757. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1758. int page_count, i;
  1759. struct address_space *mapping;
  1760. struct inode *inode;
  1761. struct page *page;
  1762. int ret;
  1763. if (obj_priv->pages_refcount++ != 0)
  1764. return 0;
  1765. /* Get the list of pages out of our struct file. They'll be pinned
  1766. * at this point until we release them.
  1767. */
  1768. page_count = obj->size / PAGE_SIZE;
  1769. BUG_ON(obj_priv->pages != NULL);
  1770. obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
  1771. if (obj_priv->pages == NULL) {
  1772. DRM_ERROR("Faled to allocate page list\n");
  1773. obj_priv->pages_refcount--;
  1774. return -ENOMEM;
  1775. }
  1776. inode = obj->filp->f_path.dentry->d_inode;
  1777. mapping = inode->i_mapping;
  1778. for (i = 0; i < page_count; i++) {
  1779. page = read_mapping_page(mapping, i, NULL);
  1780. if (IS_ERR(page)) {
  1781. ret = PTR_ERR(page);
  1782. DRM_ERROR("read_mapping_page failed: %d\n", ret);
  1783. i915_gem_object_put_pages(obj);
  1784. return ret;
  1785. }
  1786. obj_priv->pages[i] = page;
  1787. }
  1788. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1789. i915_gem_object_do_bit_17_swizzle(obj);
  1790. return 0;
  1791. }
  1792. static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
  1793. {
  1794. struct drm_gem_object *obj = reg->obj;
  1795. struct drm_device *dev = obj->dev;
  1796. drm_i915_private_t *dev_priv = dev->dev_private;
  1797. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1798. int regnum = obj_priv->fence_reg;
  1799. uint64_t val;
  1800. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1801. 0xfffff000) << 32;
  1802. val |= obj_priv->gtt_offset & 0xfffff000;
  1803. val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1804. if (obj_priv->tiling_mode == I915_TILING_Y)
  1805. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1806. val |= I965_FENCE_REG_VALID;
  1807. I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
  1808. }
  1809. static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
  1810. {
  1811. struct drm_gem_object *obj = reg->obj;
  1812. struct drm_device *dev = obj->dev;
  1813. drm_i915_private_t *dev_priv = dev->dev_private;
  1814. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1815. int regnum = obj_priv->fence_reg;
  1816. int tile_width;
  1817. uint32_t fence_reg, val;
  1818. uint32_t pitch_val;
  1819. if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
  1820. (obj_priv->gtt_offset & (obj->size - 1))) {
  1821. WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
  1822. __func__, obj_priv->gtt_offset, obj->size);
  1823. return;
  1824. }
  1825. if (obj_priv->tiling_mode == I915_TILING_Y &&
  1826. HAS_128_BYTE_Y_TILING(dev))
  1827. tile_width = 128;
  1828. else
  1829. tile_width = 512;
  1830. /* Note: pitch better be a power of two tile widths */
  1831. pitch_val = obj_priv->stride / tile_width;
  1832. pitch_val = ffs(pitch_val) - 1;
  1833. val = obj_priv->gtt_offset;
  1834. if (obj_priv->tiling_mode == I915_TILING_Y)
  1835. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1836. val |= I915_FENCE_SIZE_BITS(obj->size);
  1837. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1838. val |= I830_FENCE_REG_VALID;
  1839. if (regnum < 8)
  1840. fence_reg = FENCE_REG_830_0 + (regnum * 4);
  1841. else
  1842. fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
  1843. I915_WRITE(fence_reg, val);
  1844. }
  1845. static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
  1846. {
  1847. struct drm_gem_object *obj = reg->obj;
  1848. struct drm_device *dev = obj->dev;
  1849. drm_i915_private_t *dev_priv = dev->dev_private;
  1850. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1851. int regnum = obj_priv->fence_reg;
  1852. uint32_t val;
  1853. uint32_t pitch_val;
  1854. uint32_t fence_size_bits;
  1855. if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
  1856. (obj_priv->gtt_offset & (obj->size - 1))) {
  1857. WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
  1858. __func__, obj_priv->gtt_offset);
  1859. return;
  1860. }
  1861. pitch_val = obj_priv->stride / 128;
  1862. pitch_val = ffs(pitch_val) - 1;
  1863. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  1864. val = obj_priv->gtt_offset;
  1865. if (obj_priv->tiling_mode == I915_TILING_Y)
  1866. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1867. fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
  1868. WARN_ON(fence_size_bits & ~0x00000f00);
  1869. val |= fence_size_bits;
  1870. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1871. val |= I830_FENCE_REG_VALID;
  1872. I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
  1873. }
  1874. /**
  1875. * i915_gem_object_get_fence_reg - set up a fence reg for an object
  1876. * @obj: object to map through a fence reg
  1877. *
  1878. * When mapping objects through the GTT, userspace wants to be able to write
  1879. * to them without having to worry about swizzling if the object is tiled.
  1880. *
  1881. * This function walks the fence regs looking for a free one for @obj,
  1882. * stealing one if it can't find any.
  1883. *
  1884. * It then sets up the reg based on the object's properties: address, pitch
  1885. * and tiling format.
  1886. */
  1887. int
  1888. i915_gem_object_get_fence_reg(struct drm_gem_object *obj)
  1889. {
  1890. struct drm_device *dev = obj->dev;
  1891. struct drm_i915_private *dev_priv = dev->dev_private;
  1892. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1893. struct drm_i915_fence_reg *reg = NULL;
  1894. struct drm_i915_gem_object *old_obj_priv = NULL;
  1895. int i, ret, avail;
  1896. /* Just update our place in the LRU if our fence is getting used. */
  1897. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  1898. list_move_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
  1899. return 0;
  1900. }
  1901. switch (obj_priv->tiling_mode) {
  1902. case I915_TILING_NONE:
  1903. WARN(1, "allocating a fence for non-tiled object?\n");
  1904. break;
  1905. case I915_TILING_X:
  1906. if (!obj_priv->stride)
  1907. return -EINVAL;
  1908. WARN((obj_priv->stride & (512 - 1)),
  1909. "object 0x%08x is X tiled but has non-512B pitch\n",
  1910. obj_priv->gtt_offset);
  1911. break;
  1912. case I915_TILING_Y:
  1913. if (!obj_priv->stride)
  1914. return -EINVAL;
  1915. WARN((obj_priv->stride & (128 - 1)),
  1916. "object 0x%08x is Y tiled but has non-128B pitch\n",
  1917. obj_priv->gtt_offset);
  1918. break;
  1919. }
  1920. /* First try to find a free reg */
  1921. avail = 0;
  1922. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  1923. reg = &dev_priv->fence_regs[i];
  1924. if (!reg->obj)
  1925. break;
  1926. old_obj_priv = reg->obj->driver_private;
  1927. if (!old_obj_priv->pin_count)
  1928. avail++;
  1929. }
  1930. /* None available, try to steal one or wait for a user to finish */
  1931. if (i == dev_priv->num_fence_regs) {
  1932. struct drm_gem_object *old_obj = NULL;
  1933. if (avail == 0)
  1934. return -ENOSPC;
  1935. list_for_each_entry(old_obj_priv, &dev_priv->mm.fence_list,
  1936. fence_list) {
  1937. old_obj = old_obj_priv->obj;
  1938. if (old_obj_priv->pin_count)
  1939. continue;
  1940. /* Take a reference, as otherwise the wait_rendering
  1941. * below may cause the object to get freed out from
  1942. * under us.
  1943. */
  1944. drm_gem_object_reference(old_obj);
  1945. /* i915 uses fences for GPU access to tiled buffers */
  1946. if (IS_I965G(dev) || !old_obj_priv->active)
  1947. break;
  1948. /* This brings the object to the head of the LRU if it
  1949. * had been written to. The only way this should
  1950. * result in us waiting longer than the expected
  1951. * optimal amount of time is if there was a
  1952. * fence-using buffer later that was read-only.
  1953. */
  1954. i915_gem_object_flush_gpu_write_domain(old_obj);
  1955. ret = i915_gem_object_wait_rendering(old_obj);
  1956. if (ret != 0) {
  1957. drm_gem_object_unreference(old_obj);
  1958. return ret;
  1959. }
  1960. break;
  1961. }
  1962. /*
  1963. * Zap this virtual mapping so we can set up a fence again
  1964. * for this object next time we need it.
  1965. */
  1966. i915_gem_release_mmap(old_obj);
  1967. i = old_obj_priv->fence_reg;
  1968. reg = &dev_priv->fence_regs[i];
  1969. old_obj_priv->fence_reg = I915_FENCE_REG_NONE;
  1970. list_del_init(&old_obj_priv->fence_list);
  1971. drm_gem_object_unreference(old_obj);
  1972. }
  1973. obj_priv->fence_reg = i;
  1974. list_add_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
  1975. reg->obj = obj;
  1976. if (IS_I965G(dev))
  1977. i965_write_fence_reg(reg);
  1978. else if (IS_I9XX(dev))
  1979. i915_write_fence_reg(reg);
  1980. else
  1981. i830_write_fence_reg(reg);
  1982. return 0;
  1983. }
  1984. /**
  1985. * i915_gem_clear_fence_reg - clear out fence register info
  1986. * @obj: object to clear
  1987. *
  1988. * Zeroes out the fence register itself and clears out the associated
  1989. * data structures in dev_priv and obj_priv.
  1990. */
  1991. static void
  1992. i915_gem_clear_fence_reg(struct drm_gem_object *obj)
  1993. {
  1994. struct drm_device *dev = obj->dev;
  1995. drm_i915_private_t *dev_priv = dev->dev_private;
  1996. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1997. if (IS_I965G(dev))
  1998. I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
  1999. else {
  2000. uint32_t fence_reg;
  2001. if (obj_priv->fence_reg < 8)
  2002. fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
  2003. else
  2004. fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg -
  2005. 8) * 4;
  2006. I915_WRITE(fence_reg, 0);
  2007. }
  2008. dev_priv->fence_regs[obj_priv->fence_reg].obj = NULL;
  2009. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  2010. list_del_init(&obj_priv->fence_list);
  2011. }
  2012. /**
  2013. * i915_gem_object_put_fence_reg - waits on outstanding fenced access
  2014. * to the buffer to finish, and then resets the fence register.
  2015. * @obj: tiled object holding a fence register.
  2016. *
  2017. * Zeroes out the fence register itself and clears out the associated
  2018. * data structures in dev_priv and obj_priv.
  2019. */
  2020. int
  2021. i915_gem_object_put_fence_reg(struct drm_gem_object *obj)
  2022. {
  2023. struct drm_device *dev = obj->dev;
  2024. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2025. if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
  2026. return 0;
  2027. /* On the i915, GPU access to tiled buffers is via a fence,
  2028. * therefore we must wait for any outstanding access to complete
  2029. * before clearing the fence.
  2030. */
  2031. if (!IS_I965G(dev)) {
  2032. int ret;
  2033. i915_gem_object_flush_gpu_write_domain(obj);
  2034. i915_gem_object_flush_gtt_write_domain(obj);
  2035. ret = i915_gem_object_wait_rendering(obj);
  2036. if (ret != 0)
  2037. return ret;
  2038. }
  2039. i915_gem_clear_fence_reg (obj);
  2040. return 0;
  2041. }
  2042. /**
  2043. * Finds free space in the GTT aperture and binds the object there.
  2044. */
  2045. static int
  2046. i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
  2047. {
  2048. struct drm_device *dev = obj->dev;
  2049. drm_i915_private_t *dev_priv = dev->dev_private;
  2050. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2051. struct drm_mm_node *free_space;
  2052. int page_count, ret;
  2053. if (dev_priv->mm.suspended)
  2054. return -EBUSY;
  2055. if (alignment == 0)
  2056. alignment = i915_gem_get_gtt_alignment(obj);
  2057. if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
  2058. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2059. return -EINVAL;
  2060. }
  2061. search_free:
  2062. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2063. obj->size, alignment, 0);
  2064. if (free_space != NULL) {
  2065. obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
  2066. alignment);
  2067. if (obj_priv->gtt_space != NULL) {
  2068. obj_priv->gtt_space->private = obj;
  2069. obj_priv->gtt_offset = obj_priv->gtt_space->start;
  2070. }
  2071. }
  2072. if (obj_priv->gtt_space == NULL) {
  2073. bool lists_empty;
  2074. /* If the gtt is empty and we're still having trouble
  2075. * fitting our object in, we're out of memory.
  2076. */
  2077. #if WATCH_LRU
  2078. DRM_INFO("%s: GTT full, evicting something\n", __func__);
  2079. #endif
  2080. spin_lock(&dev_priv->mm.active_list_lock);
  2081. lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
  2082. list_empty(&dev_priv->mm.flushing_list) &&
  2083. list_empty(&dev_priv->mm.active_list));
  2084. spin_unlock(&dev_priv->mm.active_list_lock);
  2085. if (lists_empty) {
  2086. DRM_ERROR("GTT full, but LRU list empty\n");
  2087. return -ENOSPC;
  2088. }
  2089. ret = i915_gem_evict_something(dev);
  2090. if (ret != 0) {
  2091. if (ret != -ERESTARTSYS)
  2092. DRM_ERROR("Failed to evict a buffer %d\n", ret);
  2093. return ret;
  2094. }
  2095. goto search_free;
  2096. }
  2097. #if WATCH_BUF
  2098. DRM_INFO("Binding object of size %zd at 0x%08x\n",
  2099. obj->size, obj_priv->gtt_offset);
  2100. #endif
  2101. ret = i915_gem_object_get_pages(obj);
  2102. if (ret) {
  2103. drm_mm_put_block(obj_priv->gtt_space);
  2104. obj_priv->gtt_space = NULL;
  2105. return ret;
  2106. }
  2107. page_count = obj->size / PAGE_SIZE;
  2108. /* Create an AGP memory structure pointing at our pages, and bind it
  2109. * into the GTT.
  2110. */
  2111. obj_priv->agp_mem = drm_agp_bind_pages(dev,
  2112. obj_priv->pages,
  2113. page_count,
  2114. obj_priv->gtt_offset,
  2115. obj_priv->agp_type);
  2116. if (obj_priv->agp_mem == NULL) {
  2117. i915_gem_object_put_pages(obj);
  2118. drm_mm_put_block(obj_priv->gtt_space);
  2119. obj_priv->gtt_space = NULL;
  2120. return -ENOMEM;
  2121. }
  2122. atomic_inc(&dev->gtt_count);
  2123. atomic_add(obj->size, &dev->gtt_memory);
  2124. /* Assert that the object is not currently in any GPU domain. As it
  2125. * wasn't in the GTT, there shouldn't be any way it could have been in
  2126. * a GPU cache
  2127. */
  2128. BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
  2129. BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
  2130. return 0;
  2131. }
  2132. void
  2133. i915_gem_clflush_object(struct drm_gem_object *obj)
  2134. {
  2135. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2136. /* If we don't have a page list set up, then we're not pinned
  2137. * to GPU, and we can ignore the cache flush because it'll happen
  2138. * again at bind time.
  2139. */
  2140. if (obj_priv->pages == NULL)
  2141. return;
  2142. /* XXX: The 865 in particular appears to be weird in how it handles
  2143. * cache flushing. We haven't figured it out, but the
  2144. * clflush+agp_chipset_flush doesn't appear to successfully get the
  2145. * data visible to the PGU, while wbinvd + agp_chipset_flush does.
  2146. */
  2147. if (IS_I865G(obj->dev)) {
  2148. wbinvd();
  2149. return;
  2150. }
  2151. drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
  2152. }
  2153. /** Flushes any GPU write domain for the object if it's dirty. */
  2154. static void
  2155. i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj)
  2156. {
  2157. struct drm_device *dev = obj->dev;
  2158. uint32_t seqno;
  2159. if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2160. return;
  2161. /* Queue the GPU write cache flushing we need. */
  2162. i915_gem_flush(dev, 0, obj->write_domain);
  2163. seqno = i915_add_request(dev, NULL, obj->write_domain);
  2164. obj->write_domain = 0;
  2165. i915_gem_object_move_to_active(obj, seqno);
  2166. }
  2167. /** Flushes the GTT write domain for the object if it's dirty. */
  2168. static void
  2169. i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
  2170. {
  2171. if (obj->write_domain != I915_GEM_DOMAIN_GTT)
  2172. return;
  2173. /* No actual flushing is required for the GTT write domain. Writes
  2174. * to it immediately go to main memory as far as we know, so there's
  2175. * no chipset flush. It also doesn't land in render cache.
  2176. */
  2177. obj->write_domain = 0;
  2178. }
  2179. /** Flushes the CPU write domain for the object if it's dirty. */
  2180. static void
  2181. i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
  2182. {
  2183. struct drm_device *dev = obj->dev;
  2184. if (obj->write_domain != I915_GEM_DOMAIN_CPU)
  2185. return;
  2186. i915_gem_clflush_object(obj);
  2187. drm_agp_chipset_flush(dev);
  2188. obj->write_domain = 0;
  2189. }
  2190. /**
  2191. * Moves a single object to the GTT read, and possibly write domain.
  2192. *
  2193. * This function returns when the move is complete, including waiting on
  2194. * flushes to occur.
  2195. */
  2196. int
  2197. i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
  2198. {
  2199. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2200. int ret;
  2201. /* Not valid to be called on unbound objects. */
  2202. if (obj_priv->gtt_space == NULL)
  2203. return -EINVAL;
  2204. i915_gem_object_flush_gpu_write_domain(obj);
  2205. /* Wait on any GPU rendering and flushing to occur. */
  2206. ret = i915_gem_object_wait_rendering(obj);
  2207. if (ret != 0)
  2208. return ret;
  2209. /* If we're writing through the GTT domain, then CPU and GPU caches
  2210. * will need to be invalidated at next use.
  2211. */
  2212. if (write)
  2213. obj->read_domains &= I915_GEM_DOMAIN_GTT;
  2214. i915_gem_object_flush_cpu_write_domain(obj);
  2215. /* It should now be out of any other write domains, and we can update
  2216. * the domain values for our changes.
  2217. */
  2218. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2219. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2220. if (write) {
  2221. obj->write_domain = I915_GEM_DOMAIN_GTT;
  2222. obj_priv->dirty = 1;
  2223. }
  2224. return 0;
  2225. }
  2226. /**
  2227. * Moves a single object to the CPU read, and possibly write domain.
  2228. *
  2229. * This function returns when the move is complete, including waiting on
  2230. * flushes to occur.
  2231. */
  2232. static int
  2233. i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
  2234. {
  2235. int ret;
  2236. i915_gem_object_flush_gpu_write_domain(obj);
  2237. /* Wait on any GPU rendering and flushing to occur. */
  2238. ret = i915_gem_object_wait_rendering(obj);
  2239. if (ret != 0)
  2240. return ret;
  2241. i915_gem_object_flush_gtt_write_domain(obj);
  2242. /* If we have a partially-valid cache of the object in the CPU,
  2243. * finish invalidating it and free the per-page flags.
  2244. */
  2245. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2246. /* Flush the CPU cache if it's still invalid. */
  2247. if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2248. i915_gem_clflush_object(obj);
  2249. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2250. }
  2251. /* It should now be out of any other write domains, and we can update
  2252. * the domain values for our changes.
  2253. */
  2254. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2255. /* If we're writing through the CPU, then the GPU read domains will
  2256. * need to be invalidated at next use.
  2257. */
  2258. if (write) {
  2259. obj->read_domains &= I915_GEM_DOMAIN_CPU;
  2260. obj->write_domain = I915_GEM_DOMAIN_CPU;
  2261. }
  2262. return 0;
  2263. }
  2264. /*
  2265. * Set the next domain for the specified object. This
  2266. * may not actually perform the necessary flushing/invaliding though,
  2267. * as that may want to be batched with other set_domain operations
  2268. *
  2269. * This is (we hope) the only really tricky part of gem. The goal
  2270. * is fairly simple -- track which caches hold bits of the object
  2271. * and make sure they remain coherent. A few concrete examples may
  2272. * help to explain how it works. For shorthand, we use the notation
  2273. * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
  2274. * a pair of read and write domain masks.
  2275. *
  2276. * Case 1: the batch buffer
  2277. *
  2278. * 1. Allocated
  2279. * 2. Written by CPU
  2280. * 3. Mapped to GTT
  2281. * 4. Read by GPU
  2282. * 5. Unmapped from GTT
  2283. * 6. Freed
  2284. *
  2285. * Let's take these a step at a time
  2286. *
  2287. * 1. Allocated
  2288. * Pages allocated from the kernel may still have
  2289. * cache contents, so we set them to (CPU, CPU) always.
  2290. * 2. Written by CPU (using pwrite)
  2291. * The pwrite function calls set_domain (CPU, CPU) and
  2292. * this function does nothing (as nothing changes)
  2293. * 3. Mapped by GTT
  2294. * This function asserts that the object is not
  2295. * currently in any GPU-based read or write domains
  2296. * 4. Read by GPU
  2297. * i915_gem_execbuffer calls set_domain (COMMAND, 0).
  2298. * As write_domain is zero, this function adds in the
  2299. * current read domains (CPU+COMMAND, 0).
  2300. * flush_domains is set to CPU.
  2301. * invalidate_domains is set to COMMAND
  2302. * clflush is run to get data out of the CPU caches
  2303. * then i915_dev_set_domain calls i915_gem_flush to
  2304. * emit an MI_FLUSH and drm_agp_chipset_flush
  2305. * 5. Unmapped from GTT
  2306. * i915_gem_object_unbind calls set_domain (CPU, CPU)
  2307. * flush_domains and invalidate_domains end up both zero
  2308. * so no flushing/invalidating happens
  2309. * 6. Freed
  2310. * yay, done
  2311. *
  2312. * Case 2: The shared render buffer
  2313. *
  2314. * 1. Allocated
  2315. * 2. Mapped to GTT
  2316. * 3. Read/written by GPU
  2317. * 4. set_domain to (CPU,CPU)
  2318. * 5. Read/written by CPU
  2319. * 6. Read/written by GPU
  2320. *
  2321. * 1. Allocated
  2322. * Same as last example, (CPU, CPU)
  2323. * 2. Mapped to GTT
  2324. * Nothing changes (assertions find that it is not in the GPU)
  2325. * 3. Read/written by GPU
  2326. * execbuffer calls set_domain (RENDER, RENDER)
  2327. * flush_domains gets CPU
  2328. * invalidate_domains gets GPU
  2329. * clflush (obj)
  2330. * MI_FLUSH and drm_agp_chipset_flush
  2331. * 4. set_domain (CPU, CPU)
  2332. * flush_domains gets GPU
  2333. * invalidate_domains gets CPU
  2334. * wait_rendering (obj) to make sure all drawing is complete.
  2335. * This will include an MI_FLUSH to get the data from GPU
  2336. * to memory
  2337. * clflush (obj) to invalidate the CPU cache
  2338. * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
  2339. * 5. Read/written by CPU
  2340. * cache lines are loaded and dirtied
  2341. * 6. Read written by GPU
  2342. * Same as last GPU access
  2343. *
  2344. * Case 3: The constant buffer
  2345. *
  2346. * 1. Allocated
  2347. * 2. Written by CPU
  2348. * 3. Read by GPU
  2349. * 4. Updated (written) by CPU again
  2350. * 5. Read by GPU
  2351. *
  2352. * 1. Allocated
  2353. * (CPU, CPU)
  2354. * 2. Written by CPU
  2355. * (CPU, CPU)
  2356. * 3. Read by GPU
  2357. * (CPU+RENDER, 0)
  2358. * flush_domains = CPU
  2359. * invalidate_domains = RENDER
  2360. * clflush (obj)
  2361. * MI_FLUSH
  2362. * drm_agp_chipset_flush
  2363. * 4. Updated (written) by CPU again
  2364. * (CPU, CPU)
  2365. * flush_domains = 0 (no previous write domain)
  2366. * invalidate_domains = 0 (no new read domains)
  2367. * 5. Read by GPU
  2368. * (CPU+RENDER, 0)
  2369. * flush_domains = CPU
  2370. * invalidate_domains = RENDER
  2371. * clflush (obj)
  2372. * MI_FLUSH
  2373. * drm_agp_chipset_flush
  2374. */
  2375. static void
  2376. i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
  2377. {
  2378. struct drm_device *dev = obj->dev;
  2379. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2380. uint32_t invalidate_domains = 0;
  2381. uint32_t flush_domains = 0;
  2382. BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
  2383. BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
  2384. #if WATCH_BUF
  2385. DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
  2386. __func__, obj,
  2387. obj->read_domains, obj->pending_read_domains,
  2388. obj->write_domain, obj->pending_write_domain);
  2389. #endif
  2390. /*
  2391. * If the object isn't moving to a new write domain,
  2392. * let the object stay in multiple read domains
  2393. */
  2394. if (obj->pending_write_domain == 0)
  2395. obj->pending_read_domains |= obj->read_domains;
  2396. else
  2397. obj_priv->dirty = 1;
  2398. /*
  2399. * Flush the current write domain if
  2400. * the new read domains don't match. Invalidate
  2401. * any read domains which differ from the old
  2402. * write domain
  2403. */
  2404. if (obj->write_domain &&
  2405. obj->write_domain != obj->pending_read_domains) {
  2406. flush_domains |= obj->write_domain;
  2407. invalidate_domains |=
  2408. obj->pending_read_domains & ~obj->write_domain;
  2409. }
  2410. /*
  2411. * Invalidate any read caches which may have
  2412. * stale data. That is, any new read domains.
  2413. */
  2414. invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
  2415. if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
  2416. #if WATCH_BUF
  2417. DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
  2418. __func__, flush_domains, invalidate_domains);
  2419. #endif
  2420. i915_gem_clflush_object(obj);
  2421. }
  2422. /* The actual obj->write_domain will be updated with
  2423. * pending_write_domain after we emit the accumulated flush for all
  2424. * of our domain changes in execbuffers (which clears objects'
  2425. * write_domains). So if we have a current write domain that we
  2426. * aren't changing, set pending_write_domain to that.
  2427. */
  2428. if (flush_domains == 0 && obj->pending_write_domain == 0)
  2429. obj->pending_write_domain = obj->write_domain;
  2430. obj->read_domains = obj->pending_read_domains;
  2431. dev->invalidate_domains |= invalidate_domains;
  2432. dev->flush_domains |= flush_domains;
  2433. #if WATCH_BUF
  2434. DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
  2435. __func__,
  2436. obj->read_domains, obj->write_domain,
  2437. dev->invalidate_domains, dev->flush_domains);
  2438. #endif
  2439. }
  2440. /**
  2441. * Moves the object from a partially CPU read to a full one.
  2442. *
  2443. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2444. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2445. */
  2446. static void
  2447. i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
  2448. {
  2449. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2450. if (!obj_priv->page_cpu_valid)
  2451. return;
  2452. /* If we're partially in the CPU read domain, finish moving it in.
  2453. */
  2454. if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
  2455. int i;
  2456. for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
  2457. if (obj_priv->page_cpu_valid[i])
  2458. continue;
  2459. drm_clflush_pages(obj_priv->pages + i, 1);
  2460. }
  2461. }
  2462. /* Free the page_cpu_valid mappings which are now stale, whether
  2463. * or not we've got I915_GEM_DOMAIN_CPU.
  2464. */
  2465. kfree(obj_priv->page_cpu_valid);
  2466. obj_priv->page_cpu_valid = NULL;
  2467. }
  2468. /**
  2469. * Set the CPU read domain on a range of the object.
  2470. *
  2471. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2472. * not entirely valid. The page_cpu_valid member of the object flags which
  2473. * pages have been flushed, and will be respected by
  2474. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2475. * of the whole object.
  2476. *
  2477. * This function returns when the move is complete, including waiting on
  2478. * flushes to occur.
  2479. */
  2480. static int
  2481. i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  2482. uint64_t offset, uint64_t size)
  2483. {
  2484. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2485. int i, ret;
  2486. if (offset == 0 && size == obj->size)
  2487. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2488. i915_gem_object_flush_gpu_write_domain(obj);
  2489. /* Wait on any GPU rendering and flushing to occur. */
  2490. ret = i915_gem_object_wait_rendering(obj);
  2491. if (ret != 0)
  2492. return ret;
  2493. i915_gem_object_flush_gtt_write_domain(obj);
  2494. /* If we're already fully in the CPU read domain, we're done. */
  2495. if (obj_priv->page_cpu_valid == NULL &&
  2496. (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2497. return 0;
  2498. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2499. * newly adding I915_GEM_DOMAIN_CPU
  2500. */
  2501. if (obj_priv->page_cpu_valid == NULL) {
  2502. obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
  2503. GFP_KERNEL);
  2504. if (obj_priv->page_cpu_valid == NULL)
  2505. return -ENOMEM;
  2506. } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2507. memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
  2508. /* Flush the cache on any pages that are still invalid from the CPU's
  2509. * perspective.
  2510. */
  2511. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2512. i++) {
  2513. if (obj_priv->page_cpu_valid[i])
  2514. continue;
  2515. drm_clflush_pages(obj_priv->pages + i, 1);
  2516. obj_priv->page_cpu_valid[i] = 1;
  2517. }
  2518. /* It should now be out of any other write domains, and we can update
  2519. * the domain values for our changes.
  2520. */
  2521. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2522. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2523. return 0;
  2524. }
  2525. /**
  2526. * Pin an object to the GTT and evaluate the relocations landing in it.
  2527. */
  2528. static int
  2529. i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
  2530. struct drm_file *file_priv,
  2531. struct drm_i915_gem_exec_object *entry,
  2532. struct drm_i915_gem_relocation_entry *relocs)
  2533. {
  2534. struct drm_device *dev = obj->dev;
  2535. drm_i915_private_t *dev_priv = dev->dev_private;
  2536. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2537. int i, ret;
  2538. void __iomem *reloc_page;
  2539. /* Choose the GTT offset for our buffer and put it there. */
  2540. ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
  2541. if (ret)
  2542. return ret;
  2543. entry->offset = obj_priv->gtt_offset;
  2544. /* Apply the relocations, using the GTT aperture to avoid cache
  2545. * flushing requirements.
  2546. */
  2547. for (i = 0; i < entry->relocation_count; i++) {
  2548. struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
  2549. struct drm_gem_object *target_obj;
  2550. struct drm_i915_gem_object *target_obj_priv;
  2551. uint32_t reloc_val, reloc_offset;
  2552. uint32_t __iomem *reloc_entry;
  2553. target_obj = drm_gem_object_lookup(obj->dev, file_priv,
  2554. reloc->target_handle);
  2555. if (target_obj == NULL) {
  2556. i915_gem_object_unpin(obj);
  2557. return -EBADF;
  2558. }
  2559. target_obj_priv = target_obj->driver_private;
  2560. /* The target buffer should have appeared before us in the
  2561. * exec_object list, so it should have a GTT space bound by now.
  2562. */
  2563. if (target_obj_priv->gtt_space == NULL) {
  2564. DRM_ERROR("No GTT space found for object %d\n",
  2565. reloc->target_handle);
  2566. drm_gem_object_unreference(target_obj);
  2567. i915_gem_object_unpin(obj);
  2568. return -EINVAL;
  2569. }
  2570. if (reloc->offset > obj->size - 4) {
  2571. DRM_ERROR("Relocation beyond object bounds: "
  2572. "obj %p target %d offset %d size %d.\n",
  2573. obj, reloc->target_handle,
  2574. (int) reloc->offset, (int) obj->size);
  2575. drm_gem_object_unreference(target_obj);
  2576. i915_gem_object_unpin(obj);
  2577. return -EINVAL;
  2578. }
  2579. if (reloc->offset & 3) {
  2580. DRM_ERROR("Relocation not 4-byte aligned: "
  2581. "obj %p target %d offset %d.\n",
  2582. obj, reloc->target_handle,
  2583. (int) reloc->offset);
  2584. drm_gem_object_unreference(target_obj);
  2585. i915_gem_object_unpin(obj);
  2586. return -EINVAL;
  2587. }
  2588. if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
  2589. reloc->read_domains & I915_GEM_DOMAIN_CPU) {
  2590. DRM_ERROR("reloc with read/write CPU domains: "
  2591. "obj %p target %d offset %d "
  2592. "read %08x write %08x",
  2593. obj, reloc->target_handle,
  2594. (int) reloc->offset,
  2595. reloc->read_domains,
  2596. reloc->write_domain);
  2597. drm_gem_object_unreference(target_obj);
  2598. i915_gem_object_unpin(obj);
  2599. return -EINVAL;
  2600. }
  2601. if (reloc->write_domain && target_obj->pending_write_domain &&
  2602. reloc->write_domain != target_obj->pending_write_domain) {
  2603. DRM_ERROR("Write domain conflict: "
  2604. "obj %p target %d offset %d "
  2605. "new %08x old %08x\n",
  2606. obj, reloc->target_handle,
  2607. (int) reloc->offset,
  2608. reloc->write_domain,
  2609. target_obj->pending_write_domain);
  2610. drm_gem_object_unreference(target_obj);
  2611. i915_gem_object_unpin(obj);
  2612. return -EINVAL;
  2613. }
  2614. #if WATCH_RELOC
  2615. DRM_INFO("%s: obj %p offset %08x target %d "
  2616. "read %08x write %08x gtt %08x "
  2617. "presumed %08x delta %08x\n",
  2618. __func__,
  2619. obj,
  2620. (int) reloc->offset,
  2621. (int) reloc->target_handle,
  2622. (int) reloc->read_domains,
  2623. (int) reloc->write_domain,
  2624. (int) target_obj_priv->gtt_offset,
  2625. (int) reloc->presumed_offset,
  2626. reloc->delta);
  2627. #endif
  2628. target_obj->pending_read_domains |= reloc->read_domains;
  2629. target_obj->pending_write_domain |= reloc->write_domain;
  2630. /* If the relocation already has the right value in it, no
  2631. * more work needs to be done.
  2632. */
  2633. if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
  2634. drm_gem_object_unreference(target_obj);
  2635. continue;
  2636. }
  2637. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  2638. if (ret != 0) {
  2639. drm_gem_object_unreference(target_obj);
  2640. i915_gem_object_unpin(obj);
  2641. return -EINVAL;
  2642. }
  2643. /* Map the page containing the relocation we're going to
  2644. * perform.
  2645. */
  2646. reloc_offset = obj_priv->gtt_offset + reloc->offset;
  2647. reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  2648. (reloc_offset &
  2649. ~(PAGE_SIZE - 1)));
  2650. reloc_entry = (uint32_t __iomem *)(reloc_page +
  2651. (reloc_offset & (PAGE_SIZE - 1)));
  2652. reloc_val = target_obj_priv->gtt_offset + reloc->delta;
  2653. #if WATCH_BUF
  2654. DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
  2655. obj, (unsigned int) reloc->offset,
  2656. readl(reloc_entry), reloc_val);
  2657. #endif
  2658. writel(reloc_val, reloc_entry);
  2659. io_mapping_unmap_atomic(reloc_page);
  2660. /* The updated presumed offset for this entry will be
  2661. * copied back out to the user.
  2662. */
  2663. reloc->presumed_offset = target_obj_priv->gtt_offset;
  2664. drm_gem_object_unreference(target_obj);
  2665. }
  2666. #if WATCH_BUF
  2667. if (0)
  2668. i915_gem_dump_object(obj, 128, __func__, ~0);
  2669. #endif
  2670. return 0;
  2671. }
  2672. /** Dispatch a batchbuffer to the ring
  2673. */
  2674. static int
  2675. i915_dispatch_gem_execbuffer(struct drm_device *dev,
  2676. struct drm_i915_gem_execbuffer *exec,
  2677. struct drm_clip_rect *cliprects,
  2678. uint64_t exec_offset)
  2679. {
  2680. drm_i915_private_t *dev_priv = dev->dev_private;
  2681. int nbox = exec->num_cliprects;
  2682. int i = 0, count;
  2683. uint32_t exec_start, exec_len;
  2684. RING_LOCALS;
  2685. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  2686. exec_len = (uint32_t) exec->batch_len;
  2687. count = nbox ? nbox : 1;
  2688. for (i = 0; i < count; i++) {
  2689. if (i < nbox) {
  2690. int ret = i915_emit_box(dev, cliprects, i,
  2691. exec->DR1, exec->DR4);
  2692. if (ret)
  2693. return ret;
  2694. }
  2695. if (IS_I830(dev) || IS_845G(dev)) {
  2696. BEGIN_LP_RING(4);
  2697. OUT_RING(MI_BATCH_BUFFER);
  2698. OUT_RING(exec_start | MI_BATCH_NON_SECURE);
  2699. OUT_RING(exec_start + exec_len - 4);
  2700. OUT_RING(0);
  2701. ADVANCE_LP_RING();
  2702. } else {
  2703. BEGIN_LP_RING(2);
  2704. if (IS_I965G(dev)) {
  2705. OUT_RING(MI_BATCH_BUFFER_START |
  2706. (2 << 6) |
  2707. MI_BATCH_NON_SECURE_I965);
  2708. OUT_RING(exec_start);
  2709. } else {
  2710. OUT_RING(MI_BATCH_BUFFER_START |
  2711. (2 << 6));
  2712. OUT_RING(exec_start | MI_BATCH_NON_SECURE);
  2713. }
  2714. ADVANCE_LP_RING();
  2715. }
  2716. }
  2717. /* XXX breadcrumb */
  2718. return 0;
  2719. }
  2720. /* Throttle our rendering by waiting until the ring has completed our requests
  2721. * emitted over 20 msec ago.
  2722. *
  2723. * Note that if we were to use the current jiffies each time around the loop,
  2724. * we wouldn't escape the function with any frames outstanding if the time to
  2725. * render a frame was over 20ms.
  2726. *
  2727. * This should get us reasonable parallelism between CPU and GPU but also
  2728. * relatively low latency when blocking on a particular request to finish.
  2729. */
  2730. static int
  2731. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
  2732. {
  2733. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  2734. int ret = 0;
  2735. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2736. mutex_lock(&dev->struct_mutex);
  2737. while (!list_empty(&i915_file_priv->mm.request_list)) {
  2738. struct drm_i915_gem_request *request;
  2739. request = list_first_entry(&i915_file_priv->mm.request_list,
  2740. struct drm_i915_gem_request,
  2741. client_list);
  2742. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2743. break;
  2744. ret = i915_wait_request(dev, request->seqno);
  2745. if (ret != 0)
  2746. break;
  2747. }
  2748. mutex_unlock(&dev->struct_mutex);
  2749. return ret;
  2750. }
  2751. static int
  2752. i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object *exec_list,
  2753. uint32_t buffer_count,
  2754. struct drm_i915_gem_relocation_entry **relocs)
  2755. {
  2756. uint32_t reloc_count = 0, reloc_index = 0, i;
  2757. int ret;
  2758. *relocs = NULL;
  2759. for (i = 0; i < buffer_count; i++) {
  2760. if (reloc_count + exec_list[i].relocation_count < reloc_count)
  2761. return -EINVAL;
  2762. reloc_count += exec_list[i].relocation_count;
  2763. }
  2764. *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
  2765. if (*relocs == NULL)
  2766. return -ENOMEM;
  2767. for (i = 0; i < buffer_count; i++) {
  2768. struct drm_i915_gem_relocation_entry __user *user_relocs;
  2769. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  2770. ret = copy_from_user(&(*relocs)[reloc_index],
  2771. user_relocs,
  2772. exec_list[i].relocation_count *
  2773. sizeof(**relocs));
  2774. if (ret != 0) {
  2775. drm_free_large(*relocs);
  2776. *relocs = NULL;
  2777. return -EFAULT;
  2778. }
  2779. reloc_index += exec_list[i].relocation_count;
  2780. }
  2781. return 0;
  2782. }
  2783. static int
  2784. i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object *exec_list,
  2785. uint32_t buffer_count,
  2786. struct drm_i915_gem_relocation_entry *relocs)
  2787. {
  2788. uint32_t reloc_count = 0, i;
  2789. int ret = 0;
  2790. for (i = 0; i < buffer_count; i++) {
  2791. struct drm_i915_gem_relocation_entry __user *user_relocs;
  2792. int unwritten;
  2793. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  2794. unwritten = copy_to_user(user_relocs,
  2795. &relocs[reloc_count],
  2796. exec_list[i].relocation_count *
  2797. sizeof(*relocs));
  2798. if (unwritten) {
  2799. ret = -EFAULT;
  2800. goto err;
  2801. }
  2802. reloc_count += exec_list[i].relocation_count;
  2803. }
  2804. err:
  2805. drm_free_large(relocs);
  2806. return ret;
  2807. }
  2808. static int
  2809. i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer *exec,
  2810. uint64_t exec_offset)
  2811. {
  2812. uint32_t exec_start, exec_len;
  2813. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  2814. exec_len = (uint32_t) exec->batch_len;
  2815. if ((exec_start | exec_len) & 0x7)
  2816. return -EINVAL;
  2817. if (!exec_start)
  2818. return -EINVAL;
  2819. return 0;
  2820. }
  2821. int
  2822. i915_gem_execbuffer(struct drm_device *dev, void *data,
  2823. struct drm_file *file_priv)
  2824. {
  2825. drm_i915_private_t *dev_priv = dev->dev_private;
  2826. struct drm_i915_gem_execbuffer *args = data;
  2827. struct drm_i915_gem_exec_object *exec_list = NULL;
  2828. struct drm_gem_object **object_list = NULL;
  2829. struct drm_gem_object *batch_obj;
  2830. struct drm_i915_gem_object *obj_priv;
  2831. struct drm_clip_rect *cliprects = NULL;
  2832. struct drm_i915_gem_relocation_entry *relocs;
  2833. int ret, ret2, i, pinned = 0;
  2834. uint64_t exec_offset;
  2835. uint32_t seqno, flush_domains, reloc_index;
  2836. int pin_tries;
  2837. #if WATCH_EXEC
  2838. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  2839. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  2840. #endif
  2841. if (args->buffer_count < 1) {
  2842. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  2843. return -EINVAL;
  2844. }
  2845. /* Copy in the exec list from userland */
  2846. exec_list = drm_calloc_large(sizeof(*exec_list), args->buffer_count);
  2847. object_list = drm_calloc_large(sizeof(*object_list), args->buffer_count);
  2848. if (exec_list == NULL || object_list == NULL) {
  2849. DRM_ERROR("Failed to allocate exec or object list "
  2850. "for %d buffers\n",
  2851. args->buffer_count);
  2852. ret = -ENOMEM;
  2853. goto pre_mutex_err;
  2854. }
  2855. ret = copy_from_user(exec_list,
  2856. (struct drm_i915_relocation_entry __user *)
  2857. (uintptr_t) args->buffers_ptr,
  2858. sizeof(*exec_list) * args->buffer_count);
  2859. if (ret != 0) {
  2860. DRM_ERROR("copy %d exec entries failed %d\n",
  2861. args->buffer_count, ret);
  2862. goto pre_mutex_err;
  2863. }
  2864. if (args->num_cliprects != 0) {
  2865. cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
  2866. GFP_KERNEL);
  2867. if (cliprects == NULL)
  2868. goto pre_mutex_err;
  2869. ret = copy_from_user(cliprects,
  2870. (struct drm_clip_rect __user *)
  2871. (uintptr_t) args->cliprects_ptr,
  2872. sizeof(*cliprects) * args->num_cliprects);
  2873. if (ret != 0) {
  2874. DRM_ERROR("copy %d cliprects failed: %d\n",
  2875. args->num_cliprects, ret);
  2876. goto pre_mutex_err;
  2877. }
  2878. }
  2879. ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
  2880. &relocs);
  2881. if (ret != 0)
  2882. goto pre_mutex_err;
  2883. mutex_lock(&dev->struct_mutex);
  2884. i915_verify_inactive(dev, __FILE__, __LINE__);
  2885. if (dev_priv->mm.wedged) {
  2886. DRM_ERROR("Execbuf while wedged\n");
  2887. mutex_unlock(&dev->struct_mutex);
  2888. ret = -EIO;
  2889. goto pre_mutex_err;
  2890. }
  2891. if (dev_priv->mm.suspended) {
  2892. DRM_ERROR("Execbuf while VT-switched.\n");
  2893. mutex_unlock(&dev->struct_mutex);
  2894. ret = -EBUSY;
  2895. goto pre_mutex_err;
  2896. }
  2897. /* Look up object handles */
  2898. for (i = 0; i < args->buffer_count; i++) {
  2899. object_list[i] = drm_gem_object_lookup(dev, file_priv,
  2900. exec_list[i].handle);
  2901. if (object_list[i] == NULL) {
  2902. DRM_ERROR("Invalid object handle %d at index %d\n",
  2903. exec_list[i].handle, i);
  2904. ret = -EBADF;
  2905. goto err;
  2906. }
  2907. obj_priv = object_list[i]->driver_private;
  2908. if (obj_priv->in_execbuffer) {
  2909. DRM_ERROR("Object %p appears more than once in object list\n",
  2910. object_list[i]);
  2911. ret = -EBADF;
  2912. goto err;
  2913. }
  2914. obj_priv->in_execbuffer = true;
  2915. }
  2916. /* Pin and relocate */
  2917. for (pin_tries = 0; ; pin_tries++) {
  2918. ret = 0;
  2919. reloc_index = 0;
  2920. for (i = 0; i < args->buffer_count; i++) {
  2921. object_list[i]->pending_read_domains = 0;
  2922. object_list[i]->pending_write_domain = 0;
  2923. ret = i915_gem_object_pin_and_relocate(object_list[i],
  2924. file_priv,
  2925. &exec_list[i],
  2926. &relocs[reloc_index]);
  2927. if (ret)
  2928. break;
  2929. pinned = i + 1;
  2930. reloc_index += exec_list[i].relocation_count;
  2931. }
  2932. /* success */
  2933. if (ret == 0)
  2934. break;
  2935. /* error other than GTT full, or we've already tried again */
  2936. if (ret != -ENOSPC || pin_tries >= 1) {
  2937. if (ret != -ERESTARTSYS)
  2938. DRM_ERROR("Failed to pin buffers %d\n", ret);
  2939. goto err;
  2940. }
  2941. /* unpin all of our buffers */
  2942. for (i = 0; i < pinned; i++)
  2943. i915_gem_object_unpin(object_list[i]);
  2944. pinned = 0;
  2945. /* evict everyone we can from the aperture */
  2946. ret = i915_gem_evict_everything(dev);
  2947. if (ret)
  2948. goto err;
  2949. }
  2950. /* Set the pending read domains for the batch buffer to COMMAND */
  2951. batch_obj = object_list[args->buffer_count-1];
  2952. if (batch_obj->pending_write_domain) {
  2953. DRM_ERROR("Attempting to use self-modifying batch buffer\n");
  2954. ret = -EINVAL;
  2955. goto err;
  2956. }
  2957. batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
  2958. /* Sanity check the batch buffer, prior to moving objects */
  2959. exec_offset = exec_list[args->buffer_count - 1].offset;
  2960. ret = i915_gem_check_execbuffer (args, exec_offset);
  2961. if (ret != 0) {
  2962. DRM_ERROR("execbuf with invalid offset/length\n");
  2963. goto err;
  2964. }
  2965. i915_verify_inactive(dev, __FILE__, __LINE__);
  2966. /* Zero the global flush/invalidate flags. These
  2967. * will be modified as new domains are computed
  2968. * for each object
  2969. */
  2970. dev->invalidate_domains = 0;
  2971. dev->flush_domains = 0;
  2972. for (i = 0; i < args->buffer_count; i++) {
  2973. struct drm_gem_object *obj = object_list[i];
  2974. /* Compute new gpu domains and update invalidate/flush */
  2975. i915_gem_object_set_to_gpu_domain(obj);
  2976. }
  2977. i915_verify_inactive(dev, __FILE__, __LINE__);
  2978. if (dev->invalidate_domains | dev->flush_domains) {
  2979. #if WATCH_EXEC
  2980. DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
  2981. __func__,
  2982. dev->invalidate_domains,
  2983. dev->flush_domains);
  2984. #endif
  2985. i915_gem_flush(dev,
  2986. dev->invalidate_domains,
  2987. dev->flush_domains);
  2988. if (dev->flush_domains)
  2989. (void)i915_add_request(dev, file_priv,
  2990. dev->flush_domains);
  2991. }
  2992. for (i = 0; i < args->buffer_count; i++) {
  2993. struct drm_gem_object *obj = object_list[i];
  2994. obj->write_domain = obj->pending_write_domain;
  2995. }
  2996. i915_verify_inactive(dev, __FILE__, __LINE__);
  2997. #if WATCH_COHERENCY
  2998. for (i = 0; i < args->buffer_count; i++) {
  2999. i915_gem_object_check_coherency(object_list[i],
  3000. exec_list[i].handle);
  3001. }
  3002. #endif
  3003. #if WATCH_EXEC
  3004. i915_gem_dump_object(batch_obj,
  3005. args->batch_len,
  3006. __func__,
  3007. ~0);
  3008. #endif
  3009. /* Exec the batchbuffer */
  3010. ret = i915_dispatch_gem_execbuffer(dev, args, cliprects, exec_offset);
  3011. if (ret) {
  3012. DRM_ERROR("dispatch failed %d\n", ret);
  3013. goto err;
  3014. }
  3015. /*
  3016. * Ensure that the commands in the batch buffer are
  3017. * finished before the interrupt fires
  3018. */
  3019. flush_domains = i915_retire_commands(dev);
  3020. i915_verify_inactive(dev, __FILE__, __LINE__);
  3021. /*
  3022. * Get a seqno representing the execution of the current buffer,
  3023. * which we can wait on. We would like to mitigate these interrupts,
  3024. * likely by only creating seqnos occasionally (so that we have
  3025. * *some* interrupts representing completion of buffers that we can
  3026. * wait on when trying to clear up gtt space).
  3027. */
  3028. seqno = i915_add_request(dev, file_priv, flush_domains);
  3029. BUG_ON(seqno == 0);
  3030. for (i = 0; i < args->buffer_count; i++) {
  3031. struct drm_gem_object *obj = object_list[i];
  3032. i915_gem_object_move_to_active(obj, seqno);
  3033. #if WATCH_LRU
  3034. DRM_INFO("%s: move to exec list %p\n", __func__, obj);
  3035. #endif
  3036. }
  3037. #if WATCH_LRU
  3038. i915_dump_lru(dev, __func__);
  3039. #endif
  3040. i915_verify_inactive(dev, __FILE__, __LINE__);
  3041. err:
  3042. for (i = 0; i < pinned; i++)
  3043. i915_gem_object_unpin(object_list[i]);
  3044. for (i = 0; i < args->buffer_count; i++) {
  3045. if (object_list[i]) {
  3046. obj_priv = object_list[i]->driver_private;
  3047. obj_priv->in_execbuffer = false;
  3048. }
  3049. drm_gem_object_unreference(object_list[i]);
  3050. }
  3051. mutex_unlock(&dev->struct_mutex);
  3052. if (!ret) {
  3053. /* Copy the new buffer offsets back to the user's exec list. */
  3054. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3055. (uintptr_t) args->buffers_ptr,
  3056. exec_list,
  3057. sizeof(*exec_list) * args->buffer_count);
  3058. if (ret) {
  3059. ret = -EFAULT;
  3060. DRM_ERROR("failed to copy %d exec entries "
  3061. "back to user (%d)\n",
  3062. args->buffer_count, ret);
  3063. }
  3064. }
  3065. /* Copy the updated relocations out regardless of current error
  3066. * state. Failure to update the relocs would mean that the next
  3067. * time userland calls execbuf, it would do so with presumed offset
  3068. * state that didn't match the actual object state.
  3069. */
  3070. ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
  3071. relocs);
  3072. if (ret2 != 0) {
  3073. DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
  3074. if (ret == 0)
  3075. ret = ret2;
  3076. }
  3077. pre_mutex_err:
  3078. drm_free_large(object_list);
  3079. drm_free_large(exec_list);
  3080. kfree(cliprects);
  3081. return ret;
  3082. }
  3083. int
  3084. i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
  3085. {
  3086. struct drm_device *dev = obj->dev;
  3087. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3088. int ret;
  3089. i915_verify_inactive(dev, __FILE__, __LINE__);
  3090. if (obj_priv->gtt_space == NULL) {
  3091. ret = i915_gem_object_bind_to_gtt(obj, alignment);
  3092. if (ret != 0) {
  3093. if (ret != -EBUSY && ret != -ERESTARTSYS)
  3094. DRM_ERROR("Failure to bind: %d\n", ret);
  3095. return ret;
  3096. }
  3097. }
  3098. /*
  3099. * Pre-965 chips need a fence register set up in order to
  3100. * properly handle tiled surfaces.
  3101. */
  3102. if (!IS_I965G(dev) && obj_priv->tiling_mode != I915_TILING_NONE) {
  3103. ret = i915_gem_object_get_fence_reg(obj);
  3104. if (ret != 0) {
  3105. if (ret != -EBUSY && ret != -ERESTARTSYS)
  3106. DRM_ERROR("Failure to install fence: %d\n",
  3107. ret);
  3108. return ret;
  3109. }
  3110. }
  3111. obj_priv->pin_count++;
  3112. /* If the object is not active and not pending a flush,
  3113. * remove it from the inactive list
  3114. */
  3115. if (obj_priv->pin_count == 1) {
  3116. atomic_inc(&dev->pin_count);
  3117. atomic_add(obj->size, &dev->pin_memory);
  3118. if (!obj_priv->active &&
  3119. (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0 &&
  3120. !list_empty(&obj_priv->list))
  3121. list_del_init(&obj_priv->list);
  3122. }
  3123. i915_verify_inactive(dev, __FILE__, __LINE__);
  3124. return 0;
  3125. }
  3126. void
  3127. i915_gem_object_unpin(struct drm_gem_object *obj)
  3128. {
  3129. struct drm_device *dev = obj->dev;
  3130. drm_i915_private_t *dev_priv = dev->dev_private;
  3131. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3132. i915_verify_inactive(dev, __FILE__, __LINE__);
  3133. obj_priv->pin_count--;
  3134. BUG_ON(obj_priv->pin_count < 0);
  3135. BUG_ON(obj_priv->gtt_space == NULL);
  3136. /* If the object is no longer pinned, and is
  3137. * neither active nor being flushed, then stick it on
  3138. * the inactive list
  3139. */
  3140. if (obj_priv->pin_count == 0) {
  3141. if (!obj_priv->active &&
  3142. (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  3143. list_move_tail(&obj_priv->list,
  3144. &dev_priv->mm.inactive_list);
  3145. atomic_dec(&dev->pin_count);
  3146. atomic_sub(obj->size, &dev->pin_memory);
  3147. }
  3148. i915_verify_inactive(dev, __FILE__, __LINE__);
  3149. }
  3150. int
  3151. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  3152. struct drm_file *file_priv)
  3153. {
  3154. struct drm_i915_gem_pin *args = data;
  3155. struct drm_gem_object *obj;
  3156. struct drm_i915_gem_object *obj_priv;
  3157. int ret;
  3158. mutex_lock(&dev->struct_mutex);
  3159. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3160. if (obj == NULL) {
  3161. DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
  3162. args->handle);
  3163. mutex_unlock(&dev->struct_mutex);
  3164. return -EBADF;
  3165. }
  3166. obj_priv = obj->driver_private;
  3167. if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
  3168. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  3169. args->handle);
  3170. drm_gem_object_unreference(obj);
  3171. mutex_unlock(&dev->struct_mutex);
  3172. return -EINVAL;
  3173. }
  3174. obj_priv->user_pin_count++;
  3175. obj_priv->pin_filp = file_priv;
  3176. if (obj_priv->user_pin_count == 1) {
  3177. ret = i915_gem_object_pin(obj, args->alignment);
  3178. if (ret != 0) {
  3179. drm_gem_object_unreference(obj);
  3180. mutex_unlock(&dev->struct_mutex);
  3181. return ret;
  3182. }
  3183. }
  3184. /* XXX - flush the CPU caches for pinned objects
  3185. * as the X server doesn't manage domains yet
  3186. */
  3187. i915_gem_object_flush_cpu_write_domain(obj);
  3188. args->offset = obj_priv->gtt_offset;
  3189. drm_gem_object_unreference(obj);
  3190. mutex_unlock(&dev->struct_mutex);
  3191. return 0;
  3192. }
  3193. int
  3194. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  3195. struct drm_file *file_priv)
  3196. {
  3197. struct drm_i915_gem_pin *args = data;
  3198. struct drm_gem_object *obj;
  3199. struct drm_i915_gem_object *obj_priv;
  3200. mutex_lock(&dev->struct_mutex);
  3201. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3202. if (obj == NULL) {
  3203. DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
  3204. args->handle);
  3205. mutex_unlock(&dev->struct_mutex);
  3206. return -EBADF;
  3207. }
  3208. obj_priv = obj->driver_private;
  3209. if (obj_priv->pin_filp != file_priv) {
  3210. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  3211. args->handle);
  3212. drm_gem_object_unreference(obj);
  3213. mutex_unlock(&dev->struct_mutex);
  3214. return -EINVAL;
  3215. }
  3216. obj_priv->user_pin_count--;
  3217. if (obj_priv->user_pin_count == 0) {
  3218. obj_priv->pin_filp = NULL;
  3219. i915_gem_object_unpin(obj);
  3220. }
  3221. drm_gem_object_unreference(obj);
  3222. mutex_unlock(&dev->struct_mutex);
  3223. return 0;
  3224. }
  3225. int
  3226. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  3227. struct drm_file *file_priv)
  3228. {
  3229. struct drm_i915_gem_busy *args = data;
  3230. struct drm_gem_object *obj;
  3231. struct drm_i915_gem_object *obj_priv;
  3232. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3233. if (obj == NULL) {
  3234. DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
  3235. args->handle);
  3236. return -EBADF;
  3237. }
  3238. mutex_lock(&dev->struct_mutex);
  3239. /* Update the active list for the hardware's current position.
  3240. * Otherwise this only updates on a delayed timer or when irqs are
  3241. * actually unmasked, and our working set ends up being larger than
  3242. * required.
  3243. */
  3244. i915_gem_retire_requests(dev);
  3245. obj_priv = obj->driver_private;
  3246. /* Don't count being on the flushing list against the object being
  3247. * done. Otherwise, a buffer left on the flushing list but not getting
  3248. * flushed (because nobody's flushing that domain) won't ever return
  3249. * unbusy and get reused by libdrm's bo cache. The other expected
  3250. * consumer of this interface, OpenGL's occlusion queries, also specs
  3251. * that the objects get unbusy "eventually" without any interference.
  3252. */
  3253. args->busy = obj_priv->active && obj_priv->last_rendering_seqno != 0;
  3254. drm_gem_object_unreference(obj);
  3255. mutex_unlock(&dev->struct_mutex);
  3256. return 0;
  3257. }
  3258. int
  3259. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3260. struct drm_file *file_priv)
  3261. {
  3262. return i915_gem_ring_throttle(dev, file_priv);
  3263. }
  3264. int i915_gem_init_object(struct drm_gem_object *obj)
  3265. {
  3266. struct drm_i915_gem_object *obj_priv;
  3267. obj_priv = kzalloc(sizeof(*obj_priv), GFP_KERNEL);
  3268. if (obj_priv == NULL)
  3269. return -ENOMEM;
  3270. /*
  3271. * We've just allocated pages from the kernel,
  3272. * so they've just been written by the CPU with
  3273. * zeros. They'll need to be clflushed before we
  3274. * use them with the GPU.
  3275. */
  3276. obj->write_domain = I915_GEM_DOMAIN_CPU;
  3277. obj->read_domains = I915_GEM_DOMAIN_CPU;
  3278. obj_priv->agp_type = AGP_USER_MEMORY;
  3279. obj->driver_private = obj_priv;
  3280. obj_priv->obj = obj;
  3281. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  3282. INIT_LIST_HEAD(&obj_priv->list);
  3283. INIT_LIST_HEAD(&obj_priv->fence_list);
  3284. return 0;
  3285. }
  3286. void i915_gem_free_object(struct drm_gem_object *obj)
  3287. {
  3288. struct drm_device *dev = obj->dev;
  3289. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3290. while (obj_priv->pin_count > 0)
  3291. i915_gem_object_unpin(obj);
  3292. if (obj_priv->phys_obj)
  3293. i915_gem_detach_phys_object(dev, obj);
  3294. i915_gem_object_unbind(obj);
  3295. i915_gem_free_mmap_offset(obj);
  3296. kfree(obj_priv->page_cpu_valid);
  3297. kfree(obj_priv->bit_17);
  3298. kfree(obj->driver_private);
  3299. }
  3300. /** Unbinds all objects that are on the given buffer list. */
  3301. static int
  3302. i915_gem_evict_from_list(struct drm_device *dev, struct list_head *head)
  3303. {
  3304. struct drm_gem_object *obj;
  3305. struct drm_i915_gem_object *obj_priv;
  3306. int ret;
  3307. while (!list_empty(head)) {
  3308. obj_priv = list_first_entry(head,
  3309. struct drm_i915_gem_object,
  3310. list);
  3311. obj = obj_priv->obj;
  3312. if (obj_priv->pin_count != 0) {
  3313. DRM_ERROR("Pinned object in unbind list\n");
  3314. mutex_unlock(&dev->struct_mutex);
  3315. return -EINVAL;
  3316. }
  3317. ret = i915_gem_object_unbind(obj);
  3318. if (ret != 0) {
  3319. DRM_ERROR("Error unbinding object in LeaveVT: %d\n",
  3320. ret);
  3321. mutex_unlock(&dev->struct_mutex);
  3322. return ret;
  3323. }
  3324. }
  3325. return 0;
  3326. }
  3327. int
  3328. i915_gem_idle(struct drm_device *dev)
  3329. {
  3330. drm_i915_private_t *dev_priv = dev->dev_private;
  3331. uint32_t seqno, cur_seqno, last_seqno;
  3332. int stuck, ret;
  3333. mutex_lock(&dev->struct_mutex);
  3334. if (dev_priv->mm.suspended || dev_priv->ring.ring_obj == NULL) {
  3335. mutex_unlock(&dev->struct_mutex);
  3336. return 0;
  3337. }
  3338. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3339. * We need to replace this with a semaphore, or something.
  3340. */
  3341. dev_priv->mm.suspended = 1;
  3342. /* Cancel the retire work handler, wait for it to finish if running
  3343. */
  3344. mutex_unlock(&dev->struct_mutex);
  3345. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3346. mutex_lock(&dev->struct_mutex);
  3347. i915_kernel_lost_context(dev);
  3348. /* Flush the GPU along with all non-CPU write domains
  3349. */
  3350. i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  3351. seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
  3352. if (seqno == 0) {
  3353. mutex_unlock(&dev->struct_mutex);
  3354. return -ENOMEM;
  3355. }
  3356. dev_priv->mm.waiting_gem_seqno = seqno;
  3357. last_seqno = 0;
  3358. stuck = 0;
  3359. for (;;) {
  3360. cur_seqno = i915_get_gem_seqno(dev);
  3361. if (i915_seqno_passed(cur_seqno, seqno))
  3362. break;
  3363. if (last_seqno == cur_seqno) {
  3364. if (stuck++ > 100) {
  3365. DRM_ERROR("hardware wedged\n");
  3366. dev_priv->mm.wedged = 1;
  3367. DRM_WAKEUP(&dev_priv->irq_queue);
  3368. break;
  3369. }
  3370. }
  3371. msleep(10);
  3372. last_seqno = cur_seqno;
  3373. }
  3374. dev_priv->mm.waiting_gem_seqno = 0;
  3375. i915_gem_retire_requests(dev);
  3376. spin_lock(&dev_priv->mm.active_list_lock);
  3377. if (!dev_priv->mm.wedged) {
  3378. /* Active and flushing should now be empty as we've
  3379. * waited for a sequence higher than any pending execbuffer
  3380. */
  3381. WARN_ON(!list_empty(&dev_priv->mm.active_list));
  3382. WARN_ON(!list_empty(&dev_priv->mm.flushing_list));
  3383. /* Request should now be empty as we've also waited
  3384. * for the last request in the list
  3385. */
  3386. WARN_ON(!list_empty(&dev_priv->mm.request_list));
  3387. }
  3388. /* Empty the active and flushing lists to inactive. If there's
  3389. * anything left at this point, it means that we're wedged and
  3390. * nothing good's going to happen by leaving them there. So strip
  3391. * the GPU domains and just stuff them onto inactive.
  3392. */
  3393. while (!list_empty(&dev_priv->mm.active_list)) {
  3394. struct drm_i915_gem_object *obj_priv;
  3395. obj_priv = list_first_entry(&dev_priv->mm.active_list,
  3396. struct drm_i915_gem_object,
  3397. list);
  3398. obj_priv->obj->write_domain &= ~I915_GEM_GPU_DOMAINS;
  3399. i915_gem_object_move_to_inactive(obj_priv->obj);
  3400. }
  3401. spin_unlock(&dev_priv->mm.active_list_lock);
  3402. while (!list_empty(&dev_priv->mm.flushing_list)) {
  3403. struct drm_i915_gem_object *obj_priv;
  3404. obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
  3405. struct drm_i915_gem_object,
  3406. list);
  3407. obj_priv->obj->write_domain &= ~I915_GEM_GPU_DOMAINS;
  3408. i915_gem_object_move_to_inactive(obj_priv->obj);
  3409. }
  3410. /* Move all inactive buffers out of the GTT. */
  3411. ret = i915_gem_evict_from_list(dev, &dev_priv->mm.inactive_list);
  3412. WARN_ON(!list_empty(&dev_priv->mm.inactive_list));
  3413. if (ret) {
  3414. mutex_unlock(&dev->struct_mutex);
  3415. return ret;
  3416. }
  3417. i915_gem_cleanup_ringbuffer(dev);
  3418. mutex_unlock(&dev->struct_mutex);
  3419. return 0;
  3420. }
  3421. static int
  3422. i915_gem_init_hws(struct drm_device *dev)
  3423. {
  3424. drm_i915_private_t *dev_priv = dev->dev_private;
  3425. struct drm_gem_object *obj;
  3426. struct drm_i915_gem_object *obj_priv;
  3427. int ret;
  3428. /* If we need a physical address for the status page, it's already
  3429. * initialized at driver load time.
  3430. */
  3431. if (!I915_NEED_GFX_HWS(dev))
  3432. return 0;
  3433. obj = drm_gem_object_alloc(dev, 4096);
  3434. if (obj == NULL) {
  3435. DRM_ERROR("Failed to allocate status page\n");
  3436. return -ENOMEM;
  3437. }
  3438. obj_priv = obj->driver_private;
  3439. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  3440. ret = i915_gem_object_pin(obj, 4096);
  3441. if (ret != 0) {
  3442. drm_gem_object_unreference(obj);
  3443. return ret;
  3444. }
  3445. dev_priv->status_gfx_addr = obj_priv->gtt_offset;
  3446. dev_priv->hw_status_page = kmap(obj_priv->pages[0]);
  3447. if (dev_priv->hw_status_page == NULL) {
  3448. DRM_ERROR("Failed to map status page.\n");
  3449. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  3450. i915_gem_object_unpin(obj);
  3451. drm_gem_object_unreference(obj);
  3452. return -EINVAL;
  3453. }
  3454. dev_priv->hws_obj = obj;
  3455. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  3456. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  3457. I915_READ(HWS_PGA); /* posting read */
  3458. DRM_DEBUG("hws offset: 0x%08x\n", dev_priv->status_gfx_addr);
  3459. return 0;
  3460. }
  3461. static void
  3462. i915_gem_cleanup_hws(struct drm_device *dev)
  3463. {
  3464. drm_i915_private_t *dev_priv = dev->dev_private;
  3465. struct drm_gem_object *obj;
  3466. struct drm_i915_gem_object *obj_priv;
  3467. if (dev_priv->hws_obj == NULL)
  3468. return;
  3469. obj = dev_priv->hws_obj;
  3470. obj_priv = obj->driver_private;
  3471. kunmap(obj_priv->pages[0]);
  3472. i915_gem_object_unpin(obj);
  3473. drm_gem_object_unreference(obj);
  3474. dev_priv->hws_obj = NULL;
  3475. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  3476. dev_priv->hw_status_page = NULL;
  3477. /* Write high address into HWS_PGA when disabling. */
  3478. I915_WRITE(HWS_PGA, 0x1ffff000);
  3479. }
  3480. int
  3481. i915_gem_init_ringbuffer(struct drm_device *dev)
  3482. {
  3483. drm_i915_private_t *dev_priv = dev->dev_private;
  3484. struct drm_gem_object *obj;
  3485. struct drm_i915_gem_object *obj_priv;
  3486. drm_i915_ring_buffer_t *ring = &dev_priv->ring;
  3487. int ret;
  3488. u32 head;
  3489. ret = i915_gem_init_hws(dev);
  3490. if (ret != 0)
  3491. return ret;
  3492. obj = drm_gem_object_alloc(dev, 128 * 1024);
  3493. if (obj == NULL) {
  3494. DRM_ERROR("Failed to allocate ringbuffer\n");
  3495. i915_gem_cleanup_hws(dev);
  3496. return -ENOMEM;
  3497. }
  3498. obj_priv = obj->driver_private;
  3499. ret = i915_gem_object_pin(obj, 4096);
  3500. if (ret != 0) {
  3501. drm_gem_object_unreference(obj);
  3502. i915_gem_cleanup_hws(dev);
  3503. return ret;
  3504. }
  3505. /* Set up the kernel mapping for the ring. */
  3506. ring->Size = obj->size;
  3507. ring->tail_mask = obj->size - 1;
  3508. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  3509. ring->map.size = obj->size;
  3510. ring->map.type = 0;
  3511. ring->map.flags = 0;
  3512. ring->map.mtrr = 0;
  3513. drm_core_ioremap_wc(&ring->map, dev);
  3514. if (ring->map.handle == NULL) {
  3515. DRM_ERROR("Failed to map ringbuffer.\n");
  3516. memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
  3517. i915_gem_object_unpin(obj);
  3518. drm_gem_object_unreference(obj);
  3519. i915_gem_cleanup_hws(dev);
  3520. return -EINVAL;
  3521. }
  3522. ring->ring_obj = obj;
  3523. ring->virtual_start = ring->map.handle;
  3524. /* Stop the ring if it's running. */
  3525. I915_WRITE(PRB0_CTL, 0);
  3526. I915_WRITE(PRB0_TAIL, 0);
  3527. I915_WRITE(PRB0_HEAD, 0);
  3528. /* Initialize the ring. */
  3529. I915_WRITE(PRB0_START, obj_priv->gtt_offset);
  3530. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  3531. /* G45 ring initialization fails to reset head to zero */
  3532. if (head != 0) {
  3533. DRM_ERROR("Ring head not reset to zero "
  3534. "ctl %08x head %08x tail %08x start %08x\n",
  3535. I915_READ(PRB0_CTL),
  3536. I915_READ(PRB0_HEAD),
  3537. I915_READ(PRB0_TAIL),
  3538. I915_READ(PRB0_START));
  3539. I915_WRITE(PRB0_HEAD, 0);
  3540. DRM_ERROR("Ring head forced to zero "
  3541. "ctl %08x head %08x tail %08x start %08x\n",
  3542. I915_READ(PRB0_CTL),
  3543. I915_READ(PRB0_HEAD),
  3544. I915_READ(PRB0_TAIL),
  3545. I915_READ(PRB0_START));
  3546. }
  3547. I915_WRITE(PRB0_CTL,
  3548. ((obj->size - 4096) & RING_NR_PAGES) |
  3549. RING_NO_REPORT |
  3550. RING_VALID);
  3551. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  3552. /* If the head is still not zero, the ring is dead */
  3553. if (head != 0) {
  3554. DRM_ERROR("Ring initialization failed "
  3555. "ctl %08x head %08x tail %08x start %08x\n",
  3556. I915_READ(PRB0_CTL),
  3557. I915_READ(PRB0_HEAD),
  3558. I915_READ(PRB0_TAIL),
  3559. I915_READ(PRB0_START));
  3560. return -EIO;
  3561. }
  3562. /* Update our cache of the ring state */
  3563. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3564. i915_kernel_lost_context(dev);
  3565. else {
  3566. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  3567. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  3568. ring->space = ring->head - (ring->tail + 8);
  3569. if (ring->space < 0)
  3570. ring->space += ring->Size;
  3571. }
  3572. return 0;
  3573. }
  3574. void
  3575. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3576. {
  3577. drm_i915_private_t *dev_priv = dev->dev_private;
  3578. if (dev_priv->ring.ring_obj == NULL)
  3579. return;
  3580. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  3581. i915_gem_object_unpin(dev_priv->ring.ring_obj);
  3582. drm_gem_object_unreference(dev_priv->ring.ring_obj);
  3583. dev_priv->ring.ring_obj = NULL;
  3584. memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
  3585. i915_gem_cleanup_hws(dev);
  3586. }
  3587. int
  3588. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3589. struct drm_file *file_priv)
  3590. {
  3591. drm_i915_private_t *dev_priv = dev->dev_private;
  3592. int ret;
  3593. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3594. return 0;
  3595. if (dev_priv->mm.wedged) {
  3596. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3597. dev_priv->mm.wedged = 0;
  3598. }
  3599. mutex_lock(&dev->struct_mutex);
  3600. dev_priv->mm.suspended = 0;
  3601. ret = i915_gem_init_ringbuffer(dev);
  3602. if (ret != 0) {
  3603. mutex_unlock(&dev->struct_mutex);
  3604. return ret;
  3605. }
  3606. spin_lock(&dev_priv->mm.active_list_lock);
  3607. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3608. spin_unlock(&dev_priv->mm.active_list_lock);
  3609. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  3610. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  3611. BUG_ON(!list_empty(&dev_priv->mm.request_list));
  3612. mutex_unlock(&dev->struct_mutex);
  3613. drm_irq_install(dev);
  3614. return 0;
  3615. }
  3616. int
  3617. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3618. struct drm_file *file_priv)
  3619. {
  3620. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3621. return 0;
  3622. drm_irq_uninstall(dev);
  3623. return i915_gem_idle(dev);
  3624. }
  3625. void
  3626. i915_gem_lastclose(struct drm_device *dev)
  3627. {
  3628. int ret;
  3629. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3630. return;
  3631. ret = i915_gem_idle(dev);
  3632. if (ret)
  3633. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3634. }
  3635. void
  3636. i915_gem_load(struct drm_device *dev)
  3637. {
  3638. int i;
  3639. drm_i915_private_t *dev_priv = dev->dev_private;
  3640. spin_lock_init(&dev_priv->mm.active_list_lock);
  3641. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3642. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  3643. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3644. INIT_LIST_HEAD(&dev_priv->mm.request_list);
  3645. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3646. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3647. i915_gem_retire_work_handler);
  3648. dev_priv->mm.next_gem_seqno = 1;
  3649. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3650. dev_priv->fence_reg_start = 3;
  3651. if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3652. dev_priv->num_fence_regs = 16;
  3653. else
  3654. dev_priv->num_fence_regs = 8;
  3655. /* Initialize fence registers to zero */
  3656. if (IS_I965G(dev)) {
  3657. for (i = 0; i < 16; i++)
  3658. I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
  3659. } else {
  3660. for (i = 0; i < 8; i++)
  3661. I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
  3662. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3663. for (i = 0; i < 8; i++)
  3664. I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
  3665. }
  3666. i915_gem_detect_bit_6_swizzle(dev);
  3667. }
  3668. /*
  3669. * Create a physically contiguous memory object for this object
  3670. * e.g. for cursor + overlay regs
  3671. */
  3672. int i915_gem_init_phys_object(struct drm_device *dev,
  3673. int id, int size)
  3674. {
  3675. drm_i915_private_t *dev_priv = dev->dev_private;
  3676. struct drm_i915_gem_phys_object *phys_obj;
  3677. int ret;
  3678. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3679. return 0;
  3680. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3681. if (!phys_obj)
  3682. return -ENOMEM;
  3683. phys_obj->id = id;
  3684. phys_obj->handle = drm_pci_alloc(dev, size, 0, 0xffffffff);
  3685. if (!phys_obj->handle) {
  3686. ret = -ENOMEM;
  3687. goto kfree_obj;
  3688. }
  3689. #ifdef CONFIG_X86
  3690. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3691. #endif
  3692. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  3693. return 0;
  3694. kfree_obj:
  3695. kfree(phys_obj);
  3696. return ret;
  3697. }
  3698. void i915_gem_free_phys_object(struct drm_device *dev, int id)
  3699. {
  3700. drm_i915_private_t *dev_priv = dev->dev_private;
  3701. struct drm_i915_gem_phys_object *phys_obj;
  3702. if (!dev_priv->mm.phys_objs[id - 1])
  3703. return;
  3704. phys_obj = dev_priv->mm.phys_objs[id - 1];
  3705. if (phys_obj->cur_obj) {
  3706. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  3707. }
  3708. #ifdef CONFIG_X86
  3709. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3710. #endif
  3711. drm_pci_free(dev, phys_obj->handle);
  3712. kfree(phys_obj);
  3713. dev_priv->mm.phys_objs[id - 1] = NULL;
  3714. }
  3715. void i915_gem_free_all_phys_object(struct drm_device *dev)
  3716. {
  3717. int i;
  3718. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  3719. i915_gem_free_phys_object(dev, i);
  3720. }
  3721. void i915_gem_detach_phys_object(struct drm_device *dev,
  3722. struct drm_gem_object *obj)
  3723. {
  3724. struct drm_i915_gem_object *obj_priv;
  3725. int i;
  3726. int ret;
  3727. int page_count;
  3728. obj_priv = obj->driver_private;
  3729. if (!obj_priv->phys_obj)
  3730. return;
  3731. ret = i915_gem_object_get_pages(obj);
  3732. if (ret)
  3733. goto out;
  3734. page_count = obj->size / PAGE_SIZE;
  3735. for (i = 0; i < page_count; i++) {
  3736. char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
  3737. char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  3738. memcpy(dst, src, PAGE_SIZE);
  3739. kunmap_atomic(dst, KM_USER0);
  3740. }
  3741. drm_clflush_pages(obj_priv->pages, page_count);
  3742. drm_agp_chipset_flush(dev);
  3743. i915_gem_object_put_pages(obj);
  3744. out:
  3745. obj_priv->phys_obj->cur_obj = NULL;
  3746. obj_priv->phys_obj = NULL;
  3747. }
  3748. int
  3749. i915_gem_attach_phys_object(struct drm_device *dev,
  3750. struct drm_gem_object *obj, int id)
  3751. {
  3752. drm_i915_private_t *dev_priv = dev->dev_private;
  3753. struct drm_i915_gem_object *obj_priv;
  3754. int ret = 0;
  3755. int page_count;
  3756. int i;
  3757. if (id > I915_MAX_PHYS_OBJECT)
  3758. return -EINVAL;
  3759. obj_priv = obj->driver_private;
  3760. if (obj_priv->phys_obj) {
  3761. if (obj_priv->phys_obj->id == id)
  3762. return 0;
  3763. i915_gem_detach_phys_object(dev, obj);
  3764. }
  3765. /* create a new object */
  3766. if (!dev_priv->mm.phys_objs[id - 1]) {
  3767. ret = i915_gem_init_phys_object(dev, id,
  3768. obj->size);
  3769. if (ret) {
  3770. DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
  3771. goto out;
  3772. }
  3773. }
  3774. /* bind to the object */
  3775. obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
  3776. obj_priv->phys_obj->cur_obj = obj;
  3777. ret = i915_gem_object_get_pages(obj);
  3778. if (ret) {
  3779. DRM_ERROR("failed to get page list\n");
  3780. goto out;
  3781. }
  3782. page_count = obj->size / PAGE_SIZE;
  3783. for (i = 0; i < page_count; i++) {
  3784. char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
  3785. char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  3786. memcpy(dst, src, PAGE_SIZE);
  3787. kunmap_atomic(src, KM_USER0);
  3788. }
  3789. i915_gem_object_put_pages(obj);
  3790. return 0;
  3791. out:
  3792. return ret;
  3793. }
  3794. static int
  3795. i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  3796. struct drm_i915_gem_pwrite *args,
  3797. struct drm_file *file_priv)
  3798. {
  3799. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3800. void *obj_addr;
  3801. int ret;
  3802. char __user *user_data;
  3803. user_data = (char __user *) (uintptr_t) args->data_ptr;
  3804. obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
  3805. DRM_DEBUG("obj_addr %p, %lld\n", obj_addr, args->size);
  3806. ret = copy_from_user(obj_addr, user_data, args->size);
  3807. if (ret)
  3808. return -EFAULT;
  3809. drm_agp_chipset_flush(dev);
  3810. return 0;
  3811. }
  3812. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
  3813. {
  3814. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  3815. /* Clean up our request list when the client is going away, so that
  3816. * later retire_requests won't dereference our soon-to-be-gone
  3817. * file_priv.
  3818. */
  3819. mutex_lock(&dev->struct_mutex);
  3820. while (!list_empty(&i915_file_priv->mm.request_list))
  3821. list_del_init(i915_file_priv->mm.request_list.next);
  3822. mutex_unlock(&dev->struct_mutex);
  3823. }