tlv320dac33.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/soc-dapm.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. #define DAC33_BUFFER_SIZE_BYTES 24576 /* bytes, 12288 16 bit words,
  43. * 6144 stereo */
  44. #define DAC33_BUFFER_SIZE_SAMPLES 6144
  45. #define NSAMPLE_MAX 5700
  46. #define LATENCY_TIME_MS 20
  47. static struct snd_soc_codec *tlv320dac33_codec;
  48. enum dac33_state {
  49. DAC33_IDLE = 0,
  50. DAC33_PREFILL,
  51. DAC33_PLAYBACK,
  52. DAC33_FLUSH,
  53. };
  54. enum dac33_fifo_modes {
  55. DAC33_FIFO_BYPASS = 0,
  56. DAC33_FIFO_MODE1,
  57. DAC33_FIFO_MODE7,
  58. DAC33_FIFO_LAST_MODE,
  59. };
  60. #define DAC33_NUM_SUPPLIES 3
  61. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  62. "AVDD",
  63. "DVDD",
  64. "IOVDD",
  65. };
  66. struct tlv320dac33_priv {
  67. struct mutex mutex;
  68. struct workqueue_struct *dac33_wq;
  69. struct work_struct work;
  70. struct snd_soc_codec codec;
  71. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  72. int power_gpio;
  73. int chip_power;
  74. int irq;
  75. unsigned int refclk;
  76. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  77. unsigned int nsample_min; /* nsample should not be lower than
  78. * this */
  79. unsigned int nsample_max; /* nsample should not be higher than
  80. * this */
  81. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  82. unsigned int nsample; /* burst read amount from host */
  83. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  84. enum dac33_state state;
  85. };
  86. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  87. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  88. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  89. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  90. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  91. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  92. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  93. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  94. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  95. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  96. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  97. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  98. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  99. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  100. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  101. 0x00, 0x00, /* 0x38 - 0x39 */
  102. /* Registers 0x3a - 0x3f are reserved */
  103. 0x00, 0x00, /* 0x3a - 0x3b */
  104. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  105. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  106. 0x00, 0x80, /* 0x44 - 0x45 */
  107. /* Registers 0x46 - 0x47 are reserved */
  108. 0x80, 0x80, /* 0x46 - 0x47 */
  109. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  110. /* Registers 0x4b - 0x7c are reserved */
  111. 0x00, /* 0x4b */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  122. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  123. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  124. 0x00, /* 0x7c */
  125. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  126. };
  127. /* Register read and write */
  128. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  129. unsigned reg)
  130. {
  131. u8 *cache = codec->reg_cache;
  132. if (reg >= DAC33_CACHEREGNUM)
  133. return 0;
  134. return cache[reg];
  135. }
  136. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  137. u8 reg, u8 value)
  138. {
  139. u8 *cache = codec->reg_cache;
  140. if (reg >= DAC33_CACHEREGNUM)
  141. return;
  142. cache[reg] = value;
  143. }
  144. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  145. u8 *value)
  146. {
  147. struct tlv320dac33_priv *dac33 = codec->private_data;
  148. int val;
  149. *value = reg & 0xff;
  150. /* If powered off, return the cached value */
  151. if (dac33->chip_power) {
  152. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  153. if (val < 0) {
  154. dev_err(codec->dev, "Read failed (%d)\n", val);
  155. value[0] = dac33_read_reg_cache(codec, reg);
  156. } else {
  157. value[0] = val;
  158. dac33_write_reg_cache(codec, reg, val);
  159. }
  160. } else {
  161. value[0] = dac33_read_reg_cache(codec, reg);
  162. }
  163. return 0;
  164. }
  165. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  166. unsigned int value)
  167. {
  168. struct tlv320dac33_priv *dac33 = codec->private_data;
  169. u8 data[2];
  170. int ret = 0;
  171. /*
  172. * data is
  173. * D15..D8 dac33 register offset
  174. * D7...D0 register data
  175. */
  176. data[0] = reg & 0xff;
  177. data[1] = value & 0xff;
  178. dac33_write_reg_cache(codec, data[0], data[1]);
  179. if (dac33->chip_power) {
  180. ret = codec->hw_write(codec->control_data, data, 2);
  181. if (ret != 2)
  182. dev_err(codec->dev, "Write failed (%d)\n", ret);
  183. else
  184. ret = 0;
  185. }
  186. return ret;
  187. }
  188. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  189. unsigned int value)
  190. {
  191. struct tlv320dac33_priv *dac33 = codec->private_data;
  192. int ret;
  193. mutex_lock(&dac33->mutex);
  194. ret = dac33_write(codec, reg, value);
  195. mutex_unlock(&dac33->mutex);
  196. return ret;
  197. }
  198. #define DAC33_I2C_ADDR_AUTOINC 0x80
  199. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  200. unsigned int value)
  201. {
  202. struct tlv320dac33_priv *dac33 = codec->private_data;
  203. u8 data[3];
  204. int ret = 0;
  205. /*
  206. * data is
  207. * D23..D16 dac33 register offset
  208. * D15..D8 register data MSB
  209. * D7...D0 register data LSB
  210. */
  211. data[0] = reg & 0xff;
  212. data[1] = (value >> 8) & 0xff;
  213. data[2] = value & 0xff;
  214. dac33_write_reg_cache(codec, data[0], data[1]);
  215. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  216. if (dac33->chip_power) {
  217. /* We need to set autoincrement mode for 16 bit writes */
  218. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  219. ret = codec->hw_write(codec->control_data, data, 3);
  220. if (ret != 3)
  221. dev_err(codec->dev, "Write failed (%d)\n", ret);
  222. else
  223. ret = 0;
  224. }
  225. return ret;
  226. }
  227. static void dac33_restore_regs(struct snd_soc_codec *codec)
  228. {
  229. struct tlv320dac33_priv *dac33 = codec->private_data;
  230. u8 *cache = codec->reg_cache;
  231. u8 data[2];
  232. int i, ret;
  233. if (!dac33->chip_power)
  234. return;
  235. for (i = DAC33_PWR_CTRL; i <= DAC33_INTP_CTRL_B; i++) {
  236. data[0] = i;
  237. data[1] = cache[i];
  238. /* Skip the read only registers */
  239. if ((i >= DAC33_INT_OSC_STATUS &&
  240. i <= DAC33_INT_OSC_FREQ_RAT_READ_B) ||
  241. (i >= DAC33_FIFO_WPTR_MSB && i <= DAC33_FIFO_IRQ_FLAG) ||
  242. i == DAC33_DAC_STATUS_FLAGS ||
  243. i == DAC33_SRC_EST_REF_CLK_RATIO_A ||
  244. i == DAC33_SRC_EST_REF_CLK_RATIO_B)
  245. continue;
  246. ret = codec->hw_write(codec->control_data, data, 2);
  247. if (ret != 2)
  248. dev_err(codec->dev, "Write failed (%d)\n", ret);
  249. }
  250. for (i = DAC33_LDAC_PWR_CTRL; i <= DAC33_LINEL_TO_LLO_VOL; i++) {
  251. data[0] = i;
  252. data[1] = cache[i];
  253. ret = codec->hw_write(codec->control_data, data, 2);
  254. if (ret != 2)
  255. dev_err(codec->dev, "Write failed (%d)\n", ret);
  256. }
  257. for (i = DAC33_LINER_TO_RLO_VOL; i <= DAC33_OSC_TRIM; i++) {
  258. data[0] = i;
  259. data[1] = cache[i];
  260. ret = codec->hw_write(codec->control_data, data, 2);
  261. if (ret != 2)
  262. dev_err(codec->dev, "Write failed (%d)\n", ret);
  263. }
  264. }
  265. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  266. {
  267. u8 reg;
  268. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  269. if (power)
  270. reg |= DAC33_PDNALLB;
  271. else
  272. reg &= ~DAC33_PDNALLB;
  273. dac33_write(codec, DAC33_PWR_CTRL, reg);
  274. }
  275. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  276. {
  277. struct tlv320dac33_priv *dac33 = codec->private_data;
  278. int ret;
  279. mutex_lock(&dac33->mutex);
  280. if (power) {
  281. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  282. dac33->supplies);
  283. if (ret != 0) {
  284. dev_err(codec->dev,
  285. "Failed to enable supplies: %d\n", ret);
  286. goto exit;
  287. }
  288. if (dac33->power_gpio >= 0)
  289. gpio_set_value(dac33->power_gpio, 1);
  290. dac33->chip_power = 1;
  291. /* Restore registers */
  292. dac33_restore_regs(codec);
  293. dac33_soft_power(codec, 1);
  294. } else {
  295. dac33_soft_power(codec, 0);
  296. if (dac33->power_gpio >= 0)
  297. gpio_set_value(dac33->power_gpio, 0);
  298. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  299. dac33->supplies);
  300. if (ret != 0) {
  301. dev_err(codec->dev,
  302. "Failed to disable supplies: %d\n", ret);
  303. goto exit;
  304. }
  305. dac33->chip_power = 0;
  306. }
  307. exit:
  308. mutex_unlock(&dac33->mutex);
  309. return ret;
  310. }
  311. static int dac33_get_nsample(struct snd_kcontrol *kcontrol,
  312. struct snd_ctl_elem_value *ucontrol)
  313. {
  314. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  315. struct tlv320dac33_priv *dac33 = codec->private_data;
  316. ucontrol->value.integer.value[0] = dac33->nsample;
  317. return 0;
  318. }
  319. static int dac33_set_nsample(struct snd_kcontrol *kcontrol,
  320. struct snd_ctl_elem_value *ucontrol)
  321. {
  322. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  323. struct tlv320dac33_priv *dac33 = codec->private_data;
  324. int ret = 0;
  325. if (dac33->nsample == ucontrol->value.integer.value[0])
  326. return 0;
  327. if (ucontrol->value.integer.value[0] < dac33->nsample_min ||
  328. ucontrol->value.integer.value[0] > dac33->nsample_max)
  329. ret = -EINVAL;
  330. else
  331. dac33->nsample = ucontrol->value.integer.value[0];
  332. return ret;
  333. }
  334. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  335. struct snd_ctl_elem_value *ucontrol)
  336. {
  337. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  338. struct tlv320dac33_priv *dac33 = codec->private_data;
  339. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  340. return 0;
  341. }
  342. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  343. struct snd_ctl_elem_value *ucontrol)
  344. {
  345. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  346. struct tlv320dac33_priv *dac33 = codec->private_data;
  347. int ret = 0;
  348. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  349. return 0;
  350. /* Do not allow changes while stream is running*/
  351. if (codec->active)
  352. return -EPERM;
  353. if (ucontrol->value.integer.value[0] < 0 ||
  354. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  355. ret = -EINVAL;
  356. else
  357. dac33->fifo_mode = ucontrol->value.integer.value[0];
  358. return ret;
  359. }
  360. /* Codec operation modes */
  361. static const char *dac33_fifo_mode_texts[] = {
  362. "Bypass", "Mode 1", "Mode 7"
  363. };
  364. static const struct soc_enum dac33_fifo_mode_enum =
  365. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  366. dac33_fifo_mode_texts);
  367. /*
  368. * DACL/R digital volume control:
  369. * from 0 dB to -63.5 in 0.5 dB steps
  370. * Need to be inverted later on:
  371. * 0x00 == 0 dB
  372. * 0x7f == -63.5 dB
  373. */
  374. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  375. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  376. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  377. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  378. 0, 0x7f, 1, dac_digivol_tlv),
  379. SOC_DOUBLE_R("DAC Digital Playback Switch",
  380. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  381. SOC_DOUBLE_R("Line to Line Out Volume",
  382. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  383. };
  384. static const struct snd_kcontrol_new dac33_nsample_snd_controls[] = {
  385. SOC_SINGLE_EXT("nSample", 0, 0, 5900, 0,
  386. dac33_get_nsample, dac33_set_nsample),
  387. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  388. dac33_get_fifo_mode, dac33_set_fifo_mode),
  389. };
  390. /* Analog bypass */
  391. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  392. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  393. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  394. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  395. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  396. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  397. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  398. SND_SOC_DAPM_INPUT("LINEL"),
  399. SND_SOC_DAPM_INPUT("LINER"),
  400. SND_SOC_DAPM_DAC("DACL", "Left Playback", DAC33_LDAC_PWR_CTRL, 2, 0),
  401. SND_SOC_DAPM_DAC("DACR", "Right Playback", DAC33_RDAC_PWR_CTRL, 2, 0),
  402. /* Analog bypass */
  403. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  404. &dac33_dapm_abypassl_control),
  405. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  406. &dac33_dapm_abypassr_control),
  407. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amp Power",
  408. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  409. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amp Power",
  410. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  411. };
  412. static const struct snd_soc_dapm_route audio_map[] = {
  413. /* Analog bypass */
  414. {"Analog Left Bypass", "Switch", "LINEL"},
  415. {"Analog Right Bypass", "Switch", "LINER"},
  416. {"Output Left Amp Power", NULL, "DACL"},
  417. {"Output Right Amp Power", NULL, "DACR"},
  418. {"Output Left Amp Power", NULL, "Analog Left Bypass"},
  419. {"Output Right Amp Power", NULL, "Analog Right Bypass"},
  420. /* output */
  421. {"LEFT_LO", NULL, "Output Left Amp Power"},
  422. {"RIGHT_LO", NULL, "Output Right Amp Power"},
  423. };
  424. static int dac33_add_widgets(struct snd_soc_codec *codec)
  425. {
  426. snd_soc_dapm_new_controls(codec, dac33_dapm_widgets,
  427. ARRAY_SIZE(dac33_dapm_widgets));
  428. /* set up audio path interconnects */
  429. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  430. return 0;
  431. }
  432. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  433. enum snd_soc_bias_level level)
  434. {
  435. int ret;
  436. switch (level) {
  437. case SND_SOC_BIAS_ON:
  438. dac33_soft_power(codec, 1);
  439. break;
  440. case SND_SOC_BIAS_PREPARE:
  441. break;
  442. case SND_SOC_BIAS_STANDBY:
  443. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  444. ret = dac33_hard_power(codec, 1);
  445. if (ret != 0)
  446. return ret;
  447. }
  448. dac33_soft_power(codec, 0);
  449. break;
  450. case SND_SOC_BIAS_OFF:
  451. ret = dac33_hard_power(codec, 0);
  452. if (ret != 0)
  453. return ret;
  454. break;
  455. }
  456. codec->bias_level = level;
  457. return 0;
  458. }
  459. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  460. {
  461. struct snd_soc_codec *codec;
  462. codec = &dac33->codec;
  463. switch (dac33->fifo_mode) {
  464. case DAC33_FIFO_MODE1:
  465. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  466. DAC33_THRREG(dac33->nsample));
  467. dac33_write16(codec, DAC33_PREFILL_MSB,
  468. DAC33_THRREG(dac33->alarm_threshold));
  469. break;
  470. case DAC33_FIFO_MODE7:
  471. dac33_write16(codec, DAC33_PREFILL_MSB,
  472. DAC33_THRREG(10));
  473. break;
  474. default:
  475. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  476. dac33->fifo_mode);
  477. break;
  478. }
  479. }
  480. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  481. {
  482. struct snd_soc_codec *codec;
  483. codec = &dac33->codec;
  484. switch (dac33->fifo_mode) {
  485. case DAC33_FIFO_MODE1:
  486. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  487. DAC33_THRREG(dac33->nsample));
  488. break;
  489. case DAC33_FIFO_MODE7:
  490. /* At the moment we are not using interrupts in mode7 */
  491. break;
  492. default:
  493. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  494. dac33->fifo_mode);
  495. break;
  496. }
  497. }
  498. static void dac33_work(struct work_struct *work)
  499. {
  500. struct snd_soc_codec *codec;
  501. struct tlv320dac33_priv *dac33;
  502. u8 reg;
  503. dac33 = container_of(work, struct tlv320dac33_priv, work);
  504. codec = &dac33->codec;
  505. mutex_lock(&dac33->mutex);
  506. switch (dac33->state) {
  507. case DAC33_PREFILL:
  508. dac33->state = DAC33_PLAYBACK;
  509. dac33_prefill_handler(dac33);
  510. break;
  511. case DAC33_PLAYBACK:
  512. dac33_playback_handler(dac33);
  513. break;
  514. case DAC33_IDLE:
  515. break;
  516. case DAC33_FLUSH:
  517. dac33->state = DAC33_IDLE;
  518. /* Mask all interrupts from dac33 */
  519. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  520. /* flush fifo */
  521. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  522. reg |= DAC33_FIFOFLUSH;
  523. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  524. break;
  525. }
  526. mutex_unlock(&dac33->mutex);
  527. }
  528. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  529. {
  530. struct snd_soc_codec *codec = dev;
  531. struct tlv320dac33_priv *dac33 = codec->private_data;
  532. queue_work(dac33->dac33_wq, &dac33->work);
  533. return IRQ_HANDLED;
  534. }
  535. static void dac33_shutdown(struct snd_pcm_substream *substream,
  536. struct snd_soc_dai *dai)
  537. {
  538. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  539. struct snd_soc_device *socdev = rtd->socdev;
  540. struct snd_soc_codec *codec = socdev->card->codec;
  541. struct tlv320dac33_priv *dac33 = codec->private_data;
  542. unsigned int pwr_ctrl;
  543. /* Stop pending workqueue */
  544. if (dac33->fifo_mode)
  545. cancel_work_sync(&dac33->work);
  546. mutex_lock(&dac33->mutex);
  547. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  548. pwr_ctrl &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  549. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  550. mutex_unlock(&dac33->mutex);
  551. }
  552. static void dac33_oscwait(struct snd_soc_codec *codec)
  553. {
  554. int timeout = 20;
  555. u8 reg;
  556. do {
  557. msleep(1);
  558. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  559. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  560. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  561. dev_err(codec->dev,
  562. "internal oscillator calibration failed\n");
  563. }
  564. static int dac33_hw_params(struct snd_pcm_substream *substream,
  565. struct snd_pcm_hw_params *params,
  566. struct snd_soc_dai *dai)
  567. {
  568. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  569. struct snd_soc_device *socdev = rtd->socdev;
  570. struct snd_soc_codec *codec = socdev->card->codec;
  571. /* Check parameters for validity */
  572. switch (params_rate(params)) {
  573. case 44100:
  574. case 48000:
  575. break;
  576. default:
  577. dev_err(codec->dev, "unsupported rate %d\n",
  578. params_rate(params));
  579. return -EINVAL;
  580. }
  581. switch (params_format(params)) {
  582. case SNDRV_PCM_FORMAT_S16_LE:
  583. break;
  584. default:
  585. dev_err(codec->dev, "unsupported format %d\n",
  586. params_format(params));
  587. return -EINVAL;
  588. }
  589. return 0;
  590. }
  591. #define CALC_OSCSET(rate, refclk) ( \
  592. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  593. #define CALC_RATIOSET(rate, refclk) ( \
  594. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  595. /*
  596. * tlv320dac33 is strict on the sequence of the register writes, if the register
  597. * writes happens in different order, than dac33 might end up in unknown state.
  598. * Use the known, working sequence of register writes to initialize the dac33.
  599. */
  600. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  601. {
  602. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  603. struct snd_soc_device *socdev = rtd->socdev;
  604. struct snd_soc_codec *codec = socdev->card->codec;
  605. struct tlv320dac33_priv *dac33 = codec->private_data;
  606. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  607. u8 aictrl_a, aictrl_b, fifoctrl_a;
  608. switch (substream->runtime->rate) {
  609. case 44100:
  610. case 48000:
  611. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  612. ratioset = CALC_RATIOSET(substream->runtime->rate,
  613. dac33->refclk);
  614. break;
  615. default:
  616. dev_err(codec->dev, "unsupported rate %d\n",
  617. substream->runtime->rate);
  618. return -EINVAL;
  619. }
  620. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  621. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  622. /* Read FIFO control A, and clear FIFO flush bit */
  623. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  624. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  625. fifoctrl_a &= ~DAC33_WIDTH;
  626. switch (substream->runtime->format) {
  627. case SNDRV_PCM_FORMAT_S16_LE:
  628. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  629. fifoctrl_a |= DAC33_WIDTH;
  630. break;
  631. default:
  632. dev_err(codec->dev, "unsupported format %d\n",
  633. substream->runtime->format);
  634. return -EINVAL;
  635. }
  636. mutex_lock(&dac33->mutex);
  637. dac33_soft_power(codec, 1);
  638. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  639. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  640. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  641. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  642. /* calib time: 128 is a nice number ;) */
  643. dac33_write(codec, DAC33_CALIB_TIME, 128);
  644. /* adjustment treshold & step */
  645. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  646. DAC33_ADJSTEP(1));
  647. /* div=4 / gain=1 / div */
  648. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  649. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  650. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  651. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  652. dac33_oscwait(codec);
  653. if (dac33->fifo_mode) {
  654. /* Generic for all FIFO modes */
  655. /* 50-51 : ASRC Control registers */
  656. dac33_write(codec, DAC33_ASRC_CTRL_A, (1 << 4)); /* div=2 */
  657. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  658. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  659. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  660. /* Set interrupts to high active */
  661. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  662. } else {
  663. /* FIFO bypass mode */
  664. /* 50-51 : ASRC Control registers */
  665. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  666. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  667. }
  668. /* Interrupt behaviour configuration */
  669. switch (dac33->fifo_mode) {
  670. case DAC33_FIFO_MODE1:
  671. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  672. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  673. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  674. break;
  675. case DAC33_FIFO_MODE7:
  676. /* Disable all interrupts */
  677. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  678. break;
  679. default:
  680. /* in FIFO bypass mode, the interrupts are not used */
  681. break;
  682. }
  683. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  684. switch (dac33->fifo_mode) {
  685. case DAC33_FIFO_MODE1:
  686. /*
  687. * For mode1:
  688. * Disable the FIFO bypass (Enable the use of FIFO)
  689. * Select nSample mode
  690. * BCLK is only running when data is needed by DAC33
  691. */
  692. fifoctrl_a &= ~DAC33_FBYPAS;
  693. fifoctrl_a &= ~DAC33_FAUTO;
  694. aictrl_b &= ~DAC33_BCLKON;
  695. break;
  696. case DAC33_FIFO_MODE7:
  697. /*
  698. * For mode1:
  699. * Disable the FIFO bypass (Enable the use of FIFO)
  700. * Select Threshold mode
  701. * BCLK is only running when data is needed by DAC33
  702. */
  703. fifoctrl_a &= ~DAC33_FBYPAS;
  704. fifoctrl_a |= DAC33_FAUTO;
  705. aictrl_b &= ~DAC33_BCLKON;
  706. break;
  707. default:
  708. /*
  709. * For FIFO bypass mode:
  710. * Enable the FIFO bypass (Disable the FIFO use)
  711. * Set the BCLK as continous
  712. */
  713. fifoctrl_a |= DAC33_FBYPAS;
  714. aictrl_b |= DAC33_BCLKON;
  715. break;
  716. }
  717. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  718. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  719. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  720. /*
  721. * BCLK divide ratio
  722. * 0: 1.5
  723. * 1: 1
  724. * 2: 2
  725. * ...
  726. * 254: 254
  727. * 255: 255
  728. */
  729. if (dac33->fifo_mode)
  730. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  731. dac33->burst_bclkdiv);
  732. else
  733. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  734. switch (dac33->fifo_mode) {
  735. case DAC33_FIFO_MODE1:
  736. dac33_write16(codec, DAC33_ATHR_MSB,
  737. DAC33_THRREG(dac33->alarm_threshold));
  738. break;
  739. case DAC33_FIFO_MODE7:
  740. /*
  741. * Configure the threshold levels, and leave 10 sample space
  742. * at the bottom, and also at the top of the FIFO
  743. */
  744. dac33_write16(codec, DAC33_UTHR_MSB,
  745. DAC33_THRREG(DAC33_BUFFER_SIZE_SAMPLES - 10));
  746. dac33_write16(codec, DAC33_LTHR_MSB,
  747. DAC33_THRREG(10));
  748. break;
  749. default:
  750. break;
  751. }
  752. mutex_unlock(&dac33->mutex);
  753. return 0;
  754. }
  755. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  756. {
  757. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  758. struct snd_soc_device *socdev = rtd->socdev;
  759. struct snd_soc_codec *codec = socdev->card->codec;
  760. struct tlv320dac33_priv *dac33 = codec->private_data;
  761. unsigned int nsample_limit;
  762. /* Number of samples (16bit, stereo) in one period */
  763. dac33->nsample_min = snd_pcm_lib_period_bytes(substream) / 4;
  764. /* Number of samples (16bit, stereo) in ALSA buffer */
  765. dac33->nsample_max = snd_pcm_lib_buffer_bytes(substream) / 4;
  766. /* Subtract one period from the total */
  767. dac33->nsample_max -= dac33->nsample_min;
  768. /* Number of samples for LATENCY_TIME_MS / 2 */
  769. dac33->alarm_threshold = substream->runtime->rate /
  770. (1000 / (LATENCY_TIME_MS / 2));
  771. /* Find and fix up the lowest nsmaple limit */
  772. nsample_limit = substream->runtime->rate / (1000 / LATENCY_TIME_MS);
  773. if (dac33->nsample_min < nsample_limit)
  774. dac33->nsample_min = nsample_limit;
  775. if (dac33->nsample < dac33->nsample_min)
  776. dac33->nsample = dac33->nsample_min;
  777. /*
  778. * Find and fix up the highest nsmaple limit
  779. * In order to not overflow the DAC33 buffer substract the
  780. * alarm_threshold value from the size of the DAC33 buffer
  781. */
  782. nsample_limit = DAC33_BUFFER_SIZE_SAMPLES - dac33->alarm_threshold;
  783. if (dac33->nsample_max > nsample_limit)
  784. dac33->nsample_max = nsample_limit;
  785. if (dac33->nsample > dac33->nsample_max)
  786. dac33->nsample = dac33->nsample_max;
  787. }
  788. static int dac33_pcm_prepare(struct snd_pcm_substream *substream,
  789. struct snd_soc_dai *dai)
  790. {
  791. dac33_calculate_times(substream);
  792. dac33_prepare_chip(substream);
  793. return 0;
  794. }
  795. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  796. struct snd_soc_dai *dai)
  797. {
  798. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  799. struct snd_soc_device *socdev = rtd->socdev;
  800. struct snd_soc_codec *codec = socdev->card->codec;
  801. struct tlv320dac33_priv *dac33 = codec->private_data;
  802. int ret = 0;
  803. switch (cmd) {
  804. case SNDRV_PCM_TRIGGER_START:
  805. case SNDRV_PCM_TRIGGER_RESUME:
  806. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  807. if (dac33->fifo_mode) {
  808. dac33->state = DAC33_PREFILL;
  809. queue_work(dac33->dac33_wq, &dac33->work);
  810. }
  811. break;
  812. case SNDRV_PCM_TRIGGER_STOP:
  813. case SNDRV_PCM_TRIGGER_SUSPEND:
  814. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  815. if (dac33->fifo_mode) {
  816. dac33->state = DAC33_FLUSH;
  817. queue_work(dac33->dac33_wq, &dac33->work);
  818. }
  819. break;
  820. default:
  821. ret = -EINVAL;
  822. }
  823. return ret;
  824. }
  825. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  826. int clk_id, unsigned int freq, int dir)
  827. {
  828. struct snd_soc_codec *codec = codec_dai->codec;
  829. struct tlv320dac33_priv *dac33 = codec->private_data;
  830. u8 ioc_reg, asrcb_reg;
  831. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  832. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  833. switch (clk_id) {
  834. case TLV320DAC33_MCLK:
  835. ioc_reg |= DAC33_REFSEL;
  836. asrcb_reg |= DAC33_SRCREFSEL;
  837. break;
  838. case TLV320DAC33_SLEEPCLK:
  839. ioc_reg &= ~DAC33_REFSEL;
  840. asrcb_reg &= ~DAC33_SRCREFSEL;
  841. break;
  842. default:
  843. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  844. break;
  845. }
  846. dac33->refclk = freq;
  847. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  848. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  849. return 0;
  850. }
  851. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  852. unsigned int fmt)
  853. {
  854. struct snd_soc_codec *codec = codec_dai->codec;
  855. struct tlv320dac33_priv *dac33 = codec->private_data;
  856. u8 aictrl_a, aictrl_b;
  857. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  858. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  859. /* set master/slave audio interface */
  860. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  861. case SND_SOC_DAIFMT_CBM_CFM:
  862. /* Codec Master */
  863. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  864. break;
  865. case SND_SOC_DAIFMT_CBS_CFS:
  866. /* Codec Slave */
  867. if (dac33->fifo_mode) {
  868. dev_err(codec->dev, "FIFO mode requires master mode\n");
  869. return -EINVAL;
  870. } else
  871. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  872. break;
  873. default:
  874. return -EINVAL;
  875. }
  876. aictrl_a &= ~DAC33_AFMT_MASK;
  877. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  878. case SND_SOC_DAIFMT_I2S:
  879. aictrl_a |= DAC33_AFMT_I2S;
  880. break;
  881. case SND_SOC_DAIFMT_DSP_A:
  882. aictrl_a |= DAC33_AFMT_DSP;
  883. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  884. aictrl_b |= DAC33_DATA_DELAY(1); /* 1 bit delay */
  885. break;
  886. case SND_SOC_DAIFMT_DSP_B:
  887. aictrl_a |= DAC33_AFMT_DSP;
  888. aictrl_b &= ~DAC33_DATA_DELAY_MASK; /* No delay */
  889. break;
  890. case SND_SOC_DAIFMT_RIGHT_J:
  891. aictrl_a |= DAC33_AFMT_RIGHT_J;
  892. break;
  893. case SND_SOC_DAIFMT_LEFT_J:
  894. aictrl_a |= DAC33_AFMT_LEFT_J;
  895. break;
  896. default:
  897. dev_err(codec->dev, "Unsupported format (%u)\n",
  898. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  899. return -EINVAL;
  900. }
  901. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  902. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  903. return 0;
  904. }
  905. static void dac33_init_chip(struct snd_soc_codec *codec)
  906. {
  907. /* 44-46: DAC Control Registers */
  908. /* A : DAC sample rate Fsref/1.5 */
  909. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(1));
  910. /* B : DAC src=normal, not muted */
  911. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  912. DAC33_DACSRCL_LEFT);
  913. /* C : (defaults) */
  914. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  915. /* 64-65 : L&R DAC power control
  916. Line In -> OUT 1V/V Gain, DAC -> OUT 4V/V Gain*/
  917. dac33_write(codec, DAC33_LDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  918. dac33_write(codec, DAC33_RDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  919. /* 73 : volume soft stepping control,
  920. clock source = internal osc (?) */
  921. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  922. /* 66 : LOP/LOM Modes */
  923. dac33_write(codec, DAC33_OUT_AMP_CM_CTRL, 0xff);
  924. /* 68 : LOM inverted from LOP */
  925. dac33_write(codec, DAC33_OUT_AMP_CTRL, (3<<2));
  926. dac33_write(codec, DAC33_PWR_CTRL, DAC33_PDNALLB);
  927. }
  928. static int dac33_soc_probe(struct platform_device *pdev)
  929. {
  930. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  931. struct snd_soc_codec *codec;
  932. struct tlv320dac33_priv *dac33;
  933. int ret = 0;
  934. BUG_ON(!tlv320dac33_codec);
  935. codec = tlv320dac33_codec;
  936. socdev->card->codec = codec;
  937. dac33 = codec->private_data;
  938. /* Power up the codec */
  939. dac33_hard_power(codec, 1);
  940. /* Set default configuration */
  941. dac33_init_chip(codec);
  942. /* register pcms */
  943. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  944. if (ret < 0) {
  945. dev_err(codec->dev, "failed to create pcms\n");
  946. goto pcm_err;
  947. }
  948. snd_soc_add_controls(codec, dac33_snd_controls,
  949. ARRAY_SIZE(dac33_snd_controls));
  950. /* Only add the nSample controls, if we have valid IRQ number */
  951. if (dac33->irq >= 0)
  952. snd_soc_add_controls(codec, dac33_nsample_snd_controls,
  953. ARRAY_SIZE(dac33_nsample_snd_controls));
  954. dac33_add_widgets(codec);
  955. /* power on device */
  956. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  957. /* Bias level configuration has enabled regulator an extra time */
  958. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  959. return 0;
  960. pcm_err:
  961. dac33_hard_power(codec, 0);
  962. return ret;
  963. }
  964. static int dac33_soc_remove(struct platform_device *pdev)
  965. {
  966. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  967. struct snd_soc_codec *codec = socdev->card->codec;
  968. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  969. snd_soc_free_pcms(socdev);
  970. snd_soc_dapm_free(socdev);
  971. return 0;
  972. }
  973. static int dac33_soc_suspend(struct platform_device *pdev, pm_message_t state)
  974. {
  975. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  976. struct snd_soc_codec *codec = socdev->card->codec;
  977. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  978. return 0;
  979. }
  980. static int dac33_soc_resume(struct platform_device *pdev)
  981. {
  982. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  983. struct snd_soc_codec *codec = socdev->card->codec;
  984. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  985. dac33_set_bias_level(codec, codec->suspend_bias_level);
  986. return 0;
  987. }
  988. struct snd_soc_codec_device soc_codec_dev_tlv320dac33 = {
  989. .probe = dac33_soc_probe,
  990. .remove = dac33_soc_remove,
  991. .suspend = dac33_soc_suspend,
  992. .resume = dac33_soc_resume,
  993. };
  994. EXPORT_SYMBOL_GPL(soc_codec_dev_tlv320dac33);
  995. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  996. SNDRV_PCM_RATE_48000)
  997. #define DAC33_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  998. static struct snd_soc_dai_ops dac33_dai_ops = {
  999. .shutdown = dac33_shutdown,
  1000. .hw_params = dac33_hw_params,
  1001. .prepare = dac33_pcm_prepare,
  1002. .trigger = dac33_pcm_trigger,
  1003. .set_sysclk = dac33_set_dai_sysclk,
  1004. .set_fmt = dac33_set_dai_fmt,
  1005. };
  1006. struct snd_soc_dai dac33_dai = {
  1007. .name = "tlv320dac33",
  1008. .playback = {
  1009. .stream_name = "Playback",
  1010. .channels_min = 2,
  1011. .channels_max = 2,
  1012. .rates = DAC33_RATES,
  1013. .formats = DAC33_FORMATS,},
  1014. .ops = &dac33_dai_ops,
  1015. };
  1016. EXPORT_SYMBOL_GPL(dac33_dai);
  1017. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1018. const struct i2c_device_id *id)
  1019. {
  1020. struct tlv320dac33_platform_data *pdata;
  1021. struct tlv320dac33_priv *dac33;
  1022. struct snd_soc_codec *codec;
  1023. int ret, i;
  1024. if (client->dev.platform_data == NULL) {
  1025. dev_err(&client->dev, "Platform data not set\n");
  1026. return -ENODEV;
  1027. }
  1028. pdata = client->dev.platform_data;
  1029. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1030. if (dac33 == NULL)
  1031. return -ENOMEM;
  1032. codec = &dac33->codec;
  1033. codec->private_data = dac33;
  1034. codec->control_data = client;
  1035. mutex_init(&codec->mutex);
  1036. mutex_init(&dac33->mutex);
  1037. INIT_LIST_HEAD(&codec->dapm_widgets);
  1038. INIT_LIST_HEAD(&codec->dapm_paths);
  1039. codec->name = "tlv320dac33";
  1040. codec->owner = THIS_MODULE;
  1041. codec->read = dac33_read_reg_cache;
  1042. codec->write = dac33_write_locked;
  1043. codec->hw_write = (hw_write_t) i2c_master_send;
  1044. codec->bias_level = SND_SOC_BIAS_OFF;
  1045. codec->set_bias_level = dac33_set_bias_level;
  1046. codec->dai = &dac33_dai;
  1047. codec->num_dai = 1;
  1048. codec->reg_cache_size = ARRAY_SIZE(dac33_reg);
  1049. codec->reg_cache = kmemdup(dac33_reg, ARRAY_SIZE(dac33_reg),
  1050. GFP_KERNEL);
  1051. if (codec->reg_cache == NULL) {
  1052. ret = -ENOMEM;
  1053. goto error_reg;
  1054. }
  1055. i2c_set_clientdata(client, dac33);
  1056. dac33->power_gpio = pdata->power_gpio;
  1057. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1058. dac33->irq = client->irq;
  1059. dac33->nsample = NSAMPLE_MAX;
  1060. /* Disable FIFO use by default */
  1061. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1062. tlv320dac33_codec = codec;
  1063. codec->dev = &client->dev;
  1064. dac33_dai.dev = codec->dev;
  1065. /* Check if the reset GPIO number is valid and request it */
  1066. if (dac33->power_gpio >= 0) {
  1067. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1068. if (ret < 0) {
  1069. dev_err(codec->dev,
  1070. "Failed to request reset GPIO (%d)\n",
  1071. dac33->power_gpio);
  1072. snd_soc_unregister_dai(&dac33_dai);
  1073. snd_soc_unregister_codec(codec);
  1074. goto error_gpio;
  1075. }
  1076. gpio_direction_output(dac33->power_gpio, 0);
  1077. } else {
  1078. dac33->chip_power = 1;
  1079. }
  1080. /* Check if the IRQ number is valid and request it */
  1081. if (dac33->irq >= 0) {
  1082. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1083. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1084. codec->name, codec);
  1085. if (ret < 0) {
  1086. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1087. dac33->irq, ret);
  1088. dac33->irq = -1;
  1089. }
  1090. if (dac33->irq != -1) {
  1091. /* Setup work queue */
  1092. dac33->dac33_wq =
  1093. create_singlethread_workqueue("tlv320dac33");
  1094. if (dac33->dac33_wq == NULL) {
  1095. free_irq(dac33->irq, &dac33->codec);
  1096. ret = -ENOMEM;
  1097. goto error_wq;
  1098. }
  1099. INIT_WORK(&dac33->work, dac33_work);
  1100. }
  1101. }
  1102. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1103. dac33->supplies[i].supply = dac33_supply_names[i];
  1104. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(dac33->supplies),
  1105. dac33->supplies);
  1106. if (ret != 0) {
  1107. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1108. goto err_get;
  1109. }
  1110. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  1111. dac33->supplies);
  1112. if (ret != 0) {
  1113. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  1114. goto err_enable;
  1115. }
  1116. ret = snd_soc_register_codec(codec);
  1117. if (ret != 0) {
  1118. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  1119. goto error_codec;
  1120. }
  1121. ret = snd_soc_register_dai(&dac33_dai);
  1122. if (ret != 0) {
  1123. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  1124. snd_soc_unregister_codec(codec);
  1125. goto error_codec;
  1126. }
  1127. /* Shut down the codec for now */
  1128. dac33_hard_power(codec, 0);
  1129. return ret;
  1130. error_codec:
  1131. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1132. err_enable:
  1133. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1134. err_get:
  1135. if (dac33->irq >= 0) {
  1136. free_irq(dac33->irq, &dac33->codec);
  1137. destroy_workqueue(dac33->dac33_wq);
  1138. }
  1139. error_wq:
  1140. if (dac33->power_gpio >= 0)
  1141. gpio_free(dac33->power_gpio);
  1142. error_gpio:
  1143. kfree(codec->reg_cache);
  1144. error_reg:
  1145. tlv320dac33_codec = NULL;
  1146. kfree(dac33);
  1147. return ret;
  1148. }
  1149. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1150. {
  1151. struct tlv320dac33_priv *dac33;
  1152. dac33 = i2c_get_clientdata(client);
  1153. dac33_hard_power(&dac33->codec, 0);
  1154. if (dac33->power_gpio >= 0)
  1155. gpio_free(dac33->power_gpio);
  1156. if (dac33->irq >= 0)
  1157. free_irq(dac33->irq, &dac33->codec);
  1158. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1159. destroy_workqueue(dac33->dac33_wq);
  1160. snd_soc_unregister_dai(&dac33_dai);
  1161. snd_soc_unregister_codec(&dac33->codec);
  1162. kfree(dac33->codec.reg_cache);
  1163. kfree(dac33);
  1164. tlv320dac33_codec = NULL;
  1165. return 0;
  1166. }
  1167. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1168. {
  1169. .name = "tlv320dac33",
  1170. .driver_data = 0,
  1171. },
  1172. { },
  1173. };
  1174. static struct i2c_driver tlv320dac33_i2c_driver = {
  1175. .driver = {
  1176. .name = "tlv320dac33",
  1177. .owner = THIS_MODULE,
  1178. },
  1179. .probe = dac33_i2c_probe,
  1180. .remove = __devexit_p(dac33_i2c_remove),
  1181. .id_table = tlv320dac33_i2c_id,
  1182. };
  1183. static int __init dac33_module_init(void)
  1184. {
  1185. int r;
  1186. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1187. if (r < 0) {
  1188. printk(KERN_ERR "DAC33: driver registration failed\n");
  1189. return r;
  1190. }
  1191. return 0;
  1192. }
  1193. module_init(dac33_module_init);
  1194. static void __exit dac33_module_exit(void)
  1195. {
  1196. i2c_del_driver(&tlv320dac33_i2c_driver);
  1197. }
  1198. module_exit(dac33_module_exit);
  1199. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1200. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1201. MODULE_LICENSE("GPL");