smsc75xx.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2010 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include "smsc75xx.h"
  31. #define SMSC_CHIPNAME "smsc75xx"
  32. #define SMSC_DRIVER_VERSION "1.0.0"
  33. #define HS_USB_PKT_SIZE (512)
  34. #define FS_USB_PKT_SIZE (64)
  35. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  36. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  37. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  38. #define MAX_SINGLE_PACKET_SIZE (9000)
  39. #define LAN75XX_EEPROM_MAGIC (0x7500)
  40. #define EEPROM_MAC_OFFSET (0x01)
  41. #define DEFAULT_TX_CSUM_ENABLE (true)
  42. #define DEFAULT_RX_CSUM_ENABLE (true)
  43. #define DEFAULT_TSO_ENABLE (true)
  44. #define SMSC75XX_INTERNAL_PHY_ID (1)
  45. #define SMSC75XX_TX_OVERHEAD (8)
  46. #define MAX_RX_FIFO_SIZE (20 * 1024)
  47. #define MAX_TX_FIFO_SIZE (12 * 1024)
  48. #define USB_VENDOR_ID_SMSC (0x0424)
  49. #define USB_PRODUCT_ID_LAN7500 (0x7500)
  50. #define USB_PRODUCT_ID_LAN7505 (0x7505)
  51. #define check_warn(ret, fmt, args...) \
  52. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  53. #define check_warn_return(ret, fmt, args...) \
  54. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  55. #define check_warn_goto_done(ret, fmt, args...) \
  56. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  57. struct smsc75xx_priv {
  58. struct usbnet *dev;
  59. u32 rfe_ctl;
  60. u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
  61. bool use_rx_csum;
  62. struct mutex dataport_mutex;
  63. spinlock_t rfe_ctl_lock;
  64. struct work_struct set_multicast;
  65. };
  66. struct usb_context {
  67. struct usb_ctrlrequest req;
  68. struct usbnet *dev;
  69. };
  70. static int turbo_mode = true;
  71. module_param(turbo_mode, bool, 0644);
  72. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  73. static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
  74. u32 *data)
  75. {
  76. u32 *buf = kmalloc(4, GFP_KERNEL);
  77. int ret;
  78. BUG_ON(!dev);
  79. if (!buf)
  80. return -ENOMEM;
  81. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
  82. USB_VENDOR_REQUEST_READ_REGISTER,
  83. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  84. 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
  85. if (unlikely(ret < 0))
  86. netdev_warn(dev->net,
  87. "Failed to read register index 0x%08x", index);
  88. le32_to_cpus(buf);
  89. *data = *buf;
  90. kfree(buf);
  91. return ret;
  92. }
  93. static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
  94. u32 data)
  95. {
  96. u32 *buf = kmalloc(4, GFP_KERNEL);
  97. int ret;
  98. BUG_ON(!dev);
  99. if (!buf)
  100. return -ENOMEM;
  101. *buf = data;
  102. cpu_to_le32s(buf);
  103. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  104. USB_VENDOR_REQUEST_WRITE_REGISTER,
  105. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  106. 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
  107. if (unlikely(ret < 0))
  108. netdev_warn(dev->net,
  109. "Failed to write register index 0x%08x", index);
  110. kfree(buf);
  111. return ret;
  112. }
  113. /* Loop until the read is completed with timeout
  114. * called with phy_mutex held */
  115. static int smsc75xx_phy_wait_not_busy(struct usbnet *dev)
  116. {
  117. unsigned long start_time = jiffies;
  118. u32 val;
  119. int ret;
  120. do {
  121. ret = smsc75xx_read_reg(dev, MII_ACCESS, &val);
  122. check_warn_return(ret, "Error reading MII_ACCESS");
  123. if (!(val & MII_ACCESS_BUSY))
  124. return 0;
  125. } while (!time_after(jiffies, start_time + HZ));
  126. return -EIO;
  127. }
  128. static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  129. {
  130. struct usbnet *dev = netdev_priv(netdev);
  131. u32 val, addr;
  132. int ret;
  133. mutex_lock(&dev->phy_mutex);
  134. /* confirm MII not busy */
  135. ret = smsc75xx_phy_wait_not_busy(dev);
  136. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_read");
  137. /* set the address, index & direction (read from PHY) */
  138. phy_id &= dev->mii.phy_id_mask;
  139. idx &= dev->mii.reg_num_mask;
  140. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  141. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  142. | MII_ACCESS_READ;
  143. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  144. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  145. ret = smsc75xx_phy_wait_not_busy(dev);
  146. check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
  147. ret = smsc75xx_read_reg(dev, MII_DATA, &val);
  148. check_warn_goto_done(ret, "Error reading MII_DATA");
  149. ret = (u16)(val & 0xFFFF);
  150. done:
  151. mutex_unlock(&dev->phy_mutex);
  152. return ret;
  153. }
  154. static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  155. int regval)
  156. {
  157. struct usbnet *dev = netdev_priv(netdev);
  158. u32 val, addr;
  159. int ret;
  160. mutex_lock(&dev->phy_mutex);
  161. /* confirm MII not busy */
  162. ret = smsc75xx_phy_wait_not_busy(dev);
  163. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_write");
  164. val = regval;
  165. ret = smsc75xx_write_reg(dev, MII_DATA, val);
  166. check_warn_goto_done(ret, "Error writing MII_DATA");
  167. /* set the address, index & direction (write to PHY) */
  168. phy_id &= dev->mii.phy_id_mask;
  169. idx &= dev->mii.reg_num_mask;
  170. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  171. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  172. | MII_ACCESS_WRITE;
  173. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  174. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  175. ret = smsc75xx_phy_wait_not_busy(dev);
  176. check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
  177. done:
  178. mutex_unlock(&dev->phy_mutex);
  179. }
  180. static int smsc75xx_wait_eeprom(struct usbnet *dev)
  181. {
  182. unsigned long start_time = jiffies;
  183. u32 val;
  184. int ret;
  185. do {
  186. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  187. check_warn_return(ret, "Error reading E2P_CMD");
  188. if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
  189. break;
  190. udelay(40);
  191. } while (!time_after(jiffies, start_time + HZ));
  192. if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
  193. netdev_warn(dev->net, "EEPROM read operation timeout");
  194. return -EIO;
  195. }
  196. return 0;
  197. }
  198. static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
  199. {
  200. unsigned long start_time = jiffies;
  201. u32 val;
  202. int ret;
  203. do {
  204. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  205. check_warn_return(ret, "Error reading E2P_CMD");
  206. if (!(val & E2P_CMD_BUSY))
  207. return 0;
  208. udelay(40);
  209. } while (!time_after(jiffies, start_time + HZ));
  210. netdev_warn(dev->net, "EEPROM is busy");
  211. return -EIO;
  212. }
  213. static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  214. u8 *data)
  215. {
  216. u32 val;
  217. int i, ret;
  218. BUG_ON(!dev);
  219. BUG_ON(!data);
  220. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  221. if (ret)
  222. return ret;
  223. for (i = 0; i < length; i++) {
  224. val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
  225. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  226. check_warn_return(ret, "Error writing E2P_CMD");
  227. ret = smsc75xx_wait_eeprom(dev);
  228. if (ret < 0)
  229. return ret;
  230. ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
  231. check_warn_return(ret, "Error reading E2P_DATA");
  232. data[i] = val & 0xFF;
  233. offset++;
  234. }
  235. return 0;
  236. }
  237. static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  238. u8 *data)
  239. {
  240. u32 val;
  241. int i, ret;
  242. BUG_ON(!dev);
  243. BUG_ON(!data);
  244. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  245. if (ret)
  246. return ret;
  247. /* Issue write/erase enable command */
  248. val = E2P_CMD_BUSY | E2P_CMD_EWEN;
  249. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  250. check_warn_return(ret, "Error writing E2P_CMD");
  251. ret = smsc75xx_wait_eeprom(dev);
  252. if (ret < 0)
  253. return ret;
  254. for (i = 0; i < length; i++) {
  255. /* Fill data register */
  256. val = data[i];
  257. ret = smsc75xx_write_reg(dev, E2P_DATA, val);
  258. check_warn_return(ret, "Error writing E2P_DATA");
  259. /* Send "write" command */
  260. val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
  261. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  262. check_warn_return(ret, "Error writing E2P_CMD");
  263. ret = smsc75xx_wait_eeprom(dev);
  264. if (ret < 0)
  265. return ret;
  266. offset++;
  267. }
  268. return 0;
  269. }
  270. static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
  271. {
  272. int i, ret;
  273. for (i = 0; i < 100; i++) {
  274. u32 dp_sel;
  275. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  276. check_warn_return(ret, "Error reading DP_SEL");
  277. if (dp_sel & DP_SEL_DPRDY)
  278. return 0;
  279. udelay(40);
  280. }
  281. netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out");
  282. return -EIO;
  283. }
  284. static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
  285. u32 length, u32 *buf)
  286. {
  287. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  288. u32 dp_sel;
  289. int i, ret;
  290. mutex_lock(&pdata->dataport_mutex);
  291. ret = smsc75xx_dataport_wait_not_busy(dev);
  292. check_warn_goto_done(ret, "smsc75xx_dataport_write busy on entry");
  293. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  294. check_warn_goto_done(ret, "Error reading DP_SEL");
  295. dp_sel &= ~DP_SEL_RSEL;
  296. dp_sel |= ram_select;
  297. ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
  298. check_warn_goto_done(ret, "Error writing DP_SEL");
  299. for (i = 0; i < length; i++) {
  300. ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
  301. check_warn_goto_done(ret, "Error writing DP_ADDR");
  302. ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
  303. check_warn_goto_done(ret, "Error writing DP_DATA");
  304. ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
  305. check_warn_goto_done(ret, "Error writing DP_CMD");
  306. ret = smsc75xx_dataport_wait_not_busy(dev);
  307. check_warn_goto_done(ret, "smsc75xx_dataport_write timeout");
  308. }
  309. done:
  310. mutex_unlock(&pdata->dataport_mutex);
  311. return ret;
  312. }
  313. /* returns hash bit number for given MAC address */
  314. static u32 smsc75xx_hash(char addr[ETH_ALEN])
  315. {
  316. return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
  317. }
  318. static void smsc75xx_deferred_multicast_write(struct work_struct *param)
  319. {
  320. struct smsc75xx_priv *pdata =
  321. container_of(param, struct smsc75xx_priv, set_multicast);
  322. struct usbnet *dev = pdata->dev;
  323. int ret;
  324. netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x",
  325. pdata->rfe_ctl);
  326. smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
  327. DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
  328. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  329. check_warn(ret, "Error writing RFE_CRL");
  330. }
  331. static void smsc75xx_set_multicast(struct net_device *netdev)
  332. {
  333. struct usbnet *dev = netdev_priv(netdev);
  334. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  335. unsigned long flags;
  336. int i;
  337. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  338. pdata->rfe_ctl &=
  339. ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
  340. pdata->rfe_ctl |= RFE_CTL_AB;
  341. for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
  342. pdata->multicast_hash_table[i] = 0;
  343. if (dev->net->flags & IFF_PROMISC) {
  344. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled");
  345. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
  346. } else if (dev->net->flags & IFF_ALLMULTI) {
  347. netif_dbg(dev, drv, dev->net, "receive all multicast enabled");
  348. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
  349. } else if (!netdev_mc_empty(dev->net)) {
  350. struct dev_mc_list *mc_list;
  351. netif_dbg(dev, drv, dev->net, "receive multicast hash filter");
  352. pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
  353. netdev_for_each_mc_addr(mc_list, netdev) {
  354. u32 bitnum = smsc75xx_hash(mc_list->dmi_addr);
  355. pdata->multicast_hash_table[bitnum / 32] |=
  356. (1 << (bitnum % 32));
  357. }
  358. } else {
  359. netif_dbg(dev, drv, dev->net, "receive own packets only");
  360. pdata->rfe_ctl |= RFE_CTL_DPF;
  361. }
  362. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  363. /* defer register writes to a sleepable context */
  364. schedule_work(&pdata->set_multicast);
  365. }
  366. static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
  367. u16 lcladv, u16 rmtadv)
  368. {
  369. u32 flow = 0, fct_flow = 0;
  370. int ret;
  371. if (duplex == DUPLEX_FULL) {
  372. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  373. if (cap & FLOW_CTRL_TX) {
  374. flow = (FLOW_TX_FCEN | 0xFFFF);
  375. /* set fct_flow thresholds to 20% and 80% */
  376. fct_flow = (8 << 8) | 32;
  377. }
  378. if (cap & FLOW_CTRL_RX)
  379. flow |= FLOW_RX_FCEN;
  380. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s",
  381. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  382. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  383. } else {
  384. netif_dbg(dev, link, dev->net, "half duplex");
  385. }
  386. ret = smsc75xx_write_reg(dev, FLOW, flow);
  387. check_warn_return(ret, "Error writing FLOW");
  388. ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
  389. check_warn_return(ret, "Error writing FCT_FLOW");
  390. return 0;
  391. }
  392. static int smsc75xx_link_reset(struct usbnet *dev)
  393. {
  394. struct mii_if_info *mii = &dev->mii;
  395. struct ethtool_cmd ecmd;
  396. u16 lcladv, rmtadv;
  397. int ret;
  398. /* clear interrupt status */
  399. ret = smsc75xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  400. check_warn_return(ret, "Error reading PHY_INT_SRC");
  401. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  402. check_warn_return(ret, "Error writing INT_STS");
  403. mii_check_media(mii, 1, 1);
  404. mii_ethtool_gset(&dev->mii, &ecmd);
  405. lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  406. rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  407. netif_dbg(dev, link, dev->net, "speed: %d duplex: %d lcladv: %04x"
  408. " rmtadv: %04x", ecmd.speed, ecmd.duplex, lcladv, rmtadv);
  409. return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  410. }
  411. static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
  412. {
  413. u32 intdata;
  414. if (urb->actual_length != 4) {
  415. netdev_warn(dev->net,
  416. "unexpected urb length %d", urb->actual_length);
  417. return;
  418. }
  419. memcpy(&intdata, urb->transfer_buffer, 4);
  420. le32_to_cpus(&intdata);
  421. netif_dbg(dev, link, dev->net, "intdata: 0x%08X", intdata);
  422. if (intdata & INT_ENP_PHY_INT)
  423. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  424. else
  425. netdev_warn(dev->net,
  426. "unexpected interrupt, intdata=0x%08X", intdata);
  427. }
  428. /* Enable or disable Rx checksum offload engine */
  429. static int smsc75xx_set_rx_csum_offload(struct usbnet *dev)
  430. {
  431. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  432. unsigned long flags;
  433. int ret;
  434. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  435. if (pdata->use_rx_csum)
  436. pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
  437. else
  438. pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
  439. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  440. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  441. check_warn_return(ret, "Error writing RFE_CTL");
  442. return 0;
  443. }
  444. static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
  445. {
  446. return MAX_EEPROM_SIZE;
  447. }
  448. static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
  449. struct ethtool_eeprom *ee, u8 *data)
  450. {
  451. struct usbnet *dev = netdev_priv(netdev);
  452. ee->magic = LAN75XX_EEPROM_MAGIC;
  453. return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
  454. }
  455. static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
  456. struct ethtool_eeprom *ee, u8 *data)
  457. {
  458. struct usbnet *dev = netdev_priv(netdev);
  459. if (ee->magic != LAN75XX_EEPROM_MAGIC) {
  460. netdev_warn(dev->net,
  461. "EEPROM: magic value mismatch: 0x%x", ee->magic);
  462. return -EINVAL;
  463. }
  464. return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
  465. }
  466. static u32 smsc75xx_ethtool_get_rx_csum(struct net_device *netdev)
  467. {
  468. struct usbnet *dev = netdev_priv(netdev);
  469. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  470. return pdata->use_rx_csum;
  471. }
  472. static int smsc75xx_ethtool_set_rx_csum(struct net_device *netdev, u32 val)
  473. {
  474. struct usbnet *dev = netdev_priv(netdev);
  475. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  476. pdata->use_rx_csum = !!val;
  477. return smsc75xx_set_rx_csum_offload(dev);
  478. }
  479. static int smsc75xx_ethtool_set_tso(struct net_device *netdev, u32 data)
  480. {
  481. if (data)
  482. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  483. else
  484. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  485. return 0;
  486. }
  487. static const struct ethtool_ops smsc75xx_ethtool_ops = {
  488. .get_link = usbnet_get_link,
  489. .nway_reset = usbnet_nway_reset,
  490. .get_drvinfo = usbnet_get_drvinfo,
  491. .get_msglevel = usbnet_get_msglevel,
  492. .set_msglevel = usbnet_set_msglevel,
  493. .get_settings = usbnet_get_settings,
  494. .set_settings = usbnet_set_settings,
  495. .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
  496. .get_eeprom = smsc75xx_ethtool_get_eeprom,
  497. .set_eeprom = smsc75xx_ethtool_set_eeprom,
  498. .get_tx_csum = ethtool_op_get_tx_csum,
  499. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  500. .get_rx_csum = smsc75xx_ethtool_get_rx_csum,
  501. .set_rx_csum = smsc75xx_ethtool_set_rx_csum,
  502. .get_tso = ethtool_op_get_tso,
  503. .set_tso = smsc75xx_ethtool_set_tso,
  504. };
  505. static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  506. {
  507. struct usbnet *dev = netdev_priv(netdev);
  508. if (!netif_running(netdev))
  509. return -EINVAL;
  510. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  511. }
  512. static void smsc75xx_init_mac_address(struct usbnet *dev)
  513. {
  514. /* try reading mac address from EEPROM */
  515. if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  516. dev->net->dev_addr) == 0) {
  517. if (is_valid_ether_addr(dev->net->dev_addr)) {
  518. /* eeprom values are valid so use them */
  519. netif_dbg(dev, ifup, dev->net,
  520. "MAC address read from EEPROM");
  521. return;
  522. }
  523. }
  524. /* no eeprom, or eeprom values are invalid. generate random MAC */
  525. random_ether_addr(dev->net->dev_addr);
  526. netif_dbg(dev, ifup, dev->net, "MAC address set to random_ether_addr");
  527. }
  528. static int smsc75xx_set_mac_address(struct usbnet *dev)
  529. {
  530. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  531. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  532. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  533. int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
  534. check_warn_return(ret, "Failed to write RX_ADDRH: %d", ret);
  535. ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
  536. check_warn_return(ret, "Failed to write RX_ADDRL: %d", ret);
  537. addr_hi |= ADDR_FILTX_FB_VALID;
  538. ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
  539. check_warn_return(ret, "Failed to write ADDR_FILTX: %d", ret);
  540. ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
  541. check_warn_return(ret, "Failed to write ADDR_FILTX+4: %d", ret);
  542. return 0;
  543. }
  544. static int smsc75xx_phy_initialize(struct usbnet *dev)
  545. {
  546. int bmcr, timeout = 0;
  547. /* Initialize MII structure */
  548. dev->mii.dev = dev->net;
  549. dev->mii.mdio_read = smsc75xx_mdio_read;
  550. dev->mii.mdio_write = smsc75xx_mdio_write;
  551. dev->mii.phy_id_mask = 0x1f;
  552. dev->mii.reg_num_mask = 0x1f;
  553. dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
  554. /* reset phy and wait for reset to complete */
  555. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  556. do {
  557. msleep(10);
  558. bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  559. check_warn_return(bmcr, "Error reading MII_BMCR");
  560. timeout++;
  561. } while ((bmcr & MII_BMCR) && (timeout < 100));
  562. if (timeout >= 100) {
  563. netdev_warn(dev->net, "timeout on PHY Reset");
  564. return -EIO;
  565. }
  566. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  567. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  568. ADVERTISE_PAUSE_ASYM);
  569. /* read to clear */
  570. smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  571. check_warn_return(bmcr, "Error reading PHY_INT_SRC");
  572. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  573. PHY_INT_MASK_DEFAULT);
  574. mii_nway_restart(&dev->mii);
  575. netif_dbg(dev, ifup, dev->net, "phy initialised successfully");
  576. return 0;
  577. }
  578. static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
  579. {
  580. int ret = 0;
  581. u32 buf;
  582. bool rxenabled;
  583. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  584. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  585. rxenabled = ((buf & MAC_RX_RXEN) != 0);
  586. if (rxenabled) {
  587. buf &= ~MAC_RX_RXEN;
  588. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  589. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  590. }
  591. /* add 4 to size for FCS */
  592. buf &= ~MAC_RX_MAX_SIZE;
  593. buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
  594. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  595. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  596. if (rxenabled) {
  597. buf |= MAC_RX_RXEN;
  598. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  599. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  600. }
  601. return 0;
  602. }
  603. static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
  604. {
  605. struct usbnet *dev = netdev_priv(netdev);
  606. int ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu);
  607. check_warn_return(ret, "Failed to set mac rx frame length");
  608. return usbnet_change_mtu(netdev, new_mtu);
  609. }
  610. static int smsc75xx_reset(struct usbnet *dev)
  611. {
  612. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  613. u32 buf;
  614. int ret = 0, timeout;
  615. netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset");
  616. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  617. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  618. buf |= HW_CFG_LRST;
  619. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  620. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  621. timeout = 0;
  622. do {
  623. msleep(10);
  624. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  625. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  626. timeout++;
  627. } while ((buf & HW_CFG_LRST) && (timeout < 100));
  628. if (timeout >= 100) {
  629. netdev_warn(dev->net, "timeout on completion of Lite Reset");
  630. return -EIO;
  631. }
  632. netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY");
  633. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  634. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  635. buf |= PMT_CTL_PHY_RST;
  636. ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
  637. check_warn_return(ret, "Failed to write PMT_CTL: %d", ret);
  638. timeout = 0;
  639. do {
  640. msleep(10);
  641. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  642. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  643. timeout++;
  644. } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
  645. if (timeout >= 100) {
  646. netdev_warn(dev->net, "timeout waiting for PHY Reset");
  647. return -EIO;
  648. }
  649. netif_dbg(dev, ifup, dev->net, "PHY reset complete");
  650. smsc75xx_init_mac_address(dev);
  651. ret = smsc75xx_set_mac_address(dev);
  652. check_warn_return(ret, "Failed to set mac address");
  653. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM", dev->net->dev_addr);
  654. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  655. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  656. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x", buf);
  657. buf |= HW_CFG_BIR;
  658. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  659. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  660. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  661. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  662. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after "
  663. "writing HW_CFG_BIR: 0x%08x", buf);
  664. if (!turbo_mode) {
  665. buf = 0;
  666. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  667. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  668. buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  669. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  670. } else {
  671. buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  672. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  673. }
  674. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld",
  675. (ulong)dev->rx_urb_size);
  676. ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
  677. check_warn_return(ret, "Failed to write BURST_CAP: %d", ret);
  678. ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
  679. check_warn_return(ret, "Failed to read BURST_CAP: %d", ret);
  680. netif_dbg(dev, ifup, dev->net,
  681. "Read Value from BURST_CAP after writing: 0x%08x", buf);
  682. ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  683. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d", ret);
  684. ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
  685. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d", ret);
  686. netif_dbg(dev, ifup, dev->net,
  687. "Read Value from BULK_IN_DLY after writing: 0x%08x", buf);
  688. if (turbo_mode) {
  689. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  690. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  691. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  692. buf |= (HW_CFG_MEF | HW_CFG_BCE);
  693. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  694. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  695. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  696. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  697. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  698. }
  699. /* set FIFO sizes */
  700. buf = (MAX_RX_FIFO_SIZE - 512) / 512;
  701. ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
  702. check_warn_return(ret, "Failed to write FCT_RX_FIFO_END: %d", ret);
  703. netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x", buf);
  704. buf = (MAX_TX_FIFO_SIZE - 512) / 512;
  705. ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
  706. check_warn_return(ret, "Failed to write FCT_TX_FIFO_END: %d", ret);
  707. netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x", buf);
  708. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  709. check_warn_return(ret, "Failed to write INT_STS: %d", ret);
  710. ret = smsc75xx_read_reg(dev, ID_REV, &buf);
  711. check_warn_return(ret, "Failed to read ID_REV: %d", ret);
  712. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x", buf);
  713. /* Configure GPIO pins as LED outputs */
  714. ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
  715. check_warn_return(ret, "Failed to read LED_GPIO_CFG: %d", ret);
  716. buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
  717. buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
  718. ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
  719. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d", ret);
  720. ret = smsc75xx_write_reg(dev, FLOW, 0);
  721. check_warn_return(ret, "Failed to write FLOW: %d", ret);
  722. ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
  723. check_warn_return(ret, "Failed to write FCT_FLOW: %d", ret);
  724. /* Don't need rfe_ctl_lock during initialisation */
  725. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  726. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  727. pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
  728. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  729. check_warn_return(ret, "Failed to write RFE_CTL: %d", ret);
  730. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  731. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  732. netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x", pdata->rfe_ctl);
  733. /* Enable or disable checksum offload engines */
  734. ethtool_op_set_tx_hw_csum(dev->net, DEFAULT_TX_CSUM_ENABLE);
  735. ret = smsc75xx_set_rx_csum_offload(dev);
  736. check_warn_return(ret, "Failed to set rx csum offload: %d", ret);
  737. smsc75xx_ethtool_set_tso(dev->net, DEFAULT_TSO_ENABLE);
  738. smsc75xx_set_multicast(dev->net);
  739. ret = smsc75xx_phy_initialize(dev);
  740. check_warn_return(ret, "Failed to initialize PHY: %d", ret);
  741. ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
  742. check_warn_return(ret, "Failed to read INT_EP_CTL: %d", ret);
  743. /* enable PHY interrupts */
  744. buf |= INT_ENP_PHY_INT;
  745. ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
  746. check_warn_return(ret, "Failed to write INT_EP_CTL: %d", ret);
  747. ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
  748. check_warn_return(ret, "Failed to read MAC_TX: %d", ret);
  749. buf |= MAC_TX_TXEN;
  750. ret = smsc75xx_write_reg(dev, MAC_TX, buf);
  751. check_warn_return(ret, "Failed to write MAC_TX: %d", ret);
  752. netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x", buf);
  753. ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
  754. check_warn_return(ret, "Failed to read FCT_TX_CTL: %d", ret);
  755. buf |= FCT_TX_CTL_EN;
  756. ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
  757. check_warn_return(ret, "Failed to write FCT_TX_CTL: %d", ret);
  758. netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x", buf);
  759. ret = smsc75xx_set_rx_max_frame_length(dev, 1514);
  760. check_warn_return(ret, "Failed to set max rx frame length");
  761. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  762. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  763. buf |= MAC_RX_RXEN;
  764. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  765. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  766. netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x", buf);
  767. ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
  768. check_warn_return(ret, "Failed to read FCT_RX_CTL: %d", ret);
  769. buf |= FCT_RX_CTL_EN;
  770. ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
  771. check_warn_return(ret, "Failed to write FCT_RX_CTL: %d", ret);
  772. netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x", buf);
  773. netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0");
  774. return 0;
  775. }
  776. static const struct net_device_ops smsc75xx_netdev_ops = {
  777. .ndo_open = usbnet_open,
  778. .ndo_stop = usbnet_stop,
  779. .ndo_start_xmit = usbnet_start_xmit,
  780. .ndo_tx_timeout = usbnet_tx_timeout,
  781. .ndo_change_mtu = smsc75xx_change_mtu,
  782. .ndo_set_mac_address = eth_mac_addr,
  783. .ndo_validate_addr = eth_validate_addr,
  784. .ndo_do_ioctl = smsc75xx_ioctl,
  785. .ndo_set_multicast_list = smsc75xx_set_multicast,
  786. };
  787. static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
  788. {
  789. struct smsc75xx_priv *pdata = NULL;
  790. int ret;
  791. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  792. ret = usbnet_get_endpoints(dev, intf);
  793. check_warn_return(ret, "usbnet_get_endpoints failed: %d", ret);
  794. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
  795. GFP_KERNEL);
  796. pdata = (struct smsc75xx_priv *)(dev->data[0]);
  797. if (!pdata) {
  798. netdev_warn(dev->net, "Unable to allocate smsc75xx_priv");
  799. return -ENOMEM;
  800. }
  801. pdata->dev = dev;
  802. spin_lock_init(&pdata->rfe_ctl_lock);
  803. mutex_init(&pdata->dataport_mutex);
  804. INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
  805. pdata->use_rx_csum = DEFAULT_RX_CSUM_ENABLE;
  806. /* We have to advertise SG otherwise TSO cannot be enabled */
  807. dev->net->features |= NETIF_F_SG;
  808. /* Init all registers */
  809. ret = smsc75xx_reset(dev);
  810. dev->net->netdev_ops = &smsc75xx_netdev_ops;
  811. dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
  812. dev->net->flags |= IFF_MULTICAST;
  813. dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
  814. return 0;
  815. }
  816. static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  817. {
  818. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  819. if (pdata) {
  820. netif_dbg(dev, ifdown, dev->net, "free pdata");
  821. kfree(pdata);
  822. pdata = NULL;
  823. dev->data[0] = 0;
  824. }
  825. }
  826. static void smsc75xx_rx_csum_offload(struct sk_buff *skb, u32 rx_cmd_a,
  827. u32 rx_cmd_b)
  828. {
  829. if (unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
  830. skb->ip_summed = CHECKSUM_NONE;
  831. } else {
  832. skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
  833. skb->ip_summed = CHECKSUM_COMPLETE;
  834. }
  835. }
  836. static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  837. {
  838. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  839. while (skb->len > 0) {
  840. u32 rx_cmd_a, rx_cmd_b, align_count, size;
  841. struct sk_buff *ax_skb;
  842. unsigned char *packet;
  843. memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
  844. le32_to_cpus(&rx_cmd_a);
  845. skb_pull(skb, 4);
  846. memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
  847. le32_to_cpus(&rx_cmd_b);
  848. skb_pull(skb, 4 + NET_IP_ALIGN);
  849. packet = skb->data;
  850. /* get the packet length */
  851. size = (rx_cmd_a & RX_CMD_A_LEN) - NET_IP_ALIGN;
  852. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  853. if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
  854. netif_dbg(dev, rx_err, dev->net,
  855. "Error rx_cmd_a=0x%08x", rx_cmd_a);
  856. dev->net->stats.rx_errors++;
  857. dev->net->stats.rx_dropped++;
  858. if (rx_cmd_a & RX_CMD_A_FCS)
  859. dev->net->stats.rx_crc_errors++;
  860. else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
  861. dev->net->stats.rx_frame_errors++;
  862. } else {
  863. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  864. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  865. netif_dbg(dev, rx_err, dev->net,
  866. "size err rx_cmd_a=0x%08x", rx_cmd_a);
  867. return 0;
  868. }
  869. /* last frame in this batch */
  870. if (skb->len == size) {
  871. if (pdata->use_rx_csum)
  872. smsc75xx_rx_csum_offload(skb, rx_cmd_a,
  873. rx_cmd_b);
  874. else
  875. skb->ip_summed = CHECKSUM_NONE;
  876. skb_trim(skb, skb->len - 4); /* remove fcs */
  877. skb->truesize = size + sizeof(struct sk_buff);
  878. return 1;
  879. }
  880. ax_skb = skb_clone(skb, GFP_ATOMIC);
  881. if (unlikely(!ax_skb)) {
  882. netdev_warn(dev->net, "Error allocating skb");
  883. return 0;
  884. }
  885. ax_skb->len = size;
  886. ax_skb->data = packet;
  887. skb_set_tail_pointer(ax_skb, size);
  888. if (pdata->use_rx_csum)
  889. smsc75xx_rx_csum_offload(ax_skb, rx_cmd_a,
  890. rx_cmd_b);
  891. else
  892. ax_skb->ip_summed = CHECKSUM_NONE;
  893. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  894. ax_skb->truesize = size + sizeof(struct sk_buff);
  895. usbnet_skb_return(dev, ax_skb);
  896. }
  897. skb_pull(skb, size);
  898. /* padding bytes before the next frame starts */
  899. if (skb->len)
  900. skb_pull(skb, align_count);
  901. }
  902. if (unlikely(skb->len < 0)) {
  903. netdev_warn(dev->net, "invalid rx length<0 %d", skb->len);
  904. return 0;
  905. }
  906. return 1;
  907. }
  908. static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
  909. struct sk_buff *skb, gfp_t flags)
  910. {
  911. u32 tx_cmd_a, tx_cmd_b;
  912. skb_linearize(skb);
  913. if (skb_headroom(skb) < SMSC75XX_TX_OVERHEAD) {
  914. struct sk_buff *skb2 =
  915. skb_copy_expand(skb, SMSC75XX_TX_OVERHEAD, 0, flags);
  916. dev_kfree_skb_any(skb);
  917. skb = skb2;
  918. if (!skb)
  919. return NULL;
  920. }
  921. tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
  922. if (skb->ip_summed == CHECKSUM_PARTIAL)
  923. tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
  924. if (skb_is_gso(skb)) {
  925. u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
  926. tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
  927. tx_cmd_a |= TX_CMD_A_LSO;
  928. } else {
  929. tx_cmd_b = 0;
  930. }
  931. skb_push(skb, 4);
  932. cpu_to_le32s(&tx_cmd_b);
  933. memcpy(skb->data, &tx_cmd_b, 4);
  934. skb_push(skb, 4);
  935. cpu_to_le32s(&tx_cmd_a);
  936. memcpy(skb->data, &tx_cmd_a, 4);
  937. return skb;
  938. }
  939. static const struct driver_info smsc75xx_info = {
  940. .description = "smsc75xx USB 2.0 Gigabit Ethernet",
  941. .bind = smsc75xx_bind,
  942. .unbind = smsc75xx_unbind,
  943. .link_reset = smsc75xx_link_reset,
  944. .reset = smsc75xx_reset,
  945. .rx_fixup = smsc75xx_rx_fixup,
  946. .tx_fixup = smsc75xx_tx_fixup,
  947. .status = smsc75xx_status,
  948. .flags = FLAG_ETHER | FLAG_SEND_ZLP,
  949. };
  950. static const struct usb_device_id products[] = {
  951. {
  952. /* SMSC7500 USB Gigabit Ethernet Device */
  953. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
  954. .driver_info = (unsigned long) &smsc75xx_info,
  955. },
  956. {
  957. /* SMSC7500 USB Gigabit Ethernet Device */
  958. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
  959. .driver_info = (unsigned long) &smsc75xx_info,
  960. },
  961. { }, /* END */
  962. };
  963. MODULE_DEVICE_TABLE(usb, products);
  964. static struct usb_driver smsc75xx_driver = {
  965. .name = SMSC_CHIPNAME,
  966. .id_table = products,
  967. .probe = usbnet_probe,
  968. .suspend = usbnet_suspend,
  969. .resume = usbnet_resume,
  970. .disconnect = usbnet_disconnect,
  971. };
  972. static int __init smsc75xx_init(void)
  973. {
  974. return usb_register(&smsc75xx_driver);
  975. }
  976. module_init(smsc75xx_init);
  977. static void __exit smsc75xx_exit(void)
  978. {
  979. usb_deregister(&smsc75xx_driver);
  980. }
  981. module_exit(smsc75xx_exit);
  982. MODULE_AUTHOR("Nancy Lin");
  983. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@smsc.com>");
  984. MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
  985. MODULE_LICENSE("GPL");