smpboot.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <asm/acpi.h>
  52. #include <asm/desc.h>
  53. #include <asm/nmi.h>
  54. #include <asm/irq.h>
  55. #include <asm/idle.h>
  56. #include <asm/trampoline.h>
  57. #include <asm/cpu.h>
  58. #include <asm/numa.h>
  59. #include <asm/pgtable.h>
  60. #include <asm/tlbflush.h>
  61. #include <asm/mtrr.h>
  62. #include <asm/vmi.h>
  63. #include <asm/apic.h>
  64. #include <asm/setup.h>
  65. #include <asm/uv/uv.h>
  66. #include <linux/mc146818rtc.h>
  67. #include <asm/smpboot_hooks.h>
  68. #include <asm/i8259.h>
  69. #ifdef CONFIG_X86_32
  70. u8 apicid_2_node[MAX_APICID];
  71. static int low_mappings;
  72. #endif
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. /* Store all idle threads, this can be reused instead of creating
  76. * a new thread. Also avoids complicated thread destroy functionality
  77. * for idle threads.
  78. */
  79. #ifdef CONFIG_HOTPLUG_CPU
  80. /*
  81. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  82. * removed after init for !CONFIG_HOTPLUG_CPU.
  83. */
  84. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  85. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  86. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  87. #else
  88. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  89. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  90. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  91. #endif
  92. /* Number of siblings per CPU package */
  93. int smp_num_siblings = 1;
  94. EXPORT_SYMBOL(smp_num_siblings);
  95. /* Last level cache ID of each logical CPU */
  96. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  97. /* representing HT siblings of each logical CPU */
  98. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  99. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  100. /* representing HT and core siblings of each logical CPU */
  101. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  102. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  103. /* Per CPU bogomips and other parameters */
  104. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  105. EXPORT_PER_CPU_SYMBOL(cpu_info);
  106. atomic_t init_deasserted;
  107. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  108. /* which node each logical CPU is on */
  109. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  110. EXPORT_SYMBOL(cpu_to_node_map);
  111. /* set up a mapping between cpu and node. */
  112. static void map_cpu_to_node(int cpu, int node)
  113. {
  114. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  115. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  116. cpu_to_node_map[cpu] = node;
  117. }
  118. /* undo a mapping between cpu and node. */
  119. static void unmap_cpu_to_node(int cpu)
  120. {
  121. int node;
  122. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  123. for (node = 0; node < MAX_NUMNODES; node++)
  124. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  125. cpu_to_node_map[cpu] = 0;
  126. }
  127. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  128. #define map_cpu_to_node(cpu, node) ({})
  129. #define unmap_cpu_to_node(cpu) ({})
  130. #endif
  131. #ifdef CONFIG_X86_32
  132. static int boot_cpu_logical_apicid;
  133. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  134. { [0 ... NR_CPUS-1] = BAD_APICID };
  135. static void map_cpu_to_logical_apicid(void)
  136. {
  137. int cpu = smp_processor_id();
  138. int apicid = logical_smp_processor_id();
  139. int node = apic->apicid_to_node(apicid);
  140. if (!node_online(node))
  141. node = first_online_node;
  142. cpu_2_logical_apicid[cpu] = apicid;
  143. map_cpu_to_node(cpu, node);
  144. }
  145. void numa_remove_cpu(int cpu)
  146. {
  147. cpu_2_logical_apicid[cpu] = BAD_APICID;
  148. unmap_cpu_to_node(cpu);
  149. }
  150. #else
  151. #define map_cpu_to_logical_apicid() do {} while (0)
  152. #endif
  153. /*
  154. * Report back to the Boot Processor.
  155. * Running on AP.
  156. */
  157. static void __cpuinit smp_callin(void)
  158. {
  159. int cpuid, phys_id;
  160. unsigned long timeout;
  161. /*
  162. * If waken up by an INIT in an 82489DX configuration
  163. * we may get here before an INIT-deassert IPI reaches
  164. * our local APIC. We have to wait for the IPI or we'll
  165. * lock up on an APIC access.
  166. */
  167. if (apic->wait_for_init_deassert)
  168. apic->wait_for_init_deassert(&init_deasserted);
  169. /*
  170. * (This works even if the APIC is not enabled.)
  171. */
  172. phys_id = read_apic_id();
  173. cpuid = smp_processor_id();
  174. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  175. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  176. phys_id, cpuid);
  177. }
  178. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  179. /*
  180. * STARTUP IPIs are fragile beasts as they might sometimes
  181. * trigger some glue motherboard logic. Complete APIC bus
  182. * silence for 1 second, this overestimates the time the
  183. * boot CPU is spending to send the up to 2 STARTUP IPIs
  184. * by a factor of two. This should be enough.
  185. */
  186. /*
  187. * Waiting 2s total for startup (udelay is not yet working)
  188. */
  189. timeout = jiffies + 2*HZ;
  190. while (time_before(jiffies, timeout)) {
  191. /*
  192. * Has the boot CPU finished it's STARTUP sequence?
  193. */
  194. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  195. break;
  196. cpu_relax();
  197. }
  198. if (!time_before(jiffies, timeout)) {
  199. panic("%s: CPU%d started up but did not get a callout!\n",
  200. __func__, cpuid);
  201. }
  202. /*
  203. * the boot CPU has finished the init stage and is spinning
  204. * on callin_map until we finish. We are free to set up this
  205. * CPU, first the APIC. (this is probably redundant on most
  206. * boards)
  207. */
  208. pr_debug("CALLIN, before setup_local_APIC().\n");
  209. if (apic->smp_callin_clear_local_apic)
  210. apic->smp_callin_clear_local_apic();
  211. setup_local_APIC();
  212. end_local_APIC_setup();
  213. map_cpu_to_logical_apicid();
  214. notify_cpu_starting(cpuid);
  215. /*
  216. * Need to setup vector mappings before we enable interrupts.
  217. */
  218. __setup_vector_irq(smp_processor_id());
  219. /*
  220. * Get our bogomips.
  221. *
  222. * Need to enable IRQs because it can take longer and then
  223. * the NMI watchdog might kill us.
  224. */
  225. local_irq_enable();
  226. calibrate_delay();
  227. local_irq_disable();
  228. pr_debug("Stack at about %p\n", &cpuid);
  229. /*
  230. * Save our processor parameters
  231. */
  232. smp_store_cpu_info(cpuid);
  233. /*
  234. * Allow the master to continue.
  235. */
  236. cpumask_set_cpu(cpuid, cpu_callin_mask);
  237. }
  238. /*
  239. * Activate a secondary processor.
  240. */
  241. notrace static void __cpuinit start_secondary(void *unused)
  242. {
  243. /*
  244. * Don't put *anything* before cpu_init(), SMP booting is too
  245. * fragile that we want to limit the things done here to the
  246. * most necessary things.
  247. */
  248. vmi_bringup();
  249. cpu_init();
  250. preempt_disable();
  251. smp_callin();
  252. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  253. barrier();
  254. /*
  255. * Check TSC synchronization with the BP:
  256. */
  257. check_tsc_sync_target();
  258. if (nmi_watchdog == NMI_IO_APIC) {
  259. legacy_pic->chip->mask(0);
  260. enable_NMI_through_LVT0();
  261. legacy_pic->chip->unmask(0);
  262. }
  263. #ifdef CONFIG_X86_32
  264. while (low_mappings)
  265. cpu_relax();
  266. __flush_tlb_all();
  267. #endif
  268. /* This must be done before setting cpu_online_mask */
  269. set_cpu_sibling_map(raw_smp_processor_id());
  270. wmb();
  271. /*
  272. * We need to hold call_lock, so there is no inconsistency
  273. * between the time smp_call_function() determines number of
  274. * IPI recipients, and the time when the determination is made
  275. * for which cpus receive the IPI. Holding this
  276. * lock helps us to not include this cpu in a currently in progress
  277. * smp_call_function().
  278. *
  279. * We need to hold vector_lock so there the set of online cpus
  280. * does not change while we are assigning vectors to cpus. Holding
  281. * this lock ensures we don't half assign or remove an irq from a cpu.
  282. */
  283. ipi_call_lock();
  284. lock_vector_lock();
  285. set_cpu_online(smp_processor_id(), true);
  286. unlock_vector_lock();
  287. ipi_call_unlock();
  288. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  289. x86_platform.nmi_init();
  290. /* enable local interrupts */
  291. local_irq_enable();
  292. /* to prevent fake stack check failure in clock setup */
  293. boot_init_stack_canary();
  294. x86_cpuinit.setup_percpu_clockev();
  295. wmb();
  296. cpu_idle();
  297. }
  298. #ifdef CONFIG_CPUMASK_OFFSTACK
  299. /* In this case, llc_shared_map is a pointer to a cpumask. */
  300. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  301. const struct cpuinfo_x86 *src)
  302. {
  303. struct cpumask *llc = dst->llc_shared_map;
  304. *dst = *src;
  305. dst->llc_shared_map = llc;
  306. }
  307. #else
  308. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  309. const struct cpuinfo_x86 *src)
  310. {
  311. *dst = *src;
  312. }
  313. #endif /* CONFIG_CPUMASK_OFFSTACK */
  314. /*
  315. * The bootstrap kernel entry code has set these up. Save them for
  316. * a given CPU
  317. */
  318. void __cpuinit smp_store_cpu_info(int id)
  319. {
  320. struct cpuinfo_x86 *c = &cpu_data(id);
  321. copy_cpuinfo_x86(c, &boot_cpu_data);
  322. c->cpu_index = id;
  323. if (id != 0)
  324. identify_secondary_cpu(c);
  325. }
  326. void __cpuinit set_cpu_sibling_map(int cpu)
  327. {
  328. int i;
  329. struct cpuinfo_x86 *c = &cpu_data(cpu);
  330. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  331. if (smp_num_siblings > 1) {
  332. for_each_cpu(i, cpu_sibling_setup_mask) {
  333. struct cpuinfo_x86 *o = &cpu_data(i);
  334. if (c->phys_proc_id == o->phys_proc_id &&
  335. c->cpu_core_id == o->cpu_core_id) {
  336. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  337. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  338. cpumask_set_cpu(i, cpu_core_mask(cpu));
  339. cpumask_set_cpu(cpu, cpu_core_mask(i));
  340. cpumask_set_cpu(i, c->llc_shared_map);
  341. cpumask_set_cpu(cpu, o->llc_shared_map);
  342. }
  343. }
  344. } else {
  345. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  346. }
  347. cpumask_set_cpu(cpu, c->llc_shared_map);
  348. if (current_cpu_data.x86_max_cores == 1) {
  349. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  350. c->booted_cores = 1;
  351. return;
  352. }
  353. for_each_cpu(i, cpu_sibling_setup_mask) {
  354. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  355. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  356. cpumask_set_cpu(i, c->llc_shared_map);
  357. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  358. }
  359. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  360. cpumask_set_cpu(i, cpu_core_mask(cpu));
  361. cpumask_set_cpu(cpu, cpu_core_mask(i));
  362. /*
  363. * Does this new cpu bringup a new core?
  364. */
  365. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  366. /*
  367. * for each core in package, increment
  368. * the booted_cores for this new cpu
  369. */
  370. if (cpumask_first(cpu_sibling_mask(i)) == i)
  371. c->booted_cores++;
  372. /*
  373. * increment the core count for all
  374. * the other cpus in this package
  375. */
  376. if (i != cpu)
  377. cpu_data(i).booted_cores++;
  378. } else if (i != cpu && !c->booted_cores)
  379. c->booted_cores = cpu_data(i).booted_cores;
  380. }
  381. }
  382. }
  383. /* maps the cpu to the sched domain representing multi-core */
  384. const struct cpumask *cpu_coregroup_mask(int cpu)
  385. {
  386. struct cpuinfo_x86 *c = &cpu_data(cpu);
  387. /*
  388. * For perf, we return last level cache shared map.
  389. * And for power savings, we return cpu_core_map
  390. */
  391. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  392. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  393. return cpu_core_mask(cpu);
  394. else
  395. return c->llc_shared_map;
  396. }
  397. static void impress_friends(void)
  398. {
  399. int cpu;
  400. unsigned long bogosum = 0;
  401. /*
  402. * Allow the user to impress friends.
  403. */
  404. pr_debug("Before bogomips.\n");
  405. for_each_possible_cpu(cpu)
  406. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  407. bogosum += cpu_data(cpu).loops_per_jiffy;
  408. printk(KERN_INFO
  409. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  410. num_online_cpus(),
  411. bogosum/(500000/HZ),
  412. (bogosum/(5000/HZ))%100);
  413. pr_debug("Before bogocount - setting activated=1.\n");
  414. }
  415. void __inquire_remote_apic(int apicid)
  416. {
  417. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  418. char *names[] = { "ID", "VERSION", "SPIV" };
  419. int timeout;
  420. u32 status;
  421. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  422. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  423. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  424. /*
  425. * Wait for idle.
  426. */
  427. status = safe_apic_wait_icr_idle();
  428. if (status)
  429. printk(KERN_CONT
  430. "a previous APIC delivery may have failed\n");
  431. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  432. timeout = 0;
  433. do {
  434. udelay(100);
  435. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  436. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  437. switch (status) {
  438. case APIC_ICR_RR_VALID:
  439. status = apic_read(APIC_RRR);
  440. printk(KERN_CONT "%08x\n", status);
  441. break;
  442. default:
  443. printk(KERN_CONT "failed\n");
  444. }
  445. }
  446. }
  447. /*
  448. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  449. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  450. * won't ... remember to clear down the APIC, etc later.
  451. */
  452. int __cpuinit
  453. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  454. {
  455. unsigned long send_status, accept_status = 0;
  456. int maxlvt;
  457. /* Target chip */
  458. /* Boot on the stack */
  459. /* Kick the second */
  460. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  461. pr_debug("Waiting for send to finish...\n");
  462. send_status = safe_apic_wait_icr_idle();
  463. /*
  464. * Give the other CPU some time to accept the IPI.
  465. */
  466. udelay(200);
  467. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  468. maxlvt = lapic_get_maxlvt();
  469. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  470. apic_write(APIC_ESR, 0);
  471. accept_status = (apic_read(APIC_ESR) & 0xEF);
  472. }
  473. pr_debug("NMI sent.\n");
  474. if (send_status)
  475. printk(KERN_ERR "APIC never delivered???\n");
  476. if (accept_status)
  477. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  478. return (send_status | accept_status);
  479. }
  480. static int __cpuinit
  481. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  482. {
  483. unsigned long send_status, accept_status = 0;
  484. int maxlvt, num_starts, j;
  485. maxlvt = lapic_get_maxlvt();
  486. /*
  487. * Be paranoid about clearing APIC errors.
  488. */
  489. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  490. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  491. apic_write(APIC_ESR, 0);
  492. apic_read(APIC_ESR);
  493. }
  494. pr_debug("Asserting INIT.\n");
  495. /*
  496. * Turn INIT on target chip
  497. */
  498. /*
  499. * Send IPI
  500. */
  501. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  502. phys_apicid);
  503. pr_debug("Waiting for send to finish...\n");
  504. send_status = safe_apic_wait_icr_idle();
  505. mdelay(10);
  506. pr_debug("Deasserting INIT.\n");
  507. /* Target chip */
  508. /* Send IPI */
  509. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  510. pr_debug("Waiting for send to finish...\n");
  511. send_status = safe_apic_wait_icr_idle();
  512. mb();
  513. atomic_set(&init_deasserted, 1);
  514. /*
  515. * Should we send STARTUP IPIs ?
  516. *
  517. * Determine this based on the APIC version.
  518. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  519. */
  520. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  521. num_starts = 2;
  522. else
  523. num_starts = 0;
  524. /*
  525. * Paravirt / VMI wants a startup IPI hook here to set up the
  526. * target processor state.
  527. */
  528. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  529. (unsigned long)stack_start.sp);
  530. /*
  531. * Run STARTUP IPI loop.
  532. */
  533. pr_debug("#startup loops: %d.\n", num_starts);
  534. for (j = 1; j <= num_starts; j++) {
  535. pr_debug("Sending STARTUP #%d.\n", j);
  536. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  537. apic_write(APIC_ESR, 0);
  538. apic_read(APIC_ESR);
  539. pr_debug("After apic_write.\n");
  540. /*
  541. * STARTUP IPI
  542. */
  543. /* Target chip */
  544. /* Boot on the stack */
  545. /* Kick the second */
  546. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  547. phys_apicid);
  548. /*
  549. * Give the other CPU some time to accept the IPI.
  550. */
  551. udelay(300);
  552. pr_debug("Startup point 1.\n");
  553. pr_debug("Waiting for send to finish...\n");
  554. send_status = safe_apic_wait_icr_idle();
  555. /*
  556. * Give the other CPU some time to accept the IPI.
  557. */
  558. udelay(200);
  559. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  560. apic_write(APIC_ESR, 0);
  561. accept_status = (apic_read(APIC_ESR) & 0xEF);
  562. if (send_status || accept_status)
  563. break;
  564. }
  565. pr_debug("After Startup.\n");
  566. if (send_status)
  567. printk(KERN_ERR "APIC never delivered???\n");
  568. if (accept_status)
  569. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  570. return (send_status | accept_status);
  571. }
  572. struct create_idle {
  573. struct work_struct work;
  574. struct task_struct *idle;
  575. struct completion done;
  576. int cpu;
  577. };
  578. static void __cpuinit do_fork_idle(struct work_struct *work)
  579. {
  580. struct create_idle *c_idle =
  581. container_of(work, struct create_idle, work);
  582. c_idle->idle = fork_idle(c_idle->cpu);
  583. complete(&c_idle->done);
  584. }
  585. /* reduce the number of lines printed when booting a large cpu count system */
  586. static void __cpuinit announce_cpu(int cpu, int apicid)
  587. {
  588. static int current_node = -1;
  589. int node = cpu_to_node(cpu);
  590. if (system_state == SYSTEM_BOOTING) {
  591. if (node != current_node) {
  592. if (current_node > (-1))
  593. pr_cont(" Ok.\n");
  594. current_node = node;
  595. pr_info("Booting Node %3d, Processors ", node);
  596. }
  597. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  598. return;
  599. } else
  600. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  601. node, cpu, apicid);
  602. }
  603. /*
  604. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  605. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  606. * Returns zero if CPU booted OK, else error code from
  607. * ->wakeup_secondary_cpu.
  608. */
  609. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  610. {
  611. unsigned long boot_error = 0;
  612. unsigned long start_ip;
  613. int timeout;
  614. struct create_idle c_idle = {
  615. .cpu = cpu,
  616. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  617. };
  618. INIT_WORK_ON_STACK(&c_idle.work, do_fork_idle);
  619. alternatives_smp_switch(1);
  620. c_idle.idle = get_idle_for_cpu(cpu);
  621. /*
  622. * We can't use kernel_thread since we must avoid to
  623. * reschedule the child.
  624. */
  625. if (c_idle.idle) {
  626. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  627. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  628. init_idle(c_idle.idle, cpu);
  629. goto do_rest;
  630. }
  631. if (!keventd_up() || current_is_keventd())
  632. c_idle.work.func(&c_idle.work);
  633. else {
  634. schedule_work(&c_idle.work);
  635. wait_for_completion(&c_idle.done);
  636. }
  637. if (IS_ERR(c_idle.idle)) {
  638. printk("failed fork for CPU %d\n", cpu);
  639. destroy_work_on_stack(&c_idle.work);
  640. return PTR_ERR(c_idle.idle);
  641. }
  642. set_idle_for_cpu(cpu, c_idle.idle);
  643. do_rest:
  644. per_cpu(current_task, cpu) = c_idle.idle;
  645. #ifdef CONFIG_X86_32
  646. /* Stack for startup_32 can be just as for start_secondary onwards */
  647. irq_ctx_init(cpu);
  648. #else
  649. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  650. initial_gs = per_cpu_offset(cpu);
  651. per_cpu(kernel_stack, cpu) =
  652. (unsigned long)task_stack_page(c_idle.idle) -
  653. KERNEL_STACK_OFFSET + THREAD_SIZE;
  654. #endif
  655. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  656. initial_code = (unsigned long)start_secondary;
  657. stack_start.sp = (void *) c_idle.idle->thread.sp;
  658. /* start_ip had better be page-aligned! */
  659. start_ip = setup_trampoline();
  660. /* So we see what's up */
  661. announce_cpu(cpu, apicid);
  662. /*
  663. * This grunge runs the startup process for
  664. * the targeted processor.
  665. */
  666. atomic_set(&init_deasserted, 0);
  667. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  668. pr_debug("Setting warm reset code and vector.\n");
  669. smpboot_setup_warm_reset_vector(start_ip);
  670. /*
  671. * Be paranoid about clearing APIC errors.
  672. */
  673. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  674. apic_write(APIC_ESR, 0);
  675. apic_read(APIC_ESR);
  676. }
  677. }
  678. /*
  679. * Kick the secondary CPU. Use the method in the APIC driver
  680. * if it's defined - or use an INIT boot APIC message otherwise:
  681. */
  682. if (apic->wakeup_secondary_cpu)
  683. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  684. else
  685. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  686. if (!boot_error) {
  687. /*
  688. * allow APs to start initializing.
  689. */
  690. pr_debug("Before Callout %d.\n", cpu);
  691. cpumask_set_cpu(cpu, cpu_callout_mask);
  692. pr_debug("After Callout %d.\n", cpu);
  693. /*
  694. * Wait 5s total for a response
  695. */
  696. for (timeout = 0; timeout < 50000; timeout++) {
  697. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  698. break; /* It has booted */
  699. udelay(100);
  700. }
  701. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  702. pr_debug("CPU%d: has booted.\n", cpu);
  703. else {
  704. boot_error = 1;
  705. if (*((volatile unsigned char *)trampoline_base)
  706. == 0xA5)
  707. /* trampoline started but...? */
  708. pr_err("CPU%d: Stuck ??\n", cpu);
  709. else
  710. /* trampoline code not run */
  711. pr_err("CPU%d: Not responding.\n", cpu);
  712. if (apic->inquire_remote_apic)
  713. apic->inquire_remote_apic(apicid);
  714. }
  715. }
  716. if (boot_error) {
  717. /* Try to put things back the way they were before ... */
  718. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  719. /* was set by do_boot_cpu() */
  720. cpumask_clear_cpu(cpu, cpu_callout_mask);
  721. /* was set by cpu_init() */
  722. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  723. set_cpu_present(cpu, false);
  724. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  725. }
  726. /* mark "stuck" area as not stuck */
  727. *((volatile unsigned long *)trampoline_base) = 0;
  728. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  729. /*
  730. * Cleanup possible dangling ends...
  731. */
  732. smpboot_restore_warm_reset_vector();
  733. }
  734. destroy_work_on_stack(&c_idle.work);
  735. return boot_error;
  736. }
  737. int __cpuinit native_cpu_up(unsigned int cpu)
  738. {
  739. int apicid = apic->cpu_present_to_apicid(cpu);
  740. unsigned long flags;
  741. int err;
  742. WARN_ON(irqs_disabled());
  743. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  744. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  745. !physid_isset(apicid, phys_cpu_present_map)) {
  746. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  747. return -EINVAL;
  748. }
  749. /*
  750. * Already booted CPU?
  751. */
  752. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  753. pr_debug("do_boot_cpu %d Already started\n", cpu);
  754. return -ENOSYS;
  755. }
  756. /*
  757. * Save current MTRR state in case it was changed since early boot
  758. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  759. */
  760. mtrr_save_state();
  761. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  762. #ifdef CONFIG_X86_32
  763. /* init low mem mapping */
  764. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  765. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  766. flush_tlb_all();
  767. low_mappings = 1;
  768. err = do_boot_cpu(apicid, cpu);
  769. zap_low_mappings(false);
  770. low_mappings = 0;
  771. #else
  772. err = do_boot_cpu(apicid, cpu);
  773. #endif
  774. if (err) {
  775. pr_debug("do_boot_cpu failed %d\n", err);
  776. return -EIO;
  777. }
  778. /*
  779. * Check TSC synchronization with the AP (keep irqs disabled
  780. * while doing so):
  781. */
  782. local_irq_save(flags);
  783. check_tsc_sync_source(cpu);
  784. local_irq_restore(flags);
  785. while (!cpu_online(cpu)) {
  786. cpu_relax();
  787. touch_nmi_watchdog();
  788. }
  789. return 0;
  790. }
  791. /*
  792. * Fall back to non SMP mode after errors.
  793. *
  794. * RED-PEN audit/test this more. I bet there is more state messed up here.
  795. */
  796. static __init void disable_smp(void)
  797. {
  798. init_cpu_present(cpumask_of(0));
  799. init_cpu_possible(cpumask_of(0));
  800. smpboot_clear_io_apic_irqs();
  801. if (smp_found_config)
  802. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  803. else
  804. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  805. map_cpu_to_logical_apicid();
  806. cpumask_set_cpu(0, cpu_sibling_mask(0));
  807. cpumask_set_cpu(0, cpu_core_mask(0));
  808. }
  809. /*
  810. * Various sanity checks.
  811. */
  812. static int __init smp_sanity_check(unsigned max_cpus)
  813. {
  814. preempt_disable();
  815. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  816. if (def_to_bigsmp && nr_cpu_ids > 8) {
  817. unsigned int cpu;
  818. unsigned nr;
  819. printk(KERN_WARNING
  820. "More than 8 CPUs detected - skipping them.\n"
  821. "Use CONFIG_X86_BIGSMP.\n");
  822. nr = 0;
  823. for_each_present_cpu(cpu) {
  824. if (nr >= 8)
  825. set_cpu_present(cpu, false);
  826. nr++;
  827. }
  828. nr = 0;
  829. for_each_possible_cpu(cpu) {
  830. if (nr >= 8)
  831. set_cpu_possible(cpu, false);
  832. nr++;
  833. }
  834. nr_cpu_ids = 8;
  835. }
  836. #endif
  837. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  838. printk(KERN_WARNING
  839. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  840. hard_smp_processor_id());
  841. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  842. }
  843. /*
  844. * If we couldn't find an SMP configuration at boot time,
  845. * get out of here now!
  846. */
  847. if (!smp_found_config && !acpi_lapic) {
  848. preempt_enable();
  849. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  850. disable_smp();
  851. if (APIC_init_uniprocessor())
  852. printk(KERN_NOTICE "Local APIC not detected."
  853. " Using dummy APIC emulation.\n");
  854. return -1;
  855. }
  856. /*
  857. * Should not be necessary because the MP table should list the boot
  858. * CPU too, but we do it for the sake of robustness anyway.
  859. */
  860. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  861. printk(KERN_NOTICE
  862. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  863. boot_cpu_physical_apicid);
  864. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  865. }
  866. preempt_enable();
  867. /*
  868. * If we couldn't find a local APIC, then get out of here now!
  869. */
  870. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  871. !cpu_has_apic) {
  872. if (!disable_apic) {
  873. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  874. boot_cpu_physical_apicid);
  875. pr_err("... forcing use of dummy APIC emulation."
  876. "(tell your hw vendor)\n");
  877. }
  878. smpboot_clear_io_apic();
  879. arch_disable_smp_support();
  880. return -1;
  881. }
  882. verify_local_APIC();
  883. /*
  884. * If SMP should be disabled, then really disable it!
  885. */
  886. if (!max_cpus) {
  887. printk(KERN_INFO "SMP mode deactivated.\n");
  888. smpboot_clear_io_apic();
  889. localise_nmi_watchdog();
  890. connect_bsp_APIC();
  891. setup_local_APIC();
  892. end_local_APIC_setup();
  893. return -1;
  894. }
  895. return 0;
  896. }
  897. static void __init smp_cpu_index_default(void)
  898. {
  899. int i;
  900. struct cpuinfo_x86 *c;
  901. for_each_possible_cpu(i) {
  902. c = &cpu_data(i);
  903. /* mark all to hotplug */
  904. c->cpu_index = nr_cpu_ids;
  905. }
  906. }
  907. /*
  908. * Prepare for SMP bootup. The MP table or ACPI has been read
  909. * earlier. Just do some sanity checking here and enable APIC mode.
  910. */
  911. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  912. {
  913. unsigned int i;
  914. preempt_disable();
  915. smp_cpu_index_default();
  916. current_cpu_data = boot_cpu_data;
  917. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  918. mb();
  919. /*
  920. * Setup boot CPU information
  921. */
  922. smp_store_cpu_info(0); /* Final full version of the data */
  923. #ifdef CONFIG_X86_32
  924. boot_cpu_logical_apicid = logical_smp_processor_id();
  925. #endif
  926. current_thread_info()->cpu = 0; /* needed? */
  927. for_each_possible_cpu(i) {
  928. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  929. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  930. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  931. }
  932. set_cpu_sibling_map(0);
  933. enable_IR_x2apic();
  934. default_setup_apic_routing();
  935. if (smp_sanity_check(max_cpus) < 0) {
  936. printk(KERN_INFO "SMP disabled\n");
  937. disable_smp();
  938. goto out;
  939. }
  940. preempt_disable();
  941. if (read_apic_id() != boot_cpu_physical_apicid) {
  942. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  943. read_apic_id(), boot_cpu_physical_apicid);
  944. /* Or can we switch back to PIC here? */
  945. }
  946. preempt_enable();
  947. connect_bsp_APIC();
  948. /*
  949. * Switch from PIC to APIC mode.
  950. */
  951. setup_local_APIC();
  952. /*
  953. * Enable IO APIC before setting up error vector
  954. */
  955. if (!skip_ioapic_setup && nr_ioapics)
  956. enable_IO_APIC();
  957. end_local_APIC_setup();
  958. map_cpu_to_logical_apicid();
  959. if (apic->setup_portio_remap)
  960. apic->setup_portio_remap();
  961. smpboot_setup_io_apic();
  962. /*
  963. * Set up local APIC timer on boot CPU.
  964. */
  965. printk(KERN_INFO "CPU%d: ", 0);
  966. print_cpu_info(&cpu_data(0));
  967. x86_init.timers.setup_percpu_clockev();
  968. if (is_uv_system())
  969. uv_system_init();
  970. set_mtrr_aps_delayed_init();
  971. out:
  972. preempt_enable();
  973. }
  974. void arch_enable_nonboot_cpus_begin(void)
  975. {
  976. set_mtrr_aps_delayed_init();
  977. }
  978. void arch_enable_nonboot_cpus_end(void)
  979. {
  980. mtrr_aps_init();
  981. }
  982. /*
  983. * Early setup to make printk work.
  984. */
  985. void __init native_smp_prepare_boot_cpu(void)
  986. {
  987. int me = smp_processor_id();
  988. switch_to_new_gdt(me);
  989. /* already set me in cpu_online_mask in boot_cpu_init() */
  990. cpumask_set_cpu(me, cpu_callout_mask);
  991. per_cpu(cpu_state, me) = CPU_ONLINE;
  992. }
  993. void __init native_smp_cpus_done(unsigned int max_cpus)
  994. {
  995. pr_debug("Boot done.\n");
  996. impress_friends();
  997. #ifdef CONFIG_X86_IO_APIC
  998. setup_ioapic_dest();
  999. #endif
  1000. check_nmi_watchdog();
  1001. mtrr_aps_init();
  1002. }
  1003. static int __initdata setup_possible_cpus = -1;
  1004. static int __init _setup_possible_cpus(char *str)
  1005. {
  1006. get_option(&str, &setup_possible_cpus);
  1007. return 0;
  1008. }
  1009. early_param("possible_cpus", _setup_possible_cpus);
  1010. /*
  1011. * cpu_possible_mask should be static, it cannot change as cpu's
  1012. * are onlined, or offlined. The reason is per-cpu data-structures
  1013. * are allocated by some modules at init time, and dont expect to
  1014. * do this dynamically on cpu arrival/departure.
  1015. * cpu_present_mask on the other hand can change dynamically.
  1016. * In case when cpu_hotplug is not compiled, then we resort to current
  1017. * behaviour, which is cpu_possible == cpu_present.
  1018. * - Ashok Raj
  1019. *
  1020. * Three ways to find out the number of additional hotplug CPUs:
  1021. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1022. * - The user can overwrite it with possible_cpus=NUM
  1023. * - Otherwise don't reserve additional CPUs.
  1024. * We do this because additional CPUs waste a lot of memory.
  1025. * -AK
  1026. */
  1027. __init void prefill_possible_map(void)
  1028. {
  1029. int i, possible;
  1030. /* no processor from mptable or madt */
  1031. if (!num_processors)
  1032. num_processors = 1;
  1033. if (setup_possible_cpus == -1)
  1034. possible = num_processors + disabled_cpus;
  1035. else
  1036. possible = setup_possible_cpus;
  1037. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1038. /* nr_cpu_ids could be reduced via nr_cpus= */
  1039. if (possible > nr_cpu_ids) {
  1040. printk(KERN_WARNING
  1041. "%d Processors exceeds NR_CPUS limit of %d\n",
  1042. possible, nr_cpu_ids);
  1043. possible = nr_cpu_ids;
  1044. }
  1045. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1046. possible, max_t(int, possible - num_processors, 0));
  1047. for (i = 0; i < possible; i++)
  1048. set_cpu_possible(i, true);
  1049. nr_cpu_ids = possible;
  1050. }
  1051. #ifdef CONFIG_HOTPLUG_CPU
  1052. static void remove_siblinginfo(int cpu)
  1053. {
  1054. int sibling;
  1055. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1056. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1057. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1058. /*/
  1059. * last thread sibling in this cpu core going down
  1060. */
  1061. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1062. cpu_data(sibling).booted_cores--;
  1063. }
  1064. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1065. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1066. cpumask_clear(cpu_sibling_mask(cpu));
  1067. cpumask_clear(cpu_core_mask(cpu));
  1068. c->phys_proc_id = 0;
  1069. c->cpu_core_id = 0;
  1070. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1071. }
  1072. static void __ref remove_cpu_from_maps(int cpu)
  1073. {
  1074. set_cpu_online(cpu, false);
  1075. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1076. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1077. /* was set by cpu_init() */
  1078. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1079. numa_remove_cpu(cpu);
  1080. }
  1081. void cpu_disable_common(void)
  1082. {
  1083. int cpu = smp_processor_id();
  1084. remove_siblinginfo(cpu);
  1085. /* It's now safe to remove this processor from the online map */
  1086. lock_vector_lock();
  1087. remove_cpu_from_maps(cpu);
  1088. unlock_vector_lock();
  1089. fixup_irqs();
  1090. }
  1091. int native_cpu_disable(void)
  1092. {
  1093. int cpu = smp_processor_id();
  1094. /*
  1095. * Perhaps use cpufreq to drop frequency, but that could go
  1096. * into generic code.
  1097. *
  1098. * We won't take down the boot processor on i386 due to some
  1099. * interrupts only being able to be serviced by the BSP.
  1100. * Especially so if we're not using an IOAPIC -zwane
  1101. */
  1102. if (cpu == 0)
  1103. return -EBUSY;
  1104. if (nmi_watchdog == NMI_LOCAL_APIC)
  1105. stop_apic_nmi_watchdog(NULL);
  1106. clear_local_APIC();
  1107. cpu_disable_common();
  1108. return 0;
  1109. }
  1110. void native_cpu_die(unsigned int cpu)
  1111. {
  1112. /* We don't do anything here: idle task is faking death itself. */
  1113. unsigned int i;
  1114. for (i = 0; i < 10; i++) {
  1115. /* They ack this in play_dead by setting CPU_DEAD */
  1116. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1117. if (system_state == SYSTEM_RUNNING)
  1118. pr_info("CPU %u is now offline\n", cpu);
  1119. if (1 == num_online_cpus())
  1120. alternatives_smp_switch(0);
  1121. return;
  1122. }
  1123. msleep(100);
  1124. }
  1125. pr_err("CPU %u didn't die...\n", cpu);
  1126. }
  1127. void play_dead_common(void)
  1128. {
  1129. idle_task_exit();
  1130. reset_lazy_tlbstate();
  1131. irq_ctx_exit(raw_smp_processor_id());
  1132. c1e_remove_cpu(raw_smp_processor_id());
  1133. mb();
  1134. /* Ack it */
  1135. __get_cpu_var(cpu_state) = CPU_DEAD;
  1136. /*
  1137. * With physical CPU hotplug, we should halt the cpu
  1138. */
  1139. local_irq_disable();
  1140. }
  1141. void native_play_dead(void)
  1142. {
  1143. play_dead_common();
  1144. tboot_shutdown(TB_SHUTDOWN_WFS);
  1145. wbinvd_halt();
  1146. }
  1147. #else /* ... !CONFIG_HOTPLUG_CPU */
  1148. int native_cpu_disable(void)
  1149. {
  1150. return -ENOSYS;
  1151. }
  1152. void native_cpu_die(unsigned int cpu)
  1153. {
  1154. /* We said "no" in __cpu_disable */
  1155. BUG();
  1156. }
  1157. void native_play_dead(void)
  1158. {
  1159. BUG();
  1160. }
  1161. #endif