irqinit.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. #include <linux/linkage.h>
  2. #include <linux/errno.h>
  3. #include <linux/signal.h>
  4. #include <linux/sched.h>
  5. #include <linux/ioport.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/timex.h>
  8. #include <linux/slab.h>
  9. #include <linux/random.h>
  10. #include <linux/kprobes.h>
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/sysdev.h>
  14. #include <linux/bitops.h>
  15. #include <linux/acpi.h>
  16. #include <linux/io.h>
  17. #include <linux/delay.h>
  18. #include <asm/atomic.h>
  19. #include <asm/system.h>
  20. #include <asm/timer.h>
  21. #include <asm/hw_irq.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/desc.h>
  24. #include <asm/apic.h>
  25. #include <asm/setup.h>
  26. #include <asm/i8259.h>
  27. #include <asm/traps.h>
  28. /*
  29. * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
  30. * (these are usually mapped to vectors 0x30-0x3f)
  31. */
  32. /*
  33. * The IO-APIC gives us many more interrupt sources. Most of these
  34. * are unused but an SMP system is supposed to have enough memory ...
  35. * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
  36. * across the spectrum, so we really want to be prepared to get all
  37. * of these. Plus, more powerful systems might have more than 64
  38. * IO-APIC registers.
  39. *
  40. * (these are usually mapped into the 0x30-0xff vector range)
  41. */
  42. #ifdef CONFIG_X86_32
  43. /*
  44. * Note that on a 486, we don't want to do a SIGFPE on an irq13
  45. * as the irq is unreliable, and exception 16 works correctly
  46. * (ie as explained in the intel literature). On a 386, you
  47. * can't use exception 16 due to bad IBM design, so we have to
  48. * rely on the less exact irq13.
  49. *
  50. * Careful.. Not only is IRQ13 unreliable, but it is also
  51. * leads to races. IBM designers who came up with it should
  52. * be shot.
  53. */
  54. static irqreturn_t math_error_irq(int cpl, void *dev_id)
  55. {
  56. outb(0, 0xF0);
  57. if (ignore_fpu_irq || !boot_cpu_data.hard_math)
  58. return IRQ_NONE;
  59. math_error((void __user *)get_irq_regs()->ip);
  60. return IRQ_HANDLED;
  61. }
  62. /*
  63. * New motherboards sometimes make IRQ 13 be a PCI interrupt,
  64. * so allow interrupt sharing.
  65. */
  66. static struct irqaction fpu_irq = {
  67. .handler = math_error_irq,
  68. .name = "fpu",
  69. };
  70. #endif
  71. /*
  72. * IRQ2 is cascade interrupt to second interrupt controller
  73. */
  74. static struct irqaction irq2 = {
  75. .handler = no_action,
  76. .name = "cascade",
  77. };
  78. DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
  79. [0 ... NR_VECTORS - 1] = -1,
  80. };
  81. int vector_used_by_percpu_irq(unsigned int vector)
  82. {
  83. int cpu;
  84. for_each_online_cpu(cpu) {
  85. if (per_cpu(vector_irq, cpu)[vector] != -1)
  86. return 1;
  87. }
  88. return 0;
  89. }
  90. void __init init_ISA_irqs(void)
  91. {
  92. int i;
  93. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
  94. init_bsp_APIC();
  95. #endif
  96. legacy_pic->init(0);
  97. /*
  98. * 16 old-style INTA-cycle interrupts:
  99. */
  100. for (i = 0; i < legacy_pic->nr_legacy_irqs; i++) {
  101. struct irq_desc *desc = irq_to_desc(i);
  102. desc->status = IRQ_DISABLED;
  103. desc->action = NULL;
  104. desc->depth = 1;
  105. set_irq_chip_and_handler_name(i, &i8259A_chip,
  106. handle_level_irq, "XT");
  107. }
  108. }
  109. void __init init_IRQ(void)
  110. {
  111. int i;
  112. /*
  113. * On cpu 0, Assign IRQ0_VECTOR..IRQ15_VECTOR's to IRQ 0..15.
  114. * If these IRQ's are handled by legacy interrupt-controllers like PIC,
  115. * then this configuration will likely be static after the boot. If
  116. * these IRQ's are handled by more mordern controllers like IO-APIC,
  117. * then this vector space can be freed and re-used dynamically as the
  118. * irq's migrate etc.
  119. */
  120. for (i = 0; i < legacy_pic->nr_legacy_irqs; i++)
  121. per_cpu(vector_irq, 0)[IRQ0_VECTOR + i] = i;
  122. x86_init.irqs.intr_init();
  123. }
  124. static void __init smp_intr_init(void)
  125. {
  126. #ifdef CONFIG_SMP
  127. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
  128. /*
  129. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  130. * IPI, driven by wakeup.
  131. */
  132. alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  133. /* IPIs for invalidation */
  134. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0);
  135. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1);
  136. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2);
  137. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3);
  138. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4);
  139. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5);
  140. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6);
  141. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7);
  142. /* IPI for generic function call */
  143. alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  144. /* IPI for generic single function call */
  145. alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
  146. call_function_single_interrupt);
  147. /* Low priority IPI to cleanup after moving an irq */
  148. set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
  149. set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors);
  150. /* IPI used for rebooting/stopping */
  151. alloc_intr_gate(REBOOT_VECTOR, reboot_interrupt);
  152. #endif
  153. #endif /* CONFIG_SMP */
  154. }
  155. static void __init apic_intr_init(void)
  156. {
  157. smp_intr_init();
  158. #ifdef CONFIG_X86_THERMAL_VECTOR
  159. alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  160. #endif
  161. #ifdef CONFIG_X86_MCE_THRESHOLD
  162. alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
  163. #endif
  164. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_LOCAL_APIC)
  165. alloc_intr_gate(MCE_SELF_VECTOR, mce_self_interrupt);
  166. #endif
  167. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
  168. /* self generated IPI for local APIC timer */
  169. alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  170. /* IPI for X86 platform specific use */
  171. alloc_intr_gate(X86_PLATFORM_IPI_VECTOR, x86_platform_ipi);
  172. /* IPI vectors for APIC spurious and error interrupts */
  173. alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  174. alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  175. /* Performance monitoring interrupts: */
  176. # ifdef CONFIG_PERF_EVENTS
  177. alloc_intr_gate(LOCAL_PENDING_VECTOR, perf_pending_interrupt);
  178. # endif
  179. #endif
  180. }
  181. void __init native_init_IRQ(void)
  182. {
  183. int i;
  184. /* Execute any quirks before the call gates are initialised: */
  185. x86_init.irqs.pre_vector_init();
  186. apic_intr_init();
  187. /*
  188. * Cover the whole vector space, no vector can escape
  189. * us. (some of these will be overridden and become
  190. * 'special' SMP interrupts)
  191. */
  192. for (i = FIRST_EXTERNAL_VECTOR; i < NR_VECTORS; i++) {
  193. /* IA32_SYSCALL_VECTOR could be used in trap_init already. */
  194. if (!test_bit(i, used_vectors))
  195. set_intr_gate(i, interrupt[i-FIRST_EXTERNAL_VECTOR]);
  196. }
  197. if (!acpi_ioapic)
  198. setup_irq(2, &irq2);
  199. #ifdef CONFIG_X86_32
  200. /*
  201. * External FPU? Set up irq13 if so, for
  202. * original braindamaged IBM FERR coupling.
  203. */
  204. if (boot_cpu_data.hard_math && !cpu_has_fpu)
  205. setup_irq(FPU_IRQ, &fpu_irq);
  206. irq_ctx_init(smp_processor_id());
  207. #endif
  208. }