x2apic_uv_x.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2009 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/cpu.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <linux/pci.h>
  24. #include <linux/kdebug.h>
  25. #include <asm/uv/uv_mmrs.h>
  26. #include <asm/uv/uv_hub.h>
  27. #include <asm/current.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/uv/bios.h>
  30. #include <asm/uv/uv.h>
  31. #include <asm/apic.h>
  32. #include <asm/ipi.h>
  33. #include <asm/smp.h>
  34. #include <asm/x86_init.h>
  35. DEFINE_PER_CPU(int, x2apic_extra_bits);
  36. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  37. static enum uv_system_type uv_system_type;
  38. static u64 gru_start_paddr, gru_end_paddr;
  39. int uv_min_hub_revision_id;
  40. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  41. static DEFINE_SPINLOCK(uv_nmi_lock);
  42. static inline bool is_GRU_range(u64 start, u64 end)
  43. {
  44. return start >= gru_start_paddr && end <= gru_end_paddr;
  45. }
  46. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  47. {
  48. return is_ISA_range(start, end) || is_GRU_range(start, end);
  49. }
  50. static int early_get_nodeid(void)
  51. {
  52. union uvh_node_id_u node_id;
  53. unsigned long *mmr;
  54. mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
  55. node_id.v = *mmr;
  56. early_iounmap(mmr, sizeof(*mmr));
  57. /* Currently, all blades have same revision number */
  58. uv_min_hub_revision_id = node_id.s.revision;
  59. return node_id.s.node_id;
  60. }
  61. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  62. {
  63. int nodeid;
  64. if (!strcmp(oem_id, "SGI")) {
  65. nodeid = early_get_nodeid();
  66. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  67. x86_platform.nmi_init = uv_nmi_init;
  68. if (!strcmp(oem_table_id, "UVL"))
  69. uv_system_type = UV_LEGACY_APIC;
  70. else if (!strcmp(oem_table_id, "UVX"))
  71. uv_system_type = UV_X2APIC;
  72. else if (!strcmp(oem_table_id, "UVH")) {
  73. __get_cpu_var(x2apic_extra_bits) =
  74. nodeid << (UV_APIC_PNODE_SHIFT - 1);
  75. uv_system_type = UV_NON_UNIQUE_APIC;
  76. return 1;
  77. }
  78. }
  79. return 0;
  80. }
  81. enum uv_system_type get_uv_system_type(void)
  82. {
  83. return uv_system_type;
  84. }
  85. int is_uv_system(void)
  86. {
  87. return uv_system_type != UV_NONE;
  88. }
  89. EXPORT_SYMBOL_GPL(is_uv_system);
  90. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  91. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  92. struct uv_blade_info *uv_blade_info;
  93. EXPORT_SYMBOL_GPL(uv_blade_info);
  94. short *uv_node_to_blade;
  95. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  96. short *uv_cpu_to_blade;
  97. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  98. short uv_possible_blades;
  99. EXPORT_SYMBOL_GPL(uv_possible_blades);
  100. unsigned long sn_rtc_cycles_per_second;
  101. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  102. static const struct cpumask *uv_target_cpus(void)
  103. {
  104. return cpu_online_mask;
  105. }
  106. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  107. {
  108. cpumask_clear(retmask);
  109. cpumask_set_cpu(cpu, retmask);
  110. }
  111. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  112. {
  113. #ifdef CONFIG_SMP
  114. unsigned long val;
  115. int pnode;
  116. pnode = uv_apicid_to_pnode(phys_apicid);
  117. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  118. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  119. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  120. APIC_DM_INIT;
  121. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  122. mdelay(10);
  123. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  124. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  125. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  126. APIC_DM_STARTUP;
  127. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  128. atomic_set(&init_deasserted, 1);
  129. #endif
  130. return 0;
  131. }
  132. static void uv_send_IPI_one(int cpu, int vector)
  133. {
  134. unsigned long apicid;
  135. int pnode;
  136. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  137. pnode = uv_apicid_to_pnode(apicid);
  138. uv_hub_send_ipi(pnode, apicid, vector);
  139. }
  140. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  141. {
  142. unsigned int cpu;
  143. for_each_cpu(cpu, mask)
  144. uv_send_IPI_one(cpu, vector);
  145. }
  146. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  147. {
  148. unsigned int this_cpu = smp_processor_id();
  149. unsigned int cpu;
  150. for_each_cpu(cpu, mask) {
  151. if (cpu != this_cpu)
  152. uv_send_IPI_one(cpu, vector);
  153. }
  154. }
  155. static void uv_send_IPI_allbutself(int vector)
  156. {
  157. unsigned int this_cpu = smp_processor_id();
  158. unsigned int cpu;
  159. for_each_online_cpu(cpu) {
  160. if (cpu != this_cpu)
  161. uv_send_IPI_one(cpu, vector);
  162. }
  163. }
  164. static void uv_send_IPI_all(int vector)
  165. {
  166. uv_send_IPI_mask(cpu_online_mask, vector);
  167. }
  168. static int uv_apic_id_registered(void)
  169. {
  170. return 1;
  171. }
  172. static void uv_init_apic_ldr(void)
  173. {
  174. }
  175. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  176. {
  177. /*
  178. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  179. * May as well be the first.
  180. */
  181. int cpu = cpumask_first(cpumask);
  182. if ((unsigned)cpu < nr_cpu_ids)
  183. return per_cpu(x86_cpu_to_apicid, cpu);
  184. else
  185. return BAD_APICID;
  186. }
  187. static unsigned int
  188. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  189. const struct cpumask *andmask)
  190. {
  191. int cpu;
  192. /*
  193. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  194. * May as well be the first.
  195. */
  196. for_each_cpu_and(cpu, cpumask, andmask) {
  197. if (cpumask_test_cpu(cpu, cpu_online_mask))
  198. break;
  199. }
  200. return per_cpu(x86_cpu_to_apicid, cpu);
  201. }
  202. static unsigned int x2apic_get_apic_id(unsigned long x)
  203. {
  204. unsigned int id;
  205. WARN_ON(preemptible() && num_online_cpus() > 1);
  206. id = x | __get_cpu_var(x2apic_extra_bits);
  207. return id;
  208. }
  209. static unsigned long set_apic_id(unsigned int id)
  210. {
  211. unsigned long x;
  212. /* maskout x2apic_extra_bits ? */
  213. x = id;
  214. return x;
  215. }
  216. static unsigned int uv_read_apic_id(void)
  217. {
  218. return x2apic_get_apic_id(apic_read(APIC_ID));
  219. }
  220. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  221. {
  222. return uv_read_apic_id() >> index_msb;
  223. }
  224. static void uv_send_IPI_self(int vector)
  225. {
  226. apic_write(APIC_SELF_IPI, vector);
  227. }
  228. struct apic __refdata apic_x2apic_uv_x = {
  229. .name = "UV large system",
  230. .probe = NULL,
  231. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  232. .apic_id_registered = uv_apic_id_registered,
  233. .irq_delivery_mode = dest_Fixed,
  234. .irq_dest_mode = 0, /* physical */
  235. .target_cpus = uv_target_cpus,
  236. .disable_esr = 0,
  237. .dest_logical = APIC_DEST_LOGICAL,
  238. .check_apicid_used = NULL,
  239. .check_apicid_present = NULL,
  240. .vector_allocation_domain = uv_vector_allocation_domain,
  241. .init_apic_ldr = uv_init_apic_ldr,
  242. .ioapic_phys_id_map = NULL,
  243. .setup_apic_routing = NULL,
  244. .multi_timer_check = NULL,
  245. .apicid_to_node = NULL,
  246. .cpu_to_logical_apicid = NULL,
  247. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  248. .apicid_to_cpu_present = NULL,
  249. .setup_portio_remap = NULL,
  250. .check_phys_apicid_present = default_check_phys_apicid_present,
  251. .enable_apic_mode = NULL,
  252. .phys_pkg_id = uv_phys_pkg_id,
  253. .mps_oem_check = NULL,
  254. .get_apic_id = x2apic_get_apic_id,
  255. .set_apic_id = set_apic_id,
  256. .apic_id_mask = 0xFFFFFFFFu,
  257. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  258. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  259. .send_IPI_mask = uv_send_IPI_mask,
  260. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  261. .send_IPI_allbutself = uv_send_IPI_allbutself,
  262. .send_IPI_all = uv_send_IPI_all,
  263. .send_IPI_self = uv_send_IPI_self,
  264. .wakeup_secondary_cpu = uv_wakeup_secondary,
  265. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  266. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  267. .wait_for_init_deassert = NULL,
  268. .smp_callin_clear_local_apic = NULL,
  269. .inquire_remote_apic = NULL,
  270. .read = native_apic_msr_read,
  271. .write = native_apic_msr_write,
  272. .icr_read = native_x2apic_icr_read,
  273. .icr_write = native_x2apic_icr_write,
  274. .wait_icr_idle = native_x2apic_wait_icr_idle,
  275. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  276. };
  277. static __cpuinit void set_x2apic_extra_bits(int pnode)
  278. {
  279. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  280. }
  281. /*
  282. * Called on boot cpu.
  283. */
  284. static __init int boot_pnode_to_blade(int pnode)
  285. {
  286. int blade;
  287. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  288. if (pnode == uv_blade_info[blade].pnode)
  289. return blade;
  290. BUG();
  291. }
  292. struct redir_addr {
  293. unsigned long redirect;
  294. unsigned long alias;
  295. };
  296. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  297. static __initdata struct redir_addr redir_addrs[] = {
  298. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  299. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  300. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  301. };
  302. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  303. {
  304. union uvh_si_alias0_overlay_config_u alias;
  305. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  306. int i;
  307. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  308. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  309. if (alias.s.enable && alias.s.base == 0) {
  310. *size = (1UL << alias.s.m_alias);
  311. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  312. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  313. return;
  314. }
  315. }
  316. *base = *size = 0;
  317. }
  318. enum map_type {map_wb, map_uc};
  319. static __init void map_high(char *id, unsigned long base, int pshift,
  320. int bshift, int max_pnode, enum map_type map_type)
  321. {
  322. unsigned long bytes, paddr;
  323. paddr = base << pshift;
  324. bytes = (1UL << bshift) * (max_pnode + 1);
  325. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  326. paddr + bytes);
  327. if (map_type == map_uc)
  328. init_extra_mapping_uc(paddr, bytes);
  329. else
  330. init_extra_mapping_wb(paddr, bytes);
  331. }
  332. static __init void map_gru_high(int max_pnode)
  333. {
  334. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  335. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  336. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  337. if (gru.s.enable) {
  338. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  339. gru_start_paddr = ((u64)gru.s.base << shift);
  340. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  341. }
  342. }
  343. static __init void map_mmr_high(int max_pnode)
  344. {
  345. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  346. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  347. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  348. if (mmr.s.enable)
  349. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  350. }
  351. static __init void map_mmioh_high(int max_pnode)
  352. {
  353. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  354. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  355. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  356. if (mmioh.s.enable)
  357. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  358. max_pnode, map_uc);
  359. }
  360. static __init void map_low_mmrs(void)
  361. {
  362. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  363. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  364. }
  365. static __init void uv_rtc_init(void)
  366. {
  367. long status;
  368. u64 ticks_per_sec;
  369. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  370. &ticks_per_sec);
  371. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  372. printk(KERN_WARNING
  373. "unable to determine platform RTC clock frequency, "
  374. "guessing.\n");
  375. /* BIOS gives wrong value for clock freq. so guess */
  376. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  377. } else
  378. sn_rtc_cycles_per_second = ticks_per_sec;
  379. }
  380. /*
  381. * percpu heartbeat timer
  382. */
  383. static void uv_heartbeat(unsigned long ignored)
  384. {
  385. struct timer_list *timer = &uv_hub_info->scir.timer;
  386. unsigned char bits = uv_hub_info->scir.state;
  387. /* flip heartbeat bit */
  388. bits ^= SCIR_CPU_HEARTBEAT;
  389. /* is this cpu idle? */
  390. if (idle_cpu(raw_smp_processor_id()))
  391. bits &= ~SCIR_CPU_ACTIVITY;
  392. else
  393. bits |= SCIR_CPU_ACTIVITY;
  394. /* update system controller interface reg */
  395. uv_set_scir_bits(bits);
  396. /* enable next timer period */
  397. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  398. }
  399. static void __cpuinit uv_heartbeat_enable(int cpu)
  400. {
  401. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  402. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  403. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  404. setup_timer(timer, uv_heartbeat, cpu);
  405. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  406. add_timer_on(timer, cpu);
  407. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  408. /* also ensure that boot cpu is enabled */
  409. cpu = 0;
  410. }
  411. }
  412. #ifdef CONFIG_HOTPLUG_CPU
  413. static void __cpuinit uv_heartbeat_disable(int cpu)
  414. {
  415. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  416. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  417. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  418. }
  419. uv_set_cpu_scir_bits(cpu, 0xff);
  420. }
  421. /*
  422. * cpu hotplug notifier
  423. */
  424. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  425. unsigned long action, void *hcpu)
  426. {
  427. long cpu = (long)hcpu;
  428. switch (action) {
  429. case CPU_ONLINE:
  430. uv_heartbeat_enable(cpu);
  431. break;
  432. case CPU_DOWN_PREPARE:
  433. uv_heartbeat_disable(cpu);
  434. break;
  435. default:
  436. break;
  437. }
  438. return NOTIFY_OK;
  439. }
  440. static __init void uv_scir_register_cpu_notifier(void)
  441. {
  442. hotcpu_notifier(uv_scir_cpu_notify, 0);
  443. }
  444. #else /* !CONFIG_HOTPLUG_CPU */
  445. static __init void uv_scir_register_cpu_notifier(void)
  446. {
  447. }
  448. static __init int uv_init_heartbeat(void)
  449. {
  450. int cpu;
  451. if (is_uv_system())
  452. for_each_online_cpu(cpu)
  453. uv_heartbeat_enable(cpu);
  454. return 0;
  455. }
  456. late_initcall(uv_init_heartbeat);
  457. #endif /* !CONFIG_HOTPLUG_CPU */
  458. /* Direct Legacy VGA I/O traffic to designated IOH */
  459. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  460. unsigned int command_bits, bool change_bridge)
  461. {
  462. int domain, bus, rc;
  463. PR_DEVEL("devfn %x decode %d cmd %x chg_brdg %d\n",
  464. pdev->devfn, decode, command_bits, change_bridge);
  465. if (!change_bridge)
  466. return 0;
  467. if ((command_bits & PCI_COMMAND_IO) == 0)
  468. return 0;
  469. domain = pci_domain_nr(pdev->bus);
  470. bus = pdev->bus->number;
  471. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  472. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  473. return rc;
  474. }
  475. /*
  476. * Called on each cpu to initialize the per_cpu UV data area.
  477. * FIXME: hotplug not supported yet
  478. */
  479. void __cpuinit uv_cpu_init(void)
  480. {
  481. /* CPU 0 initilization will be done via uv_system_init. */
  482. if (!uv_blade_info)
  483. return;
  484. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  485. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  486. set_x2apic_extra_bits(uv_hub_info->pnode);
  487. }
  488. /*
  489. * When NMI is received, print a stack trace.
  490. */
  491. int uv_handle_nmi(struct notifier_block *self, unsigned long reason, void *data)
  492. {
  493. if (reason != DIE_NMI_IPI)
  494. return NOTIFY_OK;
  495. /*
  496. * Use a lock so only one cpu prints at a time
  497. * to prevent intermixed output.
  498. */
  499. spin_lock(&uv_nmi_lock);
  500. pr_info("NMI stack dump cpu %u:\n", smp_processor_id());
  501. dump_stack();
  502. spin_unlock(&uv_nmi_lock);
  503. return NOTIFY_STOP;
  504. }
  505. static struct notifier_block uv_dump_stack_nmi_nb = {
  506. .notifier_call = uv_handle_nmi
  507. };
  508. void uv_register_nmi_notifier(void)
  509. {
  510. if (register_die_notifier(&uv_dump_stack_nmi_nb))
  511. printk(KERN_WARNING "UV NMI handler failed to register\n");
  512. }
  513. void uv_nmi_init(void)
  514. {
  515. unsigned int value;
  516. /*
  517. * Unmask NMI on all cpus
  518. */
  519. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  520. value &= ~APIC_LVT_MASKED;
  521. apic_write(APIC_LVT1, value);
  522. }
  523. void __init uv_system_init(void)
  524. {
  525. union uvh_si_addr_map_config_u m_n_config;
  526. union uvh_node_id_u node_id;
  527. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  528. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  529. int gnode_extra, max_pnode = 0;
  530. unsigned long mmr_base, present, paddr;
  531. unsigned short pnode_mask;
  532. map_low_mmrs();
  533. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  534. m_val = m_n_config.s.m_skt;
  535. n_val = m_n_config.s.n_skt;
  536. mmr_base =
  537. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  538. ~UV_MMR_ENABLE;
  539. pnode_mask = (1 << n_val) - 1;
  540. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  541. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  542. gnode_upper = ((unsigned long)gnode_extra << m_val);
  543. printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
  544. n_val, m_val, gnode_upper, gnode_extra);
  545. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  546. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  547. uv_possible_blades +=
  548. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  549. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  550. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  551. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  552. BUG_ON(!uv_blade_info);
  553. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  554. uv_blade_info[blade].memory_nid = -1;
  555. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  556. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  557. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  558. BUG_ON(!uv_node_to_blade);
  559. memset(uv_node_to_blade, 255, bytes);
  560. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  561. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  562. BUG_ON(!uv_cpu_to_blade);
  563. memset(uv_cpu_to_blade, 255, bytes);
  564. blade = 0;
  565. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  566. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  567. for (j = 0; j < 64; j++) {
  568. if (!test_bit(j, &present))
  569. continue;
  570. uv_blade_info[blade].pnode = (i * 64 + j);
  571. uv_blade_info[blade].nr_possible_cpus = 0;
  572. uv_blade_info[blade].nr_online_cpus = 0;
  573. blade++;
  574. }
  575. }
  576. uv_bios_init();
  577. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  578. &sn_region_size, &system_serial_number);
  579. uv_rtc_init();
  580. for_each_present_cpu(cpu) {
  581. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  582. nid = cpu_to_node(cpu);
  583. pnode = uv_apicid_to_pnode(apicid);
  584. blade = boot_pnode_to_blade(pnode);
  585. lcpu = uv_blade_info[blade].nr_possible_cpus;
  586. uv_blade_info[blade].nr_possible_cpus++;
  587. /* Any node on the blade, else will contain -1. */
  588. uv_blade_info[blade].memory_nid = nid;
  589. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  590. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  591. uv_cpu_hub_info(cpu)->m_val = m_val;
  592. uv_cpu_hub_info(cpu)->n_val = n_val;
  593. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  594. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  595. uv_cpu_hub_info(cpu)->pnode = pnode;
  596. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  597. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  598. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  599. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  600. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  601. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  602. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  603. uv_node_to_blade[nid] = blade;
  604. uv_cpu_to_blade[cpu] = blade;
  605. max_pnode = max(pnode, max_pnode);
  606. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, lcpu %d, blade %d\n",
  607. cpu, apicid, pnode, nid, lcpu, blade);
  608. }
  609. /* Add blade/pnode info for nodes without cpus */
  610. for_each_online_node(nid) {
  611. if (uv_node_to_blade[nid] >= 0)
  612. continue;
  613. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  614. paddr = uv_soc_phys_ram_to_gpa(paddr);
  615. pnode = (paddr >> m_val) & pnode_mask;
  616. blade = boot_pnode_to_blade(pnode);
  617. uv_node_to_blade[nid] = blade;
  618. max_pnode = max(pnode, max_pnode);
  619. }
  620. map_gru_high(max_pnode);
  621. map_mmr_high(max_pnode);
  622. map_mmioh_high(max_pnode);
  623. uv_cpu_init();
  624. uv_scir_register_cpu_notifier();
  625. uv_register_nmi_notifier();
  626. proc_mkdir("sgi_uv", NULL);
  627. /* register Legacy VGA I/O redirection handler */
  628. pci_register_set_vga_state(uv_set_vga_state);
  629. }