irq_64.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051
  1. /* irq.c: UltraSparc IRQ handling/init/registry.
  2. *
  3. * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
  4. * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
  5. * Copyright (C) 1998 Jakub Jelinek (jj@ultra.linux.cz)
  6. */
  7. #include <linux/module.h>
  8. #include <linux/sched.h>
  9. #include <linux/linkage.h>
  10. #include <linux/ptrace.h>
  11. #include <linux/errno.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/signal.h>
  14. #include <linux/mm.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/slab.h>
  17. #include <linux/random.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/proc_fs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/irq.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/processor.h>
  25. #include <asm/atomic.h>
  26. #include <asm/system.h>
  27. #include <asm/irq.h>
  28. #include <asm/io.h>
  29. #include <asm/iommu.h>
  30. #include <asm/upa.h>
  31. #include <asm/oplib.h>
  32. #include <asm/prom.h>
  33. #include <asm/timer.h>
  34. #include <asm/smp.h>
  35. #include <asm/starfire.h>
  36. #include <asm/uaccess.h>
  37. #include <asm/cache.h>
  38. #include <asm/cpudata.h>
  39. #include <asm/auxio.h>
  40. #include <asm/head.h>
  41. #include <asm/hypervisor.h>
  42. #include <asm/cacheflush.h>
  43. #include "entry.h"
  44. #include "cpumap.h"
  45. #define NUM_IVECS (IMAP_INR + 1)
  46. struct ino_bucket *ivector_table;
  47. unsigned long ivector_table_pa;
  48. /* On several sun4u processors, it is illegal to mix bypass and
  49. * non-bypass accesses. Therefore we access all INO buckets
  50. * using bypass accesses only.
  51. */
  52. static unsigned long bucket_get_chain_pa(unsigned long bucket_pa)
  53. {
  54. unsigned long ret;
  55. __asm__ __volatile__("ldxa [%1] %2, %0"
  56. : "=&r" (ret)
  57. : "r" (bucket_pa +
  58. offsetof(struct ino_bucket,
  59. __irq_chain_pa)),
  60. "i" (ASI_PHYS_USE_EC));
  61. return ret;
  62. }
  63. static void bucket_clear_chain_pa(unsigned long bucket_pa)
  64. {
  65. __asm__ __volatile__("stxa %%g0, [%0] %1"
  66. : /* no outputs */
  67. : "r" (bucket_pa +
  68. offsetof(struct ino_bucket,
  69. __irq_chain_pa)),
  70. "i" (ASI_PHYS_USE_EC));
  71. }
  72. static unsigned int bucket_get_virt_irq(unsigned long bucket_pa)
  73. {
  74. unsigned int ret;
  75. __asm__ __volatile__("lduwa [%1] %2, %0"
  76. : "=&r" (ret)
  77. : "r" (bucket_pa +
  78. offsetof(struct ino_bucket,
  79. __virt_irq)),
  80. "i" (ASI_PHYS_USE_EC));
  81. return ret;
  82. }
  83. static void bucket_set_virt_irq(unsigned long bucket_pa,
  84. unsigned int virt_irq)
  85. {
  86. __asm__ __volatile__("stwa %0, [%1] %2"
  87. : /* no outputs */
  88. : "r" (virt_irq),
  89. "r" (bucket_pa +
  90. offsetof(struct ino_bucket,
  91. __virt_irq)),
  92. "i" (ASI_PHYS_USE_EC));
  93. }
  94. #define irq_work_pa(__cpu) &(trap_block[(__cpu)].irq_worklist_pa)
  95. static struct {
  96. unsigned int dev_handle;
  97. unsigned int dev_ino;
  98. unsigned int in_use;
  99. } virt_irq_table[NR_IRQS];
  100. static DEFINE_SPINLOCK(virt_irq_alloc_lock);
  101. unsigned char virt_irq_alloc(unsigned int dev_handle,
  102. unsigned int dev_ino)
  103. {
  104. unsigned long flags;
  105. unsigned char ent;
  106. BUILD_BUG_ON(NR_IRQS >= 256);
  107. spin_lock_irqsave(&virt_irq_alloc_lock, flags);
  108. for (ent = 1; ent < NR_IRQS; ent++) {
  109. if (!virt_irq_table[ent].in_use)
  110. break;
  111. }
  112. if (ent >= NR_IRQS) {
  113. printk(KERN_ERR "IRQ: Out of virtual IRQs.\n");
  114. ent = 0;
  115. } else {
  116. virt_irq_table[ent].dev_handle = dev_handle;
  117. virt_irq_table[ent].dev_ino = dev_ino;
  118. virt_irq_table[ent].in_use = 1;
  119. }
  120. spin_unlock_irqrestore(&virt_irq_alloc_lock, flags);
  121. return ent;
  122. }
  123. #ifdef CONFIG_PCI_MSI
  124. void virt_irq_free(unsigned int virt_irq)
  125. {
  126. unsigned long flags;
  127. if (virt_irq >= NR_IRQS)
  128. return;
  129. spin_lock_irqsave(&virt_irq_alloc_lock, flags);
  130. virt_irq_table[virt_irq].in_use = 0;
  131. spin_unlock_irqrestore(&virt_irq_alloc_lock, flags);
  132. }
  133. #endif
  134. /*
  135. * /proc/interrupts printing:
  136. */
  137. int show_interrupts(struct seq_file *p, void *v)
  138. {
  139. int i = *(loff_t *) v, j;
  140. struct irqaction * action;
  141. unsigned long flags;
  142. if (i == 0) {
  143. seq_printf(p, " ");
  144. for_each_online_cpu(j)
  145. seq_printf(p, "CPU%d ",j);
  146. seq_putc(p, '\n');
  147. }
  148. if (i < NR_IRQS) {
  149. raw_spin_lock_irqsave(&irq_desc[i].lock, flags);
  150. action = irq_desc[i].action;
  151. if (!action)
  152. goto skip;
  153. seq_printf(p, "%3d: ",i);
  154. #ifndef CONFIG_SMP
  155. seq_printf(p, "%10u ", kstat_irqs(i));
  156. #else
  157. for_each_online_cpu(j)
  158. seq_printf(p, "%10u ", kstat_irqs_cpu(i, j));
  159. #endif
  160. seq_printf(p, " %9s", irq_desc[i].chip->name);
  161. seq_printf(p, " %s", action->name);
  162. for (action=action->next; action; action = action->next)
  163. seq_printf(p, ", %s", action->name);
  164. seq_putc(p, '\n');
  165. skip:
  166. raw_spin_unlock_irqrestore(&irq_desc[i].lock, flags);
  167. } else if (i == NR_IRQS) {
  168. seq_printf(p, "NMI: ");
  169. for_each_online_cpu(j)
  170. seq_printf(p, "%10u ", cpu_data(j).__nmi_count);
  171. seq_printf(p, " Non-maskable interrupts\n");
  172. }
  173. return 0;
  174. }
  175. static unsigned int sun4u_compute_tid(unsigned long imap, unsigned long cpuid)
  176. {
  177. unsigned int tid;
  178. if (this_is_starfire) {
  179. tid = starfire_translate(imap, cpuid);
  180. tid <<= IMAP_TID_SHIFT;
  181. tid &= IMAP_TID_UPA;
  182. } else {
  183. if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  184. unsigned long ver;
  185. __asm__ ("rdpr %%ver, %0" : "=r" (ver));
  186. if ((ver >> 32UL) == __JALAPENO_ID ||
  187. (ver >> 32UL) == __SERRANO_ID) {
  188. tid = cpuid << IMAP_TID_SHIFT;
  189. tid &= IMAP_TID_JBUS;
  190. } else {
  191. unsigned int a = cpuid & 0x1f;
  192. unsigned int n = (cpuid >> 5) & 0x1f;
  193. tid = ((a << IMAP_AID_SHIFT) |
  194. (n << IMAP_NID_SHIFT));
  195. tid &= (IMAP_AID_SAFARI |
  196. IMAP_NID_SAFARI);
  197. }
  198. } else {
  199. tid = cpuid << IMAP_TID_SHIFT;
  200. tid &= IMAP_TID_UPA;
  201. }
  202. }
  203. return tid;
  204. }
  205. struct irq_handler_data {
  206. unsigned long iclr;
  207. unsigned long imap;
  208. void (*pre_handler)(unsigned int, void *, void *);
  209. void *arg1;
  210. void *arg2;
  211. };
  212. #ifdef CONFIG_SMP
  213. static int irq_choose_cpu(unsigned int virt_irq, const struct cpumask *affinity)
  214. {
  215. cpumask_t mask;
  216. int cpuid;
  217. cpumask_copy(&mask, affinity);
  218. if (cpus_equal(mask, cpu_online_map)) {
  219. cpuid = map_to_cpu(virt_irq);
  220. } else {
  221. cpumask_t tmp;
  222. cpus_and(tmp, cpu_online_map, mask);
  223. cpuid = cpus_empty(tmp) ? map_to_cpu(virt_irq) : first_cpu(tmp);
  224. }
  225. return cpuid;
  226. }
  227. #else
  228. #define irq_choose_cpu(virt_irq, affinity) \
  229. real_hard_smp_processor_id()
  230. #endif
  231. static void sun4u_irq_enable(unsigned int virt_irq)
  232. {
  233. struct irq_handler_data *data = get_irq_chip_data(virt_irq);
  234. if (likely(data)) {
  235. unsigned long cpuid, imap, val;
  236. unsigned int tid;
  237. cpuid = irq_choose_cpu(virt_irq,
  238. irq_desc[virt_irq].affinity);
  239. imap = data->imap;
  240. tid = sun4u_compute_tid(imap, cpuid);
  241. val = upa_readq(imap);
  242. val &= ~(IMAP_TID_UPA | IMAP_TID_JBUS |
  243. IMAP_AID_SAFARI | IMAP_NID_SAFARI);
  244. val |= tid | IMAP_VALID;
  245. upa_writeq(val, imap);
  246. upa_writeq(ICLR_IDLE, data->iclr);
  247. }
  248. }
  249. static int sun4u_set_affinity(unsigned int virt_irq,
  250. const struct cpumask *mask)
  251. {
  252. struct irq_handler_data *data = get_irq_chip_data(virt_irq);
  253. if (likely(data)) {
  254. unsigned long cpuid, imap, val;
  255. unsigned int tid;
  256. cpuid = irq_choose_cpu(virt_irq, mask);
  257. imap = data->imap;
  258. tid = sun4u_compute_tid(imap, cpuid);
  259. val = upa_readq(imap);
  260. val &= ~(IMAP_TID_UPA | IMAP_TID_JBUS |
  261. IMAP_AID_SAFARI | IMAP_NID_SAFARI);
  262. val |= tid | IMAP_VALID;
  263. upa_writeq(val, imap);
  264. upa_writeq(ICLR_IDLE, data->iclr);
  265. }
  266. return 0;
  267. }
  268. /* Don't do anything. The desc->status check for IRQ_DISABLED in
  269. * handler_irq() will skip the handler call and that will leave the
  270. * interrupt in the sent state. The next ->enable() call will hit the
  271. * ICLR register to reset the state machine.
  272. *
  273. * This scheme is necessary, instead of clearing the Valid bit in the
  274. * IMAP register, to handle the case of IMAP registers being shared by
  275. * multiple INOs (and thus ICLR registers). Since we use a different
  276. * virtual IRQ for each shared IMAP instance, the generic code thinks
  277. * there is only one user so it prematurely calls ->disable() on
  278. * free_irq().
  279. *
  280. * We have to provide an explicit ->disable() method instead of using
  281. * NULL to get the default. The reason is that if the generic code
  282. * sees that, it also hooks up a default ->shutdown method which
  283. * invokes ->mask() which we do not want. See irq_chip_set_defaults().
  284. */
  285. static void sun4u_irq_disable(unsigned int virt_irq)
  286. {
  287. }
  288. static void sun4u_irq_eoi(unsigned int virt_irq)
  289. {
  290. struct irq_handler_data *data = get_irq_chip_data(virt_irq);
  291. struct irq_desc *desc = irq_desc + virt_irq;
  292. if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  293. return;
  294. if (likely(data))
  295. upa_writeq(ICLR_IDLE, data->iclr);
  296. }
  297. static void sun4v_irq_enable(unsigned int virt_irq)
  298. {
  299. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  300. unsigned long cpuid = irq_choose_cpu(virt_irq,
  301. irq_desc[virt_irq].affinity);
  302. int err;
  303. err = sun4v_intr_settarget(ino, cpuid);
  304. if (err != HV_EOK)
  305. printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
  306. "err(%d)\n", ino, cpuid, err);
  307. err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
  308. if (err != HV_EOK)
  309. printk(KERN_ERR "sun4v_intr_setstate(%x): "
  310. "err(%d)\n", ino, err);
  311. err = sun4v_intr_setenabled(ino, HV_INTR_ENABLED);
  312. if (err != HV_EOK)
  313. printk(KERN_ERR "sun4v_intr_setenabled(%x): err(%d)\n",
  314. ino, err);
  315. }
  316. static int sun4v_set_affinity(unsigned int virt_irq,
  317. const struct cpumask *mask)
  318. {
  319. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  320. unsigned long cpuid = irq_choose_cpu(virt_irq, mask);
  321. int err;
  322. err = sun4v_intr_settarget(ino, cpuid);
  323. if (err != HV_EOK)
  324. printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
  325. "err(%d)\n", ino, cpuid, err);
  326. return 0;
  327. }
  328. static void sun4v_irq_disable(unsigned int virt_irq)
  329. {
  330. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  331. int err;
  332. err = sun4v_intr_setenabled(ino, HV_INTR_DISABLED);
  333. if (err != HV_EOK)
  334. printk(KERN_ERR "sun4v_intr_setenabled(%x): "
  335. "err(%d)\n", ino, err);
  336. }
  337. static void sun4v_irq_eoi(unsigned int virt_irq)
  338. {
  339. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  340. struct irq_desc *desc = irq_desc + virt_irq;
  341. int err;
  342. if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  343. return;
  344. err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
  345. if (err != HV_EOK)
  346. printk(KERN_ERR "sun4v_intr_setstate(%x): "
  347. "err(%d)\n", ino, err);
  348. }
  349. static void sun4v_virq_enable(unsigned int virt_irq)
  350. {
  351. unsigned long cpuid, dev_handle, dev_ino;
  352. int err;
  353. cpuid = irq_choose_cpu(virt_irq, irq_desc[virt_irq].affinity);
  354. dev_handle = virt_irq_table[virt_irq].dev_handle;
  355. dev_ino = virt_irq_table[virt_irq].dev_ino;
  356. err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
  357. if (err != HV_EOK)
  358. printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
  359. "err(%d)\n",
  360. dev_handle, dev_ino, cpuid, err);
  361. err = sun4v_vintr_set_state(dev_handle, dev_ino,
  362. HV_INTR_STATE_IDLE);
  363. if (err != HV_EOK)
  364. printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
  365. "HV_INTR_STATE_IDLE): err(%d)\n",
  366. dev_handle, dev_ino, err);
  367. err = sun4v_vintr_set_valid(dev_handle, dev_ino,
  368. HV_INTR_ENABLED);
  369. if (err != HV_EOK)
  370. printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
  371. "HV_INTR_ENABLED): err(%d)\n",
  372. dev_handle, dev_ino, err);
  373. }
  374. static int sun4v_virt_set_affinity(unsigned int virt_irq,
  375. const struct cpumask *mask)
  376. {
  377. unsigned long cpuid, dev_handle, dev_ino;
  378. int err;
  379. cpuid = irq_choose_cpu(virt_irq, mask);
  380. dev_handle = virt_irq_table[virt_irq].dev_handle;
  381. dev_ino = virt_irq_table[virt_irq].dev_ino;
  382. err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
  383. if (err != HV_EOK)
  384. printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
  385. "err(%d)\n",
  386. dev_handle, dev_ino, cpuid, err);
  387. return 0;
  388. }
  389. static void sun4v_virq_disable(unsigned int virt_irq)
  390. {
  391. unsigned long dev_handle, dev_ino;
  392. int err;
  393. dev_handle = virt_irq_table[virt_irq].dev_handle;
  394. dev_ino = virt_irq_table[virt_irq].dev_ino;
  395. err = sun4v_vintr_set_valid(dev_handle, dev_ino,
  396. HV_INTR_DISABLED);
  397. if (err != HV_EOK)
  398. printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
  399. "HV_INTR_DISABLED): err(%d)\n",
  400. dev_handle, dev_ino, err);
  401. }
  402. static void sun4v_virq_eoi(unsigned int virt_irq)
  403. {
  404. struct irq_desc *desc = irq_desc + virt_irq;
  405. unsigned long dev_handle, dev_ino;
  406. int err;
  407. if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  408. return;
  409. dev_handle = virt_irq_table[virt_irq].dev_handle;
  410. dev_ino = virt_irq_table[virt_irq].dev_ino;
  411. err = sun4v_vintr_set_state(dev_handle, dev_ino,
  412. HV_INTR_STATE_IDLE);
  413. if (err != HV_EOK)
  414. printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
  415. "HV_INTR_STATE_IDLE): err(%d)\n",
  416. dev_handle, dev_ino, err);
  417. }
  418. static struct irq_chip sun4u_irq = {
  419. .name = "sun4u",
  420. .enable = sun4u_irq_enable,
  421. .disable = sun4u_irq_disable,
  422. .eoi = sun4u_irq_eoi,
  423. .set_affinity = sun4u_set_affinity,
  424. };
  425. static struct irq_chip sun4v_irq = {
  426. .name = "sun4v",
  427. .enable = sun4v_irq_enable,
  428. .disable = sun4v_irq_disable,
  429. .eoi = sun4v_irq_eoi,
  430. .set_affinity = sun4v_set_affinity,
  431. };
  432. static struct irq_chip sun4v_virq = {
  433. .name = "vsun4v",
  434. .enable = sun4v_virq_enable,
  435. .disable = sun4v_virq_disable,
  436. .eoi = sun4v_virq_eoi,
  437. .set_affinity = sun4v_virt_set_affinity,
  438. };
  439. static void pre_flow_handler(unsigned int virt_irq,
  440. struct irq_desc *desc)
  441. {
  442. struct irq_handler_data *data = get_irq_chip_data(virt_irq);
  443. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  444. data->pre_handler(ino, data->arg1, data->arg2);
  445. handle_fasteoi_irq(virt_irq, desc);
  446. }
  447. void irq_install_pre_handler(int virt_irq,
  448. void (*func)(unsigned int, void *, void *),
  449. void *arg1, void *arg2)
  450. {
  451. struct irq_handler_data *data = get_irq_chip_data(virt_irq);
  452. struct irq_desc *desc = irq_desc + virt_irq;
  453. data->pre_handler = func;
  454. data->arg1 = arg1;
  455. data->arg2 = arg2;
  456. desc->handle_irq = pre_flow_handler;
  457. }
  458. unsigned int build_irq(int inofixup, unsigned long iclr, unsigned long imap)
  459. {
  460. struct ino_bucket *bucket;
  461. struct irq_handler_data *data;
  462. unsigned int virt_irq;
  463. int ino;
  464. BUG_ON(tlb_type == hypervisor);
  465. ino = (upa_readq(imap) & (IMAP_IGN | IMAP_INO)) + inofixup;
  466. bucket = &ivector_table[ino];
  467. virt_irq = bucket_get_virt_irq(__pa(bucket));
  468. if (!virt_irq) {
  469. virt_irq = virt_irq_alloc(0, ino);
  470. bucket_set_virt_irq(__pa(bucket), virt_irq);
  471. set_irq_chip_and_handler_name(virt_irq,
  472. &sun4u_irq,
  473. handle_fasteoi_irq,
  474. "IVEC");
  475. }
  476. data = get_irq_chip_data(virt_irq);
  477. if (unlikely(data))
  478. goto out;
  479. data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
  480. if (unlikely(!data)) {
  481. prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
  482. prom_halt();
  483. }
  484. set_irq_chip_data(virt_irq, data);
  485. data->imap = imap;
  486. data->iclr = iclr;
  487. out:
  488. return virt_irq;
  489. }
  490. static unsigned int sun4v_build_common(unsigned long sysino,
  491. struct irq_chip *chip)
  492. {
  493. struct ino_bucket *bucket;
  494. struct irq_handler_data *data;
  495. unsigned int virt_irq;
  496. BUG_ON(tlb_type != hypervisor);
  497. bucket = &ivector_table[sysino];
  498. virt_irq = bucket_get_virt_irq(__pa(bucket));
  499. if (!virt_irq) {
  500. virt_irq = virt_irq_alloc(0, sysino);
  501. bucket_set_virt_irq(__pa(bucket), virt_irq);
  502. set_irq_chip_and_handler_name(virt_irq, chip,
  503. handle_fasteoi_irq,
  504. "IVEC");
  505. }
  506. data = get_irq_chip_data(virt_irq);
  507. if (unlikely(data))
  508. goto out;
  509. data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
  510. if (unlikely(!data)) {
  511. prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
  512. prom_halt();
  513. }
  514. set_irq_chip_data(virt_irq, data);
  515. /* Catch accidental accesses to these things. IMAP/ICLR handling
  516. * is done by hypervisor calls on sun4v platforms, not by direct
  517. * register accesses.
  518. */
  519. data->imap = ~0UL;
  520. data->iclr = ~0UL;
  521. out:
  522. return virt_irq;
  523. }
  524. unsigned int sun4v_build_irq(u32 devhandle, unsigned int devino)
  525. {
  526. unsigned long sysino = sun4v_devino_to_sysino(devhandle, devino);
  527. return sun4v_build_common(sysino, &sun4v_irq);
  528. }
  529. unsigned int sun4v_build_virq(u32 devhandle, unsigned int devino)
  530. {
  531. struct irq_handler_data *data;
  532. unsigned long hv_err, cookie;
  533. struct ino_bucket *bucket;
  534. struct irq_desc *desc;
  535. unsigned int virt_irq;
  536. bucket = kzalloc(sizeof(struct ino_bucket), GFP_ATOMIC);
  537. if (unlikely(!bucket))
  538. return 0;
  539. __flush_dcache_range((unsigned long) bucket,
  540. ((unsigned long) bucket +
  541. sizeof(struct ino_bucket)));
  542. virt_irq = virt_irq_alloc(devhandle, devino);
  543. bucket_set_virt_irq(__pa(bucket), virt_irq);
  544. set_irq_chip_and_handler_name(virt_irq, &sun4v_virq,
  545. handle_fasteoi_irq,
  546. "IVEC");
  547. data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
  548. if (unlikely(!data))
  549. return 0;
  550. /* In order to make the LDC channel startup sequence easier,
  551. * especially wrt. locking, we do not let request_irq() enable
  552. * the interrupt.
  553. */
  554. desc = irq_desc + virt_irq;
  555. desc->status |= IRQ_NOAUTOEN;
  556. set_irq_chip_data(virt_irq, data);
  557. /* Catch accidental accesses to these things. IMAP/ICLR handling
  558. * is done by hypervisor calls on sun4v platforms, not by direct
  559. * register accesses.
  560. */
  561. data->imap = ~0UL;
  562. data->iclr = ~0UL;
  563. cookie = ~__pa(bucket);
  564. hv_err = sun4v_vintr_set_cookie(devhandle, devino, cookie);
  565. if (hv_err) {
  566. prom_printf("IRQ: Fatal, cannot set cookie for [%x:%x] "
  567. "err=%lu\n", devhandle, devino, hv_err);
  568. prom_halt();
  569. }
  570. return virt_irq;
  571. }
  572. void ack_bad_irq(unsigned int virt_irq)
  573. {
  574. unsigned int ino = virt_irq_table[virt_irq].dev_ino;
  575. if (!ino)
  576. ino = 0xdeadbeef;
  577. printk(KERN_CRIT "Unexpected IRQ from ino[%x] virt_irq[%u]\n",
  578. ino, virt_irq);
  579. }
  580. void *hardirq_stack[NR_CPUS];
  581. void *softirq_stack[NR_CPUS];
  582. static __attribute__((always_inline)) void *set_hardirq_stack(void)
  583. {
  584. void *orig_sp, *sp = hardirq_stack[smp_processor_id()];
  585. __asm__ __volatile__("mov %%sp, %0" : "=r" (orig_sp));
  586. if (orig_sp < sp ||
  587. orig_sp > (sp + THREAD_SIZE)) {
  588. sp += THREAD_SIZE - 192 - STACK_BIAS;
  589. __asm__ __volatile__("mov %0, %%sp" : : "r" (sp));
  590. }
  591. return orig_sp;
  592. }
  593. static __attribute__((always_inline)) void restore_hardirq_stack(void *orig_sp)
  594. {
  595. __asm__ __volatile__("mov %0, %%sp" : : "r" (orig_sp));
  596. }
  597. void handler_irq(int irq, struct pt_regs *regs)
  598. {
  599. unsigned long pstate, bucket_pa;
  600. struct pt_regs *old_regs;
  601. void *orig_sp;
  602. clear_softint(1 << irq);
  603. old_regs = set_irq_regs(regs);
  604. irq_enter();
  605. /* Grab an atomic snapshot of the pending IVECs. */
  606. __asm__ __volatile__("rdpr %%pstate, %0\n\t"
  607. "wrpr %0, %3, %%pstate\n\t"
  608. "ldx [%2], %1\n\t"
  609. "stx %%g0, [%2]\n\t"
  610. "wrpr %0, 0x0, %%pstate\n\t"
  611. : "=&r" (pstate), "=&r" (bucket_pa)
  612. : "r" (irq_work_pa(smp_processor_id())),
  613. "i" (PSTATE_IE)
  614. : "memory");
  615. orig_sp = set_hardirq_stack();
  616. while (bucket_pa) {
  617. struct irq_desc *desc;
  618. unsigned long next_pa;
  619. unsigned int virt_irq;
  620. next_pa = bucket_get_chain_pa(bucket_pa);
  621. virt_irq = bucket_get_virt_irq(bucket_pa);
  622. bucket_clear_chain_pa(bucket_pa);
  623. desc = irq_desc + virt_irq;
  624. if (!(desc->status & IRQ_DISABLED))
  625. desc->handle_irq(virt_irq, desc);
  626. bucket_pa = next_pa;
  627. }
  628. restore_hardirq_stack(orig_sp);
  629. irq_exit();
  630. set_irq_regs(old_regs);
  631. }
  632. void do_softirq(void)
  633. {
  634. unsigned long flags;
  635. if (in_interrupt())
  636. return;
  637. local_irq_save(flags);
  638. if (local_softirq_pending()) {
  639. void *orig_sp, *sp = softirq_stack[smp_processor_id()];
  640. sp += THREAD_SIZE - 192 - STACK_BIAS;
  641. __asm__ __volatile__("mov %%sp, %0\n\t"
  642. "mov %1, %%sp"
  643. : "=&r" (orig_sp)
  644. : "r" (sp));
  645. __do_softirq();
  646. __asm__ __volatile__("mov %0, %%sp"
  647. : : "r" (orig_sp));
  648. }
  649. local_irq_restore(flags);
  650. }
  651. #ifdef CONFIG_HOTPLUG_CPU
  652. void fixup_irqs(void)
  653. {
  654. unsigned int irq;
  655. for (irq = 0; irq < NR_IRQS; irq++) {
  656. unsigned long flags;
  657. raw_spin_lock_irqsave(&irq_desc[irq].lock, flags);
  658. if (irq_desc[irq].action &&
  659. !(irq_desc[irq].status & IRQ_PER_CPU)) {
  660. if (irq_desc[irq].chip->set_affinity)
  661. irq_desc[irq].chip->set_affinity(irq,
  662. irq_desc[irq].affinity);
  663. }
  664. raw_spin_unlock_irqrestore(&irq_desc[irq].lock, flags);
  665. }
  666. tick_ops->disable_irq();
  667. }
  668. #endif
  669. struct sun5_timer {
  670. u64 count0;
  671. u64 limit0;
  672. u64 count1;
  673. u64 limit1;
  674. };
  675. static struct sun5_timer *prom_timers;
  676. static u64 prom_limit0, prom_limit1;
  677. static void map_prom_timers(void)
  678. {
  679. struct device_node *dp;
  680. const unsigned int *addr;
  681. /* PROM timer node hangs out in the top level of device siblings... */
  682. dp = of_find_node_by_path("/");
  683. dp = dp->child;
  684. while (dp) {
  685. if (!strcmp(dp->name, "counter-timer"))
  686. break;
  687. dp = dp->sibling;
  688. }
  689. /* Assume if node is not present, PROM uses different tick mechanism
  690. * which we should not care about.
  691. */
  692. if (!dp) {
  693. prom_timers = (struct sun5_timer *) 0;
  694. return;
  695. }
  696. /* If PROM is really using this, it must be mapped by him. */
  697. addr = of_get_property(dp, "address", NULL);
  698. if (!addr) {
  699. prom_printf("PROM does not have timer mapped, trying to continue.\n");
  700. prom_timers = (struct sun5_timer *) 0;
  701. return;
  702. }
  703. prom_timers = (struct sun5_timer *) ((unsigned long)addr[0]);
  704. }
  705. static void kill_prom_timer(void)
  706. {
  707. if (!prom_timers)
  708. return;
  709. /* Save them away for later. */
  710. prom_limit0 = prom_timers->limit0;
  711. prom_limit1 = prom_timers->limit1;
  712. /* Just as in sun4c/sun4m PROM uses timer which ticks at IRQ 14.
  713. * We turn both off here just to be paranoid.
  714. */
  715. prom_timers->limit0 = 0;
  716. prom_timers->limit1 = 0;
  717. /* Wheee, eat the interrupt packet too... */
  718. __asm__ __volatile__(
  719. " mov 0x40, %%g2\n"
  720. " ldxa [%%g0] %0, %%g1\n"
  721. " ldxa [%%g2] %1, %%g1\n"
  722. " stxa %%g0, [%%g0] %0\n"
  723. " membar #Sync\n"
  724. : /* no outputs */
  725. : "i" (ASI_INTR_RECEIVE), "i" (ASI_INTR_R)
  726. : "g1", "g2");
  727. }
  728. void notrace init_irqwork_curcpu(void)
  729. {
  730. int cpu = hard_smp_processor_id();
  731. trap_block[cpu].irq_worklist_pa = 0UL;
  732. }
  733. /* Please be very careful with register_one_mondo() and
  734. * sun4v_register_mondo_queues().
  735. *
  736. * On SMP this gets invoked from the CPU trampoline before
  737. * the cpu has fully taken over the trap table from OBP,
  738. * and it's kernel stack + %g6 thread register state is
  739. * not fully cooked yet.
  740. *
  741. * Therefore you cannot make any OBP calls, not even prom_printf,
  742. * from these two routines.
  743. */
  744. static void __cpuinit notrace register_one_mondo(unsigned long paddr, unsigned long type, unsigned long qmask)
  745. {
  746. unsigned long num_entries = (qmask + 1) / 64;
  747. unsigned long status;
  748. status = sun4v_cpu_qconf(type, paddr, num_entries);
  749. if (status != HV_EOK) {
  750. prom_printf("SUN4V: sun4v_cpu_qconf(%lu:%lx:%lu) failed, "
  751. "err %lu\n", type, paddr, num_entries, status);
  752. prom_halt();
  753. }
  754. }
  755. void __cpuinit notrace sun4v_register_mondo_queues(int this_cpu)
  756. {
  757. struct trap_per_cpu *tb = &trap_block[this_cpu];
  758. register_one_mondo(tb->cpu_mondo_pa, HV_CPU_QUEUE_CPU_MONDO,
  759. tb->cpu_mondo_qmask);
  760. register_one_mondo(tb->dev_mondo_pa, HV_CPU_QUEUE_DEVICE_MONDO,
  761. tb->dev_mondo_qmask);
  762. register_one_mondo(tb->resum_mondo_pa, HV_CPU_QUEUE_RES_ERROR,
  763. tb->resum_qmask);
  764. register_one_mondo(tb->nonresum_mondo_pa, HV_CPU_QUEUE_NONRES_ERROR,
  765. tb->nonresum_qmask);
  766. }
  767. /* Each queue region must be a power of 2 multiple of 64 bytes in
  768. * size. The base real address must be aligned to the size of the
  769. * region. Thus, an 8KB queue must be 8KB aligned, for example.
  770. */
  771. static void __init alloc_one_queue(unsigned long *pa_ptr, unsigned long qmask)
  772. {
  773. unsigned long size = PAGE_ALIGN(qmask + 1);
  774. unsigned long order = get_order(size);
  775. unsigned long p;
  776. p = __get_free_pages(GFP_KERNEL, order);
  777. if (!p) {
  778. prom_printf("SUN4V: Error, cannot allocate queue.\n");
  779. prom_halt();
  780. }
  781. *pa_ptr = __pa(p);
  782. }
  783. static void __init init_cpu_send_mondo_info(struct trap_per_cpu *tb)
  784. {
  785. #ifdef CONFIG_SMP
  786. unsigned long page;
  787. BUILD_BUG_ON((NR_CPUS * sizeof(u16)) > (PAGE_SIZE - 64));
  788. page = get_zeroed_page(GFP_KERNEL);
  789. if (!page) {
  790. prom_printf("SUN4V: Error, cannot allocate cpu mondo page.\n");
  791. prom_halt();
  792. }
  793. tb->cpu_mondo_block_pa = __pa(page);
  794. tb->cpu_list_pa = __pa(page + 64);
  795. #endif
  796. }
  797. /* Allocate mondo and error queues for all possible cpus. */
  798. static void __init sun4v_init_mondo_queues(void)
  799. {
  800. int cpu;
  801. for_each_possible_cpu(cpu) {
  802. struct trap_per_cpu *tb = &trap_block[cpu];
  803. alloc_one_queue(&tb->cpu_mondo_pa, tb->cpu_mondo_qmask);
  804. alloc_one_queue(&tb->dev_mondo_pa, tb->dev_mondo_qmask);
  805. alloc_one_queue(&tb->resum_mondo_pa, tb->resum_qmask);
  806. alloc_one_queue(&tb->resum_kernel_buf_pa, tb->resum_qmask);
  807. alloc_one_queue(&tb->nonresum_mondo_pa, tb->nonresum_qmask);
  808. alloc_one_queue(&tb->nonresum_kernel_buf_pa,
  809. tb->nonresum_qmask);
  810. }
  811. }
  812. static void __init init_send_mondo_info(void)
  813. {
  814. int cpu;
  815. for_each_possible_cpu(cpu) {
  816. struct trap_per_cpu *tb = &trap_block[cpu];
  817. init_cpu_send_mondo_info(tb);
  818. }
  819. }
  820. static struct irqaction timer_irq_action = {
  821. .name = "timer",
  822. };
  823. /* Only invoked on boot processor. */
  824. void __init init_IRQ(void)
  825. {
  826. unsigned long size;
  827. map_prom_timers();
  828. kill_prom_timer();
  829. size = sizeof(struct ino_bucket) * NUM_IVECS;
  830. ivector_table = kzalloc(size, GFP_KERNEL);
  831. if (!ivector_table) {
  832. prom_printf("Fatal error, cannot allocate ivector_table\n");
  833. prom_halt();
  834. }
  835. __flush_dcache_range((unsigned long) ivector_table,
  836. ((unsigned long) ivector_table) + size);
  837. ivector_table_pa = __pa(ivector_table);
  838. if (tlb_type == hypervisor)
  839. sun4v_init_mondo_queues();
  840. init_send_mondo_info();
  841. if (tlb_type == hypervisor) {
  842. /* Load up the boot cpu's entries. */
  843. sun4v_register_mondo_queues(hard_smp_processor_id());
  844. }
  845. /* We need to clear any IRQ's pending in the soft interrupt
  846. * registers, a spurious one could be left around from the
  847. * PROM timer which we just disabled.
  848. */
  849. clear_softint(get_softint());
  850. /* Now that ivector table is initialized, it is safe
  851. * to receive IRQ vector traps. We will normally take
  852. * one or two right now, in case some device PROM used
  853. * to boot us wants to speak to us. We just ignore them.
  854. */
  855. __asm__ __volatile__("rdpr %%pstate, %%g1\n\t"
  856. "or %%g1, %0, %%g1\n\t"
  857. "wrpr %%g1, 0x0, %%pstate"
  858. : /* No outputs */
  859. : "i" (PSTATE_IE)
  860. : "g1");
  861. irq_desc[0].action = &timer_irq_action;
  862. }