traps.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455
  1. /*
  2. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. * Modified by Cort Dougan (cort@cs.nmt.edu)
  10. * and Paul Mackerras (paulus@samba.org)
  11. */
  12. /*
  13. * This file handles the architecture-dependent parts of hardware exceptions
  14. */
  15. #include <linux/errno.h>
  16. #include <linux/sched.h>
  17. #include <linux/kernel.h>
  18. #include <linux/mm.h>
  19. #include <linux/stddef.h>
  20. #include <linux/unistd.h>
  21. #include <linux/ptrace.h>
  22. #include <linux/slab.h>
  23. #include <linux/user.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/init.h>
  26. #include <linux/module.h>
  27. #include <linux/prctl.h>
  28. #include <linux/delay.h>
  29. #include <linux/kprobes.h>
  30. #include <linux/kexec.h>
  31. #include <linux/backlight.h>
  32. #include <linux/bug.h>
  33. #include <linux/kdebug.h>
  34. #include <linux/debugfs.h>
  35. #include <asm/emulated_ops.h>
  36. #include <asm/pgtable.h>
  37. #include <asm/uaccess.h>
  38. #include <asm/system.h>
  39. #include <asm/io.h>
  40. #include <asm/machdep.h>
  41. #include <asm/rtas.h>
  42. #include <asm/pmc.h>
  43. #ifdef CONFIG_PPC32
  44. #include <asm/reg.h>
  45. #endif
  46. #ifdef CONFIG_PMAC_BACKLIGHT
  47. #include <asm/backlight.h>
  48. #endif
  49. #ifdef CONFIG_PPC64
  50. #include <asm/firmware.h>
  51. #include <asm/processor.h>
  52. #endif
  53. #include <asm/kexec.h>
  54. #include <asm/ppc-opcode.h>
  55. #ifdef CONFIG_FSL_BOOKE
  56. #include <asm/dbell.h>
  57. #endif
  58. #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
  59. int (*__debugger)(struct pt_regs *regs) __read_mostly;
  60. int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
  61. int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
  62. int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
  63. int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
  64. int (*__debugger_dabr_match)(struct pt_regs *regs) __read_mostly;
  65. int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
  66. EXPORT_SYMBOL(__debugger);
  67. EXPORT_SYMBOL(__debugger_ipi);
  68. EXPORT_SYMBOL(__debugger_bpt);
  69. EXPORT_SYMBOL(__debugger_sstep);
  70. EXPORT_SYMBOL(__debugger_iabr_match);
  71. EXPORT_SYMBOL(__debugger_dabr_match);
  72. EXPORT_SYMBOL(__debugger_fault_handler);
  73. #endif
  74. /*
  75. * Trap & Exception support
  76. */
  77. #ifdef CONFIG_PMAC_BACKLIGHT
  78. static void pmac_backlight_unblank(void)
  79. {
  80. mutex_lock(&pmac_backlight_mutex);
  81. if (pmac_backlight) {
  82. struct backlight_properties *props;
  83. props = &pmac_backlight->props;
  84. props->brightness = props->max_brightness;
  85. props->power = FB_BLANK_UNBLANK;
  86. backlight_update_status(pmac_backlight);
  87. }
  88. mutex_unlock(&pmac_backlight_mutex);
  89. }
  90. #else
  91. static inline void pmac_backlight_unblank(void) { }
  92. #endif
  93. int die(const char *str, struct pt_regs *regs, long err)
  94. {
  95. static struct {
  96. raw_spinlock_t lock;
  97. u32 lock_owner;
  98. int lock_owner_depth;
  99. } die = {
  100. .lock = __RAW_SPIN_LOCK_UNLOCKED(die.lock),
  101. .lock_owner = -1,
  102. .lock_owner_depth = 0
  103. };
  104. static int die_counter;
  105. unsigned long flags;
  106. if (debugger(regs))
  107. return 1;
  108. oops_enter();
  109. if (die.lock_owner != raw_smp_processor_id()) {
  110. console_verbose();
  111. raw_spin_lock_irqsave(&die.lock, flags);
  112. die.lock_owner = smp_processor_id();
  113. die.lock_owner_depth = 0;
  114. bust_spinlocks(1);
  115. if (machine_is(powermac))
  116. pmac_backlight_unblank();
  117. } else {
  118. local_save_flags(flags);
  119. }
  120. if (++die.lock_owner_depth < 3) {
  121. printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
  122. #ifdef CONFIG_PREEMPT
  123. printk("PREEMPT ");
  124. #endif
  125. #ifdef CONFIG_SMP
  126. printk("SMP NR_CPUS=%d ", NR_CPUS);
  127. #endif
  128. #ifdef CONFIG_DEBUG_PAGEALLOC
  129. printk("DEBUG_PAGEALLOC ");
  130. #endif
  131. #ifdef CONFIG_NUMA
  132. printk("NUMA ");
  133. #endif
  134. printk("%s\n", ppc_md.name ? ppc_md.name : "");
  135. sysfs_printk_last_file();
  136. if (notify_die(DIE_OOPS, str, regs, err, 255,
  137. SIGSEGV) == NOTIFY_STOP)
  138. return 1;
  139. print_modules();
  140. show_regs(regs);
  141. } else {
  142. printk("Recursive die() failure, output suppressed\n");
  143. }
  144. bust_spinlocks(0);
  145. die.lock_owner = -1;
  146. add_taint(TAINT_DIE);
  147. raw_spin_unlock_irqrestore(&die.lock, flags);
  148. if (kexec_should_crash(current) ||
  149. kexec_sr_activated(smp_processor_id()))
  150. crash_kexec(regs);
  151. crash_kexec_secondary(regs);
  152. if (in_interrupt())
  153. panic("Fatal exception in interrupt");
  154. if (panic_on_oops)
  155. panic("Fatal exception");
  156. oops_exit();
  157. do_exit(err);
  158. return 0;
  159. }
  160. void user_single_step_siginfo(struct task_struct *tsk,
  161. struct pt_regs *regs, siginfo_t *info)
  162. {
  163. memset(info, 0, sizeof(*info));
  164. info->si_signo = SIGTRAP;
  165. info->si_code = TRAP_TRACE;
  166. info->si_addr = (void __user *)regs->nip;
  167. }
  168. void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
  169. {
  170. siginfo_t info;
  171. const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
  172. "at %08lx nip %08lx lr %08lx code %x\n";
  173. const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
  174. "at %016lx nip %016lx lr %016lx code %x\n";
  175. if (!user_mode(regs)) {
  176. if (die("Exception in kernel mode", regs, signr))
  177. return;
  178. } else if (show_unhandled_signals &&
  179. unhandled_signal(current, signr) &&
  180. printk_ratelimit()) {
  181. printk(regs->msr & MSR_SF ? fmt64 : fmt32,
  182. current->comm, current->pid, signr,
  183. addr, regs->nip, regs->link, code);
  184. }
  185. memset(&info, 0, sizeof(info));
  186. info.si_signo = signr;
  187. info.si_code = code;
  188. info.si_addr = (void __user *) addr;
  189. force_sig_info(signr, &info, current);
  190. }
  191. #ifdef CONFIG_PPC64
  192. void system_reset_exception(struct pt_regs *regs)
  193. {
  194. /* See if any machine dependent calls */
  195. if (ppc_md.system_reset_exception) {
  196. if (ppc_md.system_reset_exception(regs))
  197. return;
  198. }
  199. #ifdef CONFIG_KEXEC
  200. cpu_set(smp_processor_id(), cpus_in_sr);
  201. #endif
  202. die("System Reset", regs, SIGABRT);
  203. /*
  204. * Some CPUs when released from the debugger will execute this path.
  205. * These CPUs entered the debugger via a soft-reset. If the CPU was
  206. * hung before entering the debugger it will return to the hung
  207. * state when exiting this function. This causes a problem in
  208. * kdump since the hung CPU(s) will not respond to the IPI sent
  209. * from kdump. To prevent the problem we call crash_kexec_secondary()
  210. * here. If a kdump had not been initiated or we exit the debugger
  211. * with the "exit and recover" command (x) crash_kexec_secondary()
  212. * will return after 5ms and the CPU returns to its previous state.
  213. */
  214. crash_kexec_secondary(regs);
  215. /* Must die if the interrupt is not recoverable */
  216. if (!(regs->msr & MSR_RI))
  217. panic("Unrecoverable System Reset");
  218. /* What should we do here? We could issue a shutdown or hard reset. */
  219. }
  220. #endif
  221. /*
  222. * I/O accesses can cause machine checks on powermacs.
  223. * Check if the NIP corresponds to the address of a sync
  224. * instruction for which there is an entry in the exception
  225. * table.
  226. * Note that the 601 only takes a machine check on TEA
  227. * (transfer error ack) signal assertion, and does not
  228. * set any of the top 16 bits of SRR1.
  229. * -- paulus.
  230. */
  231. static inline int check_io_access(struct pt_regs *regs)
  232. {
  233. #ifdef CONFIG_PPC32
  234. unsigned long msr = regs->msr;
  235. const struct exception_table_entry *entry;
  236. unsigned int *nip = (unsigned int *)regs->nip;
  237. if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
  238. && (entry = search_exception_tables(regs->nip)) != NULL) {
  239. /*
  240. * Check that it's a sync instruction, or somewhere
  241. * in the twi; isync; nop sequence that inb/inw/inl uses.
  242. * As the address is in the exception table
  243. * we should be able to read the instr there.
  244. * For the debug message, we look at the preceding
  245. * load or store.
  246. */
  247. if (*nip == 0x60000000) /* nop */
  248. nip -= 2;
  249. else if (*nip == 0x4c00012c) /* isync */
  250. --nip;
  251. if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
  252. /* sync or twi */
  253. unsigned int rb;
  254. --nip;
  255. rb = (*nip >> 11) & 0x1f;
  256. printk(KERN_DEBUG "%s bad port %lx at %p\n",
  257. (*nip & 0x100)? "OUT to": "IN from",
  258. regs->gpr[rb] - _IO_BASE, nip);
  259. regs->msr |= MSR_RI;
  260. regs->nip = entry->fixup;
  261. return 1;
  262. }
  263. }
  264. #endif /* CONFIG_PPC32 */
  265. return 0;
  266. }
  267. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  268. /* On 4xx, the reason for the machine check or program exception
  269. is in the ESR. */
  270. #define get_reason(regs) ((regs)->dsisr)
  271. #ifndef CONFIG_FSL_BOOKE
  272. #define get_mc_reason(regs) ((regs)->dsisr)
  273. #else
  274. #define get_mc_reason(regs) (mfspr(SPRN_MCSR) & MCSR_MASK)
  275. #endif
  276. #define REASON_FP ESR_FP
  277. #define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
  278. #define REASON_PRIVILEGED ESR_PPR
  279. #define REASON_TRAP ESR_PTR
  280. /* single-step stuff */
  281. #define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC)
  282. #define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC)
  283. #else
  284. /* On non-4xx, the reason for the machine check or program
  285. exception is in the MSR. */
  286. #define get_reason(regs) ((regs)->msr)
  287. #define get_mc_reason(regs) ((regs)->msr)
  288. #define REASON_FP 0x100000
  289. #define REASON_ILLEGAL 0x80000
  290. #define REASON_PRIVILEGED 0x40000
  291. #define REASON_TRAP 0x20000
  292. #define single_stepping(regs) ((regs)->msr & MSR_SE)
  293. #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
  294. #endif
  295. #if defined(CONFIG_4xx)
  296. int machine_check_4xx(struct pt_regs *regs)
  297. {
  298. unsigned long reason = get_mc_reason(regs);
  299. if (reason & ESR_IMCP) {
  300. printk("Instruction");
  301. mtspr(SPRN_ESR, reason & ~ESR_IMCP);
  302. } else
  303. printk("Data");
  304. printk(" machine check in kernel mode.\n");
  305. return 0;
  306. }
  307. int machine_check_440A(struct pt_regs *regs)
  308. {
  309. unsigned long reason = get_mc_reason(regs);
  310. printk("Machine check in kernel mode.\n");
  311. if (reason & ESR_IMCP){
  312. printk("Instruction Synchronous Machine Check exception\n");
  313. mtspr(SPRN_ESR, reason & ~ESR_IMCP);
  314. }
  315. else {
  316. u32 mcsr = mfspr(SPRN_MCSR);
  317. if (mcsr & MCSR_IB)
  318. printk("Instruction Read PLB Error\n");
  319. if (mcsr & MCSR_DRB)
  320. printk("Data Read PLB Error\n");
  321. if (mcsr & MCSR_DWB)
  322. printk("Data Write PLB Error\n");
  323. if (mcsr & MCSR_TLBP)
  324. printk("TLB Parity Error\n");
  325. if (mcsr & MCSR_ICP){
  326. flush_instruction_cache();
  327. printk("I-Cache Parity Error\n");
  328. }
  329. if (mcsr & MCSR_DCSP)
  330. printk("D-Cache Search Parity Error\n");
  331. if (mcsr & MCSR_DCFP)
  332. printk("D-Cache Flush Parity Error\n");
  333. if (mcsr & MCSR_IMPE)
  334. printk("Machine Check exception is imprecise\n");
  335. /* Clear MCSR */
  336. mtspr(SPRN_MCSR, mcsr);
  337. }
  338. return 0;
  339. }
  340. #elif defined(CONFIG_E500)
  341. int machine_check_e500(struct pt_regs *regs)
  342. {
  343. unsigned long reason = get_mc_reason(regs);
  344. printk("Machine check in kernel mode.\n");
  345. printk("Caused by (from MCSR=%lx): ", reason);
  346. if (reason & MCSR_MCP)
  347. printk("Machine Check Signal\n");
  348. if (reason & MCSR_ICPERR)
  349. printk("Instruction Cache Parity Error\n");
  350. if (reason & MCSR_DCP_PERR)
  351. printk("Data Cache Push Parity Error\n");
  352. if (reason & MCSR_DCPERR)
  353. printk("Data Cache Parity Error\n");
  354. if (reason & MCSR_BUS_IAERR)
  355. printk("Bus - Instruction Address Error\n");
  356. if (reason & MCSR_BUS_RAERR)
  357. printk("Bus - Read Address Error\n");
  358. if (reason & MCSR_BUS_WAERR)
  359. printk("Bus - Write Address Error\n");
  360. if (reason & MCSR_BUS_IBERR)
  361. printk("Bus - Instruction Data Error\n");
  362. if (reason & MCSR_BUS_RBERR)
  363. printk("Bus - Read Data Bus Error\n");
  364. if (reason & MCSR_BUS_WBERR)
  365. printk("Bus - Read Data Bus Error\n");
  366. if (reason & MCSR_BUS_IPERR)
  367. printk("Bus - Instruction Parity Error\n");
  368. if (reason & MCSR_BUS_RPERR)
  369. printk("Bus - Read Parity Error\n");
  370. return 0;
  371. }
  372. #elif defined(CONFIG_E200)
  373. int machine_check_e200(struct pt_regs *regs)
  374. {
  375. unsigned long reason = get_mc_reason(regs);
  376. printk("Machine check in kernel mode.\n");
  377. printk("Caused by (from MCSR=%lx): ", reason);
  378. if (reason & MCSR_MCP)
  379. printk("Machine Check Signal\n");
  380. if (reason & MCSR_CP_PERR)
  381. printk("Cache Push Parity Error\n");
  382. if (reason & MCSR_CPERR)
  383. printk("Cache Parity Error\n");
  384. if (reason & MCSR_EXCP_ERR)
  385. printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
  386. if (reason & MCSR_BUS_IRERR)
  387. printk("Bus - Read Bus Error on instruction fetch\n");
  388. if (reason & MCSR_BUS_DRERR)
  389. printk("Bus - Read Bus Error on data load\n");
  390. if (reason & MCSR_BUS_WRERR)
  391. printk("Bus - Write Bus Error on buffered store or cache line push\n");
  392. return 0;
  393. }
  394. #else
  395. int machine_check_generic(struct pt_regs *regs)
  396. {
  397. unsigned long reason = get_mc_reason(regs);
  398. printk("Machine check in kernel mode.\n");
  399. printk("Caused by (from SRR1=%lx): ", reason);
  400. switch (reason & 0x601F0000) {
  401. case 0x80000:
  402. printk("Machine check signal\n");
  403. break;
  404. case 0: /* for 601 */
  405. case 0x40000:
  406. case 0x140000: /* 7450 MSS error and TEA */
  407. printk("Transfer error ack signal\n");
  408. break;
  409. case 0x20000:
  410. printk("Data parity error signal\n");
  411. break;
  412. case 0x10000:
  413. printk("Address parity error signal\n");
  414. break;
  415. case 0x20000000:
  416. printk("L1 Data Cache error\n");
  417. break;
  418. case 0x40000000:
  419. printk("L1 Instruction Cache error\n");
  420. break;
  421. case 0x00100000:
  422. printk("L2 data cache parity error\n");
  423. break;
  424. default:
  425. printk("Unknown values in msr\n");
  426. }
  427. return 0;
  428. }
  429. #endif /* everything else */
  430. void machine_check_exception(struct pt_regs *regs)
  431. {
  432. int recover = 0;
  433. __get_cpu_var(irq_stat).mce_exceptions++;
  434. /* See if any machine dependent calls. In theory, we would want
  435. * to call the CPU first, and call the ppc_md. one if the CPU
  436. * one returns a positive number. However there is existing code
  437. * that assumes the board gets a first chance, so let's keep it
  438. * that way for now and fix things later. --BenH.
  439. */
  440. if (ppc_md.machine_check_exception)
  441. recover = ppc_md.machine_check_exception(regs);
  442. else if (cur_cpu_spec->machine_check)
  443. recover = cur_cpu_spec->machine_check(regs);
  444. if (recover > 0)
  445. return;
  446. if (user_mode(regs)) {
  447. regs->msr |= MSR_RI;
  448. _exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
  449. return;
  450. }
  451. #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
  452. /* the qspan pci read routines can cause machine checks -- Cort
  453. *
  454. * yuck !!! that totally needs to go away ! There are better ways
  455. * to deal with that than having a wart in the mcheck handler.
  456. * -- BenH
  457. */
  458. bad_page_fault(regs, regs->dar, SIGBUS);
  459. return;
  460. #endif
  461. if (debugger_fault_handler(regs)) {
  462. regs->msr |= MSR_RI;
  463. return;
  464. }
  465. if (check_io_access(regs))
  466. return;
  467. if (debugger_fault_handler(regs))
  468. return;
  469. die("Machine check", regs, SIGBUS);
  470. /* Must die if the interrupt is not recoverable */
  471. if (!(regs->msr & MSR_RI))
  472. panic("Unrecoverable Machine check");
  473. }
  474. void SMIException(struct pt_regs *regs)
  475. {
  476. die("System Management Interrupt", regs, SIGABRT);
  477. }
  478. void unknown_exception(struct pt_regs *regs)
  479. {
  480. printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
  481. regs->nip, regs->msr, regs->trap);
  482. _exception(SIGTRAP, regs, 0, 0);
  483. }
  484. void instruction_breakpoint_exception(struct pt_regs *regs)
  485. {
  486. if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
  487. 5, SIGTRAP) == NOTIFY_STOP)
  488. return;
  489. if (debugger_iabr_match(regs))
  490. return;
  491. _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
  492. }
  493. void RunModeException(struct pt_regs *regs)
  494. {
  495. _exception(SIGTRAP, regs, 0, 0);
  496. }
  497. void __kprobes single_step_exception(struct pt_regs *regs)
  498. {
  499. regs->msr &= ~(MSR_SE | MSR_BE); /* Turn off 'trace' bits */
  500. if (notify_die(DIE_SSTEP, "single_step", regs, 5,
  501. 5, SIGTRAP) == NOTIFY_STOP)
  502. return;
  503. if (debugger_sstep(regs))
  504. return;
  505. _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
  506. }
  507. /*
  508. * After we have successfully emulated an instruction, we have to
  509. * check if the instruction was being single-stepped, and if so,
  510. * pretend we got a single-step exception. This was pointed out
  511. * by Kumar Gala. -- paulus
  512. */
  513. static void emulate_single_step(struct pt_regs *regs)
  514. {
  515. if (single_stepping(regs)) {
  516. clear_single_step(regs);
  517. _exception(SIGTRAP, regs, TRAP_TRACE, 0);
  518. }
  519. }
  520. static inline int __parse_fpscr(unsigned long fpscr)
  521. {
  522. int ret = 0;
  523. /* Invalid operation */
  524. if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
  525. ret = FPE_FLTINV;
  526. /* Overflow */
  527. else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
  528. ret = FPE_FLTOVF;
  529. /* Underflow */
  530. else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
  531. ret = FPE_FLTUND;
  532. /* Divide by zero */
  533. else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
  534. ret = FPE_FLTDIV;
  535. /* Inexact result */
  536. else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
  537. ret = FPE_FLTRES;
  538. return ret;
  539. }
  540. static void parse_fpe(struct pt_regs *regs)
  541. {
  542. int code = 0;
  543. flush_fp_to_thread(current);
  544. code = __parse_fpscr(current->thread.fpscr.val);
  545. _exception(SIGFPE, regs, code, regs->nip);
  546. }
  547. /*
  548. * Illegal instruction emulation support. Originally written to
  549. * provide the PVR to user applications using the mfspr rd, PVR.
  550. * Return non-zero if we can't emulate, or -EFAULT if the associated
  551. * memory access caused an access fault. Return zero on success.
  552. *
  553. * There are a couple of ways to do this, either "decode" the instruction
  554. * or directly match lots of bits. In this case, matching lots of
  555. * bits is faster and easier.
  556. *
  557. */
  558. static int emulate_string_inst(struct pt_regs *regs, u32 instword)
  559. {
  560. u8 rT = (instword >> 21) & 0x1f;
  561. u8 rA = (instword >> 16) & 0x1f;
  562. u8 NB_RB = (instword >> 11) & 0x1f;
  563. u32 num_bytes;
  564. unsigned long EA;
  565. int pos = 0;
  566. /* Early out if we are an invalid form of lswx */
  567. if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
  568. if ((rT == rA) || (rT == NB_RB))
  569. return -EINVAL;
  570. EA = (rA == 0) ? 0 : regs->gpr[rA];
  571. switch (instword & PPC_INST_STRING_MASK) {
  572. case PPC_INST_LSWX:
  573. case PPC_INST_STSWX:
  574. EA += NB_RB;
  575. num_bytes = regs->xer & 0x7f;
  576. break;
  577. case PPC_INST_LSWI:
  578. case PPC_INST_STSWI:
  579. num_bytes = (NB_RB == 0) ? 32 : NB_RB;
  580. break;
  581. default:
  582. return -EINVAL;
  583. }
  584. while (num_bytes != 0)
  585. {
  586. u8 val;
  587. u32 shift = 8 * (3 - (pos & 0x3));
  588. switch ((instword & PPC_INST_STRING_MASK)) {
  589. case PPC_INST_LSWX:
  590. case PPC_INST_LSWI:
  591. if (get_user(val, (u8 __user *)EA))
  592. return -EFAULT;
  593. /* first time updating this reg,
  594. * zero it out */
  595. if (pos == 0)
  596. regs->gpr[rT] = 0;
  597. regs->gpr[rT] |= val << shift;
  598. break;
  599. case PPC_INST_STSWI:
  600. case PPC_INST_STSWX:
  601. val = regs->gpr[rT] >> shift;
  602. if (put_user(val, (u8 __user *)EA))
  603. return -EFAULT;
  604. break;
  605. }
  606. /* move EA to next address */
  607. EA += 1;
  608. num_bytes--;
  609. /* manage our position within the register */
  610. if (++pos == 4) {
  611. pos = 0;
  612. if (++rT == 32)
  613. rT = 0;
  614. }
  615. }
  616. return 0;
  617. }
  618. static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
  619. {
  620. u32 ra,rs;
  621. unsigned long tmp;
  622. ra = (instword >> 16) & 0x1f;
  623. rs = (instword >> 21) & 0x1f;
  624. tmp = regs->gpr[rs];
  625. tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
  626. tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
  627. tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
  628. regs->gpr[ra] = tmp;
  629. return 0;
  630. }
  631. static int emulate_isel(struct pt_regs *regs, u32 instword)
  632. {
  633. u8 rT = (instword >> 21) & 0x1f;
  634. u8 rA = (instword >> 16) & 0x1f;
  635. u8 rB = (instword >> 11) & 0x1f;
  636. u8 BC = (instword >> 6) & 0x1f;
  637. u8 bit;
  638. unsigned long tmp;
  639. tmp = (rA == 0) ? 0 : regs->gpr[rA];
  640. bit = (regs->ccr >> (31 - BC)) & 0x1;
  641. regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
  642. return 0;
  643. }
  644. static int emulate_instruction(struct pt_regs *regs)
  645. {
  646. u32 instword;
  647. u32 rd;
  648. if (!user_mode(regs) || (regs->msr & MSR_LE))
  649. return -EINVAL;
  650. CHECK_FULL_REGS(regs);
  651. if (get_user(instword, (u32 __user *)(regs->nip)))
  652. return -EFAULT;
  653. /* Emulate the mfspr rD, PVR. */
  654. if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
  655. PPC_WARN_EMULATED(mfpvr, regs);
  656. rd = (instword >> 21) & 0x1f;
  657. regs->gpr[rd] = mfspr(SPRN_PVR);
  658. return 0;
  659. }
  660. /* Emulating the dcba insn is just a no-op. */
  661. if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
  662. PPC_WARN_EMULATED(dcba, regs);
  663. return 0;
  664. }
  665. /* Emulate the mcrxr insn. */
  666. if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
  667. int shift = (instword >> 21) & 0x1c;
  668. unsigned long msk = 0xf0000000UL >> shift;
  669. PPC_WARN_EMULATED(mcrxr, regs);
  670. regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
  671. regs->xer &= ~0xf0000000UL;
  672. return 0;
  673. }
  674. /* Emulate load/store string insn. */
  675. if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
  676. PPC_WARN_EMULATED(string, regs);
  677. return emulate_string_inst(regs, instword);
  678. }
  679. /* Emulate the popcntb (Population Count Bytes) instruction. */
  680. if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
  681. PPC_WARN_EMULATED(popcntb, regs);
  682. return emulate_popcntb_inst(regs, instword);
  683. }
  684. /* Emulate isel (Integer Select) instruction */
  685. if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
  686. PPC_WARN_EMULATED(isel, regs);
  687. return emulate_isel(regs, instword);
  688. }
  689. return -EINVAL;
  690. }
  691. int is_valid_bugaddr(unsigned long addr)
  692. {
  693. return is_kernel_addr(addr);
  694. }
  695. void __kprobes program_check_exception(struct pt_regs *regs)
  696. {
  697. unsigned int reason = get_reason(regs);
  698. extern int do_mathemu(struct pt_regs *regs);
  699. /* We can now get here via a FP Unavailable exception if the core
  700. * has no FPU, in that case the reason flags will be 0 */
  701. if (reason & REASON_FP) {
  702. /* IEEE FP exception */
  703. parse_fpe(regs);
  704. return;
  705. }
  706. if (reason & REASON_TRAP) {
  707. /* trap exception */
  708. if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
  709. == NOTIFY_STOP)
  710. return;
  711. if (debugger_bpt(regs))
  712. return;
  713. if (!(regs->msr & MSR_PR) && /* not user-mode */
  714. report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
  715. regs->nip += 4;
  716. return;
  717. }
  718. _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
  719. return;
  720. }
  721. local_irq_enable();
  722. #ifdef CONFIG_MATH_EMULATION
  723. /* (reason & REASON_ILLEGAL) would be the obvious thing here,
  724. * but there seems to be a hardware bug on the 405GP (RevD)
  725. * that means ESR is sometimes set incorrectly - either to
  726. * ESR_DST (!?) or 0. In the process of chasing this with the
  727. * hardware people - not sure if it can happen on any illegal
  728. * instruction or only on FP instructions, whether there is a
  729. * pattern to occurences etc. -dgibson 31/Mar/2003 */
  730. switch (do_mathemu(regs)) {
  731. case 0:
  732. emulate_single_step(regs);
  733. return;
  734. case 1: {
  735. int code = 0;
  736. code = __parse_fpscr(current->thread.fpscr.val);
  737. _exception(SIGFPE, regs, code, regs->nip);
  738. return;
  739. }
  740. case -EFAULT:
  741. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  742. return;
  743. }
  744. /* fall through on any other errors */
  745. #endif /* CONFIG_MATH_EMULATION */
  746. /* Try to emulate it if we should. */
  747. if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
  748. switch (emulate_instruction(regs)) {
  749. case 0:
  750. regs->nip += 4;
  751. emulate_single_step(regs);
  752. return;
  753. case -EFAULT:
  754. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  755. return;
  756. }
  757. }
  758. if (reason & REASON_PRIVILEGED)
  759. _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
  760. else
  761. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  762. }
  763. void alignment_exception(struct pt_regs *regs)
  764. {
  765. int sig, code, fixed = 0;
  766. /* we don't implement logging of alignment exceptions */
  767. if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
  768. fixed = fix_alignment(regs);
  769. if (fixed == 1) {
  770. regs->nip += 4; /* skip over emulated instruction */
  771. emulate_single_step(regs);
  772. return;
  773. }
  774. /* Operand address was bad */
  775. if (fixed == -EFAULT) {
  776. sig = SIGSEGV;
  777. code = SEGV_ACCERR;
  778. } else {
  779. sig = SIGBUS;
  780. code = BUS_ADRALN;
  781. }
  782. if (user_mode(regs))
  783. _exception(sig, regs, code, regs->dar);
  784. else
  785. bad_page_fault(regs, regs->dar, sig);
  786. }
  787. void StackOverflow(struct pt_regs *regs)
  788. {
  789. printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
  790. current, regs->gpr[1]);
  791. debugger(regs);
  792. show_regs(regs);
  793. panic("kernel stack overflow");
  794. }
  795. void nonrecoverable_exception(struct pt_regs *regs)
  796. {
  797. printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
  798. regs->nip, regs->msr);
  799. debugger(regs);
  800. die("nonrecoverable exception", regs, SIGKILL);
  801. }
  802. void trace_syscall(struct pt_regs *regs)
  803. {
  804. printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n",
  805. current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
  806. regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
  807. }
  808. void kernel_fp_unavailable_exception(struct pt_regs *regs)
  809. {
  810. printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
  811. "%lx at %lx\n", regs->trap, regs->nip);
  812. die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
  813. }
  814. void altivec_unavailable_exception(struct pt_regs *regs)
  815. {
  816. if (user_mode(regs)) {
  817. /* A user program has executed an altivec instruction,
  818. but this kernel doesn't support altivec. */
  819. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  820. return;
  821. }
  822. printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
  823. "%lx at %lx\n", regs->trap, regs->nip);
  824. die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
  825. }
  826. void vsx_unavailable_exception(struct pt_regs *regs)
  827. {
  828. if (user_mode(regs)) {
  829. /* A user program has executed an vsx instruction,
  830. but this kernel doesn't support vsx. */
  831. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  832. return;
  833. }
  834. printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
  835. "%lx at %lx\n", regs->trap, regs->nip);
  836. die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
  837. }
  838. void performance_monitor_exception(struct pt_regs *regs)
  839. {
  840. __get_cpu_var(irq_stat).pmu_irqs++;
  841. perf_irq(regs);
  842. }
  843. #ifdef CONFIG_8xx
  844. void SoftwareEmulation(struct pt_regs *regs)
  845. {
  846. extern int do_mathemu(struct pt_regs *);
  847. extern int Soft_emulate_8xx(struct pt_regs *);
  848. #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
  849. int errcode;
  850. #endif
  851. CHECK_FULL_REGS(regs);
  852. if (!user_mode(regs)) {
  853. debugger(regs);
  854. die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
  855. }
  856. #ifdef CONFIG_MATH_EMULATION
  857. errcode = do_mathemu(regs);
  858. if (errcode >= 0)
  859. PPC_WARN_EMULATED(math, regs);
  860. switch (errcode) {
  861. case 0:
  862. emulate_single_step(regs);
  863. return;
  864. case 1: {
  865. int code = 0;
  866. code = __parse_fpscr(current->thread.fpscr.val);
  867. _exception(SIGFPE, regs, code, regs->nip);
  868. return;
  869. }
  870. case -EFAULT:
  871. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  872. return;
  873. default:
  874. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  875. return;
  876. }
  877. #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
  878. errcode = Soft_emulate_8xx(regs);
  879. if (errcode >= 0)
  880. PPC_WARN_EMULATED(8xx, regs);
  881. switch (errcode) {
  882. case 0:
  883. emulate_single_step(regs);
  884. return;
  885. case 1:
  886. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  887. return;
  888. case -EFAULT:
  889. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  890. return;
  891. }
  892. #else
  893. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  894. #endif
  895. }
  896. #endif /* CONFIG_8xx */
  897. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  898. static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
  899. {
  900. int changed = 0;
  901. /*
  902. * Determine the cause of the debug event, clear the
  903. * event flags and send a trap to the handler. Torez
  904. */
  905. if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
  906. dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
  907. #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
  908. current->thread.dbcr2 &= ~DBCR2_DAC12MODE;
  909. #endif
  910. do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
  911. 5);
  912. changed |= 0x01;
  913. } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
  914. dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
  915. do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
  916. 6);
  917. changed |= 0x01;
  918. } else if (debug_status & DBSR_IAC1) {
  919. current->thread.dbcr0 &= ~DBCR0_IAC1;
  920. dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
  921. do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
  922. 1);
  923. changed |= 0x01;
  924. } else if (debug_status & DBSR_IAC2) {
  925. current->thread.dbcr0 &= ~DBCR0_IAC2;
  926. do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
  927. 2);
  928. changed |= 0x01;
  929. } else if (debug_status & DBSR_IAC3) {
  930. current->thread.dbcr0 &= ~DBCR0_IAC3;
  931. dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
  932. do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
  933. 3);
  934. changed |= 0x01;
  935. } else if (debug_status & DBSR_IAC4) {
  936. current->thread.dbcr0 &= ~DBCR0_IAC4;
  937. do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
  938. 4);
  939. changed |= 0x01;
  940. }
  941. /*
  942. * At the point this routine was called, the MSR(DE) was turned off.
  943. * Check all other debug flags and see if that bit needs to be turned
  944. * back on or not.
  945. */
  946. if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1))
  947. regs->msr |= MSR_DE;
  948. else
  949. /* Make sure the IDM flag is off */
  950. current->thread.dbcr0 &= ~DBCR0_IDM;
  951. if (changed & 0x01)
  952. mtspr(SPRN_DBCR0, current->thread.dbcr0);
  953. }
  954. void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
  955. {
  956. current->thread.dbsr = debug_status;
  957. /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
  958. * on server, it stops on the target of the branch. In order to simulate
  959. * the server behaviour, we thus restart right away with a single step
  960. * instead of stopping here when hitting a BT
  961. */
  962. if (debug_status & DBSR_BT) {
  963. regs->msr &= ~MSR_DE;
  964. /* Disable BT */
  965. mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
  966. /* Clear the BT event */
  967. mtspr(SPRN_DBSR, DBSR_BT);
  968. /* Do the single step trick only when coming from userspace */
  969. if (user_mode(regs)) {
  970. current->thread.dbcr0 &= ~DBCR0_BT;
  971. current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
  972. regs->msr |= MSR_DE;
  973. return;
  974. }
  975. if (notify_die(DIE_SSTEP, "block_step", regs, 5,
  976. 5, SIGTRAP) == NOTIFY_STOP) {
  977. return;
  978. }
  979. if (debugger_sstep(regs))
  980. return;
  981. } else if (debug_status & DBSR_IC) { /* Instruction complete */
  982. regs->msr &= ~MSR_DE;
  983. /* Disable instruction completion */
  984. mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
  985. /* Clear the instruction completion event */
  986. mtspr(SPRN_DBSR, DBSR_IC);
  987. if (notify_die(DIE_SSTEP, "single_step", regs, 5,
  988. 5, SIGTRAP) == NOTIFY_STOP) {
  989. return;
  990. }
  991. if (debugger_sstep(regs))
  992. return;
  993. if (user_mode(regs)) {
  994. current->thread.dbcr0 &= ~DBCR0_IC;
  995. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  996. if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0,
  997. current->thread.dbcr1))
  998. regs->msr |= MSR_DE;
  999. else
  1000. /* Make sure the IDM bit is off */
  1001. current->thread.dbcr0 &= ~DBCR0_IDM;
  1002. #endif
  1003. }
  1004. _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
  1005. } else
  1006. handle_debug(regs, debug_status);
  1007. }
  1008. #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
  1009. #if !defined(CONFIG_TAU_INT)
  1010. void TAUException(struct pt_regs *regs)
  1011. {
  1012. printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
  1013. regs->nip, regs->msr, regs->trap, print_tainted());
  1014. }
  1015. #endif /* CONFIG_INT_TAU */
  1016. #ifdef CONFIG_ALTIVEC
  1017. void altivec_assist_exception(struct pt_regs *regs)
  1018. {
  1019. int err;
  1020. if (!user_mode(regs)) {
  1021. printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
  1022. " at %lx\n", regs->nip);
  1023. die("Kernel VMX/Altivec assist exception", regs, SIGILL);
  1024. }
  1025. flush_altivec_to_thread(current);
  1026. PPC_WARN_EMULATED(altivec, regs);
  1027. err = emulate_altivec(regs);
  1028. if (err == 0) {
  1029. regs->nip += 4; /* skip emulated instruction */
  1030. emulate_single_step(regs);
  1031. return;
  1032. }
  1033. if (err == -EFAULT) {
  1034. /* got an error reading the instruction */
  1035. _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
  1036. } else {
  1037. /* didn't recognize the instruction */
  1038. /* XXX quick hack for now: set the non-Java bit in the VSCR */
  1039. if (printk_ratelimit())
  1040. printk(KERN_ERR "Unrecognized altivec instruction "
  1041. "in %s at %lx\n", current->comm, regs->nip);
  1042. current->thread.vscr.u[3] |= 0x10000;
  1043. }
  1044. }
  1045. #endif /* CONFIG_ALTIVEC */
  1046. #ifdef CONFIG_VSX
  1047. void vsx_assist_exception(struct pt_regs *regs)
  1048. {
  1049. if (!user_mode(regs)) {
  1050. printk(KERN_EMERG "VSX assist exception in kernel mode"
  1051. " at %lx\n", regs->nip);
  1052. die("Kernel VSX assist exception", regs, SIGILL);
  1053. }
  1054. flush_vsx_to_thread(current);
  1055. printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
  1056. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  1057. }
  1058. #endif /* CONFIG_VSX */
  1059. #ifdef CONFIG_FSL_BOOKE
  1060. void doorbell_exception(struct pt_regs *regs)
  1061. {
  1062. #ifdef CONFIG_SMP
  1063. int cpu = smp_processor_id();
  1064. int msg;
  1065. if (num_online_cpus() < 2)
  1066. return;
  1067. for (msg = 0; msg < 4; msg++)
  1068. if (test_and_clear_bit(msg, &dbell_smp_message[cpu]))
  1069. smp_message_recv(msg);
  1070. #else
  1071. printk(KERN_WARNING "Received doorbell on non-smp system\n");
  1072. #endif
  1073. }
  1074. void CacheLockingException(struct pt_regs *regs, unsigned long address,
  1075. unsigned long error_code)
  1076. {
  1077. /* We treat cache locking instructions from the user
  1078. * as priv ops, in the future we could try to do
  1079. * something smarter
  1080. */
  1081. if (error_code & (ESR_DLK|ESR_ILK))
  1082. _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
  1083. return;
  1084. }
  1085. #endif /* CONFIG_FSL_BOOKE */
  1086. #ifdef CONFIG_SPE
  1087. void SPEFloatingPointException(struct pt_regs *regs)
  1088. {
  1089. extern int do_spe_mathemu(struct pt_regs *regs);
  1090. unsigned long spefscr;
  1091. int fpexc_mode;
  1092. int code = 0;
  1093. int err;
  1094. preempt_disable();
  1095. if (regs->msr & MSR_SPE)
  1096. giveup_spe(current);
  1097. preempt_enable();
  1098. spefscr = current->thread.spefscr;
  1099. fpexc_mode = current->thread.fpexc_mode;
  1100. if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
  1101. code = FPE_FLTOVF;
  1102. }
  1103. else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
  1104. code = FPE_FLTUND;
  1105. }
  1106. else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
  1107. code = FPE_FLTDIV;
  1108. else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
  1109. code = FPE_FLTINV;
  1110. }
  1111. else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
  1112. code = FPE_FLTRES;
  1113. err = do_spe_mathemu(regs);
  1114. if (err == 0) {
  1115. regs->nip += 4; /* skip emulated instruction */
  1116. emulate_single_step(regs);
  1117. return;
  1118. }
  1119. if (err == -EFAULT) {
  1120. /* got an error reading the instruction */
  1121. _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
  1122. } else if (err == -EINVAL) {
  1123. /* didn't recognize the instruction */
  1124. printk(KERN_ERR "unrecognized spe instruction "
  1125. "in %s at %lx\n", current->comm, regs->nip);
  1126. } else {
  1127. _exception(SIGFPE, regs, code, regs->nip);
  1128. }
  1129. return;
  1130. }
  1131. void SPEFloatingPointRoundException(struct pt_regs *regs)
  1132. {
  1133. extern int speround_handler(struct pt_regs *regs);
  1134. int err;
  1135. preempt_disable();
  1136. if (regs->msr & MSR_SPE)
  1137. giveup_spe(current);
  1138. preempt_enable();
  1139. regs->nip -= 4;
  1140. err = speround_handler(regs);
  1141. if (err == 0) {
  1142. regs->nip += 4; /* skip emulated instruction */
  1143. emulate_single_step(regs);
  1144. return;
  1145. }
  1146. if (err == -EFAULT) {
  1147. /* got an error reading the instruction */
  1148. _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
  1149. } else if (err == -EINVAL) {
  1150. /* didn't recognize the instruction */
  1151. printk(KERN_ERR "unrecognized spe instruction "
  1152. "in %s at %lx\n", current->comm, regs->nip);
  1153. } else {
  1154. _exception(SIGFPE, regs, 0, regs->nip);
  1155. return;
  1156. }
  1157. }
  1158. #endif
  1159. /*
  1160. * We enter here if we get an unrecoverable exception, that is, one
  1161. * that happened at a point where the RI (recoverable interrupt) bit
  1162. * in the MSR is 0. This indicates that SRR0/1 are live, and that
  1163. * we therefore lost state by taking this exception.
  1164. */
  1165. void unrecoverable_exception(struct pt_regs *regs)
  1166. {
  1167. printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
  1168. regs->trap, regs->nip);
  1169. die("Unrecoverable exception", regs, SIGABRT);
  1170. }
  1171. #ifdef CONFIG_BOOKE_WDT
  1172. /*
  1173. * Default handler for a Watchdog exception,
  1174. * spins until a reboot occurs
  1175. */
  1176. void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
  1177. {
  1178. /* Generic WatchdogHandler, implement your own */
  1179. mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
  1180. return;
  1181. }
  1182. void WatchdogException(struct pt_regs *regs)
  1183. {
  1184. printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
  1185. WatchdogHandler(regs);
  1186. }
  1187. #endif
  1188. /*
  1189. * We enter here if we discover during exception entry that we are
  1190. * running in supervisor mode with a userspace value in the stack pointer.
  1191. */
  1192. void kernel_bad_stack(struct pt_regs *regs)
  1193. {
  1194. printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
  1195. regs->gpr[1], regs->nip);
  1196. die("Bad kernel stack pointer", regs, SIGABRT);
  1197. }
  1198. void __init trap_init(void)
  1199. {
  1200. }
  1201. #ifdef CONFIG_PPC_EMULATED_STATS
  1202. #define WARN_EMULATED_SETUP(type) .type = { .name = #type }
  1203. struct ppc_emulated ppc_emulated = {
  1204. #ifdef CONFIG_ALTIVEC
  1205. WARN_EMULATED_SETUP(altivec),
  1206. #endif
  1207. WARN_EMULATED_SETUP(dcba),
  1208. WARN_EMULATED_SETUP(dcbz),
  1209. WARN_EMULATED_SETUP(fp_pair),
  1210. WARN_EMULATED_SETUP(isel),
  1211. WARN_EMULATED_SETUP(mcrxr),
  1212. WARN_EMULATED_SETUP(mfpvr),
  1213. WARN_EMULATED_SETUP(multiple),
  1214. WARN_EMULATED_SETUP(popcntb),
  1215. WARN_EMULATED_SETUP(spe),
  1216. WARN_EMULATED_SETUP(string),
  1217. WARN_EMULATED_SETUP(unaligned),
  1218. #ifdef CONFIG_MATH_EMULATION
  1219. WARN_EMULATED_SETUP(math),
  1220. #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
  1221. WARN_EMULATED_SETUP(8xx),
  1222. #endif
  1223. #ifdef CONFIG_VSX
  1224. WARN_EMULATED_SETUP(vsx),
  1225. #endif
  1226. };
  1227. u32 ppc_warn_emulated;
  1228. void ppc_warn_emulated_print(const char *type)
  1229. {
  1230. if (printk_ratelimit())
  1231. pr_warning("%s used emulated %s instruction\n", current->comm,
  1232. type);
  1233. }
  1234. static int __init ppc_warn_emulated_init(void)
  1235. {
  1236. struct dentry *dir, *d;
  1237. unsigned int i;
  1238. struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
  1239. if (!powerpc_debugfs_root)
  1240. return -ENODEV;
  1241. dir = debugfs_create_dir("emulated_instructions",
  1242. powerpc_debugfs_root);
  1243. if (!dir)
  1244. return -ENOMEM;
  1245. d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
  1246. &ppc_warn_emulated);
  1247. if (!d)
  1248. goto fail;
  1249. for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
  1250. d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
  1251. (u32 *)&entries[i].val.counter);
  1252. if (!d)
  1253. goto fail;
  1254. }
  1255. return 0;
  1256. fail:
  1257. debugfs_remove_recursive(dir);
  1258. return -ENOMEM;
  1259. }
  1260. device_initcall(ppc_warn_emulated_init);
  1261. #endif /* CONFIG_PPC_EMULATED_STATS */