pci.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1997, 1998 Ralf Baechle
  7. * Copyright (C) 1999 SuSE GmbH
  8. * Copyright (C) 1999-2001 Hewlett-Packard Company
  9. * Copyright (C) 1999-2001 Grant Grundler
  10. */
  11. #include <linux/eisa.h>
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/slab.h>
  17. #include <linux/types.h>
  18. #include <asm/io.h>
  19. #include <asm/system.h>
  20. #include <asm/superio.h>
  21. #define DEBUG_RESOURCES 0
  22. #define DEBUG_CONFIG 0
  23. #if DEBUG_CONFIG
  24. # define DBGC(x...) printk(KERN_DEBUG x)
  25. #else
  26. # define DBGC(x...)
  27. #endif
  28. #if DEBUG_RESOURCES
  29. #define DBG_RES(x...) printk(KERN_DEBUG x)
  30. #else
  31. #define DBG_RES(x...)
  32. #endif
  33. /* To be used as: mdelay(pci_post_reset_delay);
  34. *
  35. * post_reset is the time the kernel should stall to prevent anyone from
  36. * accessing the PCI bus once #RESET is de-asserted.
  37. * PCI spec somewhere says 1 second but with multi-PCI bus systems,
  38. * this makes the boot time much longer than necessary.
  39. * 20ms seems to work for all the HP PCI implementations to date.
  40. *
  41. * #define pci_post_reset_delay 50
  42. */
  43. struct pci_port_ops *pci_port __read_mostly;
  44. struct pci_bios_ops *pci_bios __read_mostly;
  45. static int pci_hba_count __read_mostly;
  46. /* parisc_pci_hba used by pci_port->in/out() ops to lookup bus data. */
  47. #define PCI_HBA_MAX 32
  48. static struct pci_hba_data *parisc_pci_hba[PCI_HBA_MAX] __read_mostly;
  49. /********************************************************************
  50. **
  51. ** I/O port space support
  52. **
  53. *********************************************************************/
  54. /* EISA port numbers and PCI port numbers share the same interface. Some
  55. * machines have both EISA and PCI adapters installed. Rather than turn
  56. * pci_port into an array, we reserve bus 0 for EISA and call the EISA
  57. * routines if the access is to a port on bus 0. We don't want to fix
  58. * EISA and ISA drivers which assume port space is <= 0xffff.
  59. */
  60. #ifdef CONFIG_EISA
  61. #define EISA_IN(size) if (EISA_bus && (b == 0)) return eisa_in##size(addr)
  62. #define EISA_OUT(size) if (EISA_bus && (b == 0)) return eisa_out##size(d, addr)
  63. #else
  64. #define EISA_IN(size)
  65. #define EISA_OUT(size)
  66. #endif
  67. #define PCI_PORT_IN(type, size) \
  68. u##size in##type (int addr) \
  69. { \
  70. int b = PCI_PORT_HBA(addr); \
  71. EISA_IN(size); \
  72. if (!parisc_pci_hba[b]) return (u##size) -1; \
  73. return pci_port->in##type(parisc_pci_hba[b], PCI_PORT_ADDR(addr)); \
  74. } \
  75. EXPORT_SYMBOL(in##type);
  76. PCI_PORT_IN(b, 8)
  77. PCI_PORT_IN(w, 16)
  78. PCI_PORT_IN(l, 32)
  79. #define PCI_PORT_OUT(type, size) \
  80. void out##type (u##size d, int addr) \
  81. { \
  82. int b = PCI_PORT_HBA(addr); \
  83. EISA_OUT(size); \
  84. if (!parisc_pci_hba[b]) return; \
  85. pci_port->out##type(parisc_pci_hba[b], PCI_PORT_ADDR(addr), d); \
  86. } \
  87. EXPORT_SYMBOL(out##type);
  88. PCI_PORT_OUT(b, 8)
  89. PCI_PORT_OUT(w, 16)
  90. PCI_PORT_OUT(l, 32)
  91. /*
  92. * BIOS32 replacement.
  93. */
  94. static int __init pcibios_init(void)
  95. {
  96. if (!pci_bios)
  97. return -1;
  98. if (pci_bios->init) {
  99. pci_bios->init();
  100. } else {
  101. printk(KERN_WARNING "pci_bios != NULL but init() is!\n");
  102. }
  103. /* Set the CLS for PCI as early as possible. */
  104. pci_cache_line_size = pci_dfl_cache_line_size;
  105. return 0;
  106. }
  107. /* Called from pci_do_scan_bus() *after* walking a bus but before walking PPBs. */
  108. void pcibios_fixup_bus(struct pci_bus *bus)
  109. {
  110. if (pci_bios->fixup_bus) {
  111. pci_bios->fixup_bus(bus);
  112. } else {
  113. printk(KERN_WARNING "pci_bios != NULL but fixup_bus() is!\n");
  114. }
  115. }
  116. char *pcibios_setup(char *str)
  117. {
  118. return str;
  119. }
  120. /*
  121. * Called by pci_set_master() - a driver interface.
  122. *
  123. * Legacy PDC guarantees to set:
  124. * Map Memory BAR's into PA IO space.
  125. * Map Expansion ROM BAR into one common PA IO space per bus.
  126. * Map IO BAR's into PCI IO space.
  127. * Command (see below)
  128. * Cache Line Size
  129. * Latency Timer
  130. * Interrupt Line
  131. * PPB: secondary latency timer, io/mmio base/limit,
  132. * bus numbers, bridge control
  133. *
  134. */
  135. void pcibios_set_master(struct pci_dev *dev)
  136. {
  137. u8 lat;
  138. /* If someone already mucked with this, don't touch it. */
  139. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  140. if (lat >= 16) return;
  141. /*
  142. ** HP generally has fewer devices on the bus than other architectures.
  143. ** upper byte is PCI_LATENCY_TIMER.
  144. */
  145. pci_write_config_word(dev, PCI_CACHE_LINE_SIZE,
  146. (0x80 << 8) | pci_cache_line_size);
  147. }
  148. void __init pcibios_init_bus(struct pci_bus *bus)
  149. {
  150. struct pci_dev *dev = bus->self;
  151. unsigned short bridge_ctl;
  152. /* We deal only with pci controllers and pci-pci bridges. */
  153. if (!dev || (dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  154. return;
  155. /* PCI-PCI bridge - set the cache line and default latency
  156. (32) for primary and secondary buses. */
  157. pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER, 32);
  158. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bridge_ctl);
  159. bridge_ctl |= PCI_BRIDGE_CTL_PARITY | PCI_BRIDGE_CTL_SERR;
  160. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bridge_ctl);
  161. }
  162. /* called by drivers/pci/setup-bus.c:pci_setup_bridge(). */
  163. void __devinit pcibios_resource_to_bus(struct pci_dev *dev,
  164. struct pci_bus_region *region, struct resource *res)
  165. {
  166. #ifdef CONFIG_64BIT
  167. struct pci_hba_data *hba = HBA_DATA(dev->bus->bridge->platform_data);
  168. #endif
  169. if (res->flags & IORESOURCE_IO) {
  170. /*
  171. ** I/O space may see busnumbers here. Something
  172. ** in the form of 0xbbxxxx where bb is the bus num
  173. ** and xxxx is the I/O port space address.
  174. ** Remaining address translation are done in the
  175. ** PCI Host adapter specific code - ie dino_out8.
  176. */
  177. region->start = PCI_PORT_ADDR(res->start);
  178. region->end = PCI_PORT_ADDR(res->end);
  179. } else if (res->flags & IORESOURCE_MEM) {
  180. /* Convert MMIO addr to PCI addr (undo global virtualization) */
  181. region->start = PCI_BUS_ADDR(hba, res->start);
  182. region->end = PCI_BUS_ADDR(hba, res->end);
  183. }
  184. DBG_RES("pcibios_resource_to_bus(%02x %s [%lx,%lx])\n",
  185. dev->bus->number, res->flags & IORESOURCE_IO ? "IO" : "MEM",
  186. region->start, region->end);
  187. }
  188. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  189. struct pci_bus_region *region)
  190. {
  191. #ifdef CONFIG_64BIT
  192. struct pci_hba_data *hba = HBA_DATA(dev->bus->bridge->platform_data);
  193. #endif
  194. if (res->flags & IORESOURCE_MEM) {
  195. res->start = PCI_HOST_ADDR(hba, region->start);
  196. res->end = PCI_HOST_ADDR(hba, region->end);
  197. }
  198. if (res->flags & IORESOURCE_IO) {
  199. res->start = region->start;
  200. res->end = region->end;
  201. }
  202. }
  203. #ifdef CONFIG_HOTPLUG
  204. EXPORT_SYMBOL(pcibios_resource_to_bus);
  205. EXPORT_SYMBOL(pcibios_bus_to_resource);
  206. #endif
  207. /*
  208. * pcibios align resources() is called every time generic PCI code
  209. * wants to generate a new address. The process of looking for
  210. * an available address, each candidate is first "aligned" and
  211. * then checked if the resource is available until a match is found.
  212. *
  213. * Since we are just checking candidates, don't use any fields other
  214. * than res->start.
  215. */
  216. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  217. resource_size_t size, resource_size_t alignment)
  218. {
  219. resource_size_t mask, align, start = res->start;
  220. DBG_RES("pcibios_align_resource(%s, (%p) [%lx,%lx]/%x, 0x%lx, 0x%lx)\n",
  221. pci_name(((struct pci_dev *) data)),
  222. res->parent, res->start, res->end,
  223. (int) res->flags, size, alignment);
  224. /* If it's not IO, then it's gotta be MEM */
  225. align = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
  226. /* Align to largest of MIN or input size */
  227. mask = max(alignment, align) - 1;
  228. start += mask;
  229. start &= ~mask;
  230. return start;
  231. }
  232. /*
  233. * A driver is enabling the device. We make sure that all the appropriate
  234. * bits are set to allow the device to operate as the driver is expecting.
  235. * We enable the port IO and memory IO bits if the device has any BARs of
  236. * that type, and we enable the PERR and SERR bits unconditionally.
  237. * Drivers that do not need parity (eg graphics and possibly networking)
  238. * can clear these bits if they want.
  239. */
  240. int pcibios_enable_device(struct pci_dev *dev, int mask)
  241. {
  242. int err;
  243. u16 cmd, old_cmd;
  244. err = pci_enable_resources(dev, mask);
  245. if (err < 0)
  246. return err;
  247. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  248. old_cmd = cmd;
  249. cmd |= (PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  250. #if 0
  251. /* If bridge/bus controller has FBB enabled, child must too. */
  252. if (dev->bus->bridge_ctl & PCI_BRIDGE_CTL_FAST_BACK)
  253. cmd |= PCI_COMMAND_FAST_BACK;
  254. #endif
  255. if (cmd != old_cmd) {
  256. dev_info(&dev->dev, "enabling SERR and PARITY (%04x -> %04x)\n",
  257. old_cmd, cmd);
  258. pci_write_config_word(dev, PCI_COMMAND, cmd);
  259. }
  260. return 0;
  261. }
  262. /* PA-RISC specific */
  263. void pcibios_register_hba(struct pci_hba_data *hba)
  264. {
  265. if (pci_hba_count >= PCI_HBA_MAX) {
  266. printk(KERN_ERR "PCI: Too many Host Bus Adapters\n");
  267. return;
  268. }
  269. parisc_pci_hba[pci_hba_count] = hba;
  270. hba->hba_num = pci_hba_count++;
  271. }
  272. subsys_initcall(pcibios_init);