mcbsp.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcbsp.h>
  27. #include "../mach-omap2/cm-regbits-34xx.h"
  28. struct omap_mcbsp **mcbsp_ptr;
  29. int omap_mcbsp_count, omap_mcbsp_cache_size;
  30. void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  31. {
  32. if (cpu_class_is_omap1()) {
  33. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
  34. __raw_writew((u16)val, mcbsp->io_base + reg);
  35. } else if (cpu_is_omap2420()) {
  36. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
  37. __raw_writew((u16)val, mcbsp->io_base + reg);
  38. } else {
  39. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
  40. __raw_writel(val, mcbsp->io_base + reg);
  41. }
  42. }
  43. int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  44. {
  45. if (cpu_class_is_omap1()) {
  46. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  47. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
  48. } else if (cpu_is_omap2420()) {
  49. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  50. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  51. } else {
  52. return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
  53. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  54. }
  55. }
  56. #ifdef CONFIG_ARCH_OMAP3
  57. void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  58. {
  59. __raw_writel(val, mcbsp->st_data->io_base_st + reg);
  60. }
  61. int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  62. {
  63. return __raw_readl(mcbsp->st_data->io_base_st + reg);
  64. }
  65. #endif
  66. #define MCBSP_READ(mcbsp, reg) \
  67. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  68. #define MCBSP_WRITE(mcbsp, reg, val) \
  69. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  70. #define MCBSP_READ_CACHE(mcbsp, reg) \
  71. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  72. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  73. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  74. #define MCBSP_ST_READ(mcbsp, reg) \
  75. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  76. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  77. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  78. static void omap_mcbsp_dump_reg(u8 id)
  79. {
  80. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  81. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  82. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  83. MCBSP_READ(mcbsp, DRR2));
  84. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  85. MCBSP_READ(mcbsp, DRR1));
  86. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  87. MCBSP_READ(mcbsp, DXR2));
  88. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  89. MCBSP_READ(mcbsp, DXR1));
  90. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  91. MCBSP_READ(mcbsp, SPCR2));
  92. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  93. MCBSP_READ(mcbsp, SPCR1));
  94. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  95. MCBSP_READ(mcbsp, RCR2));
  96. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  97. MCBSP_READ(mcbsp, RCR1));
  98. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  99. MCBSP_READ(mcbsp, XCR2));
  100. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  101. MCBSP_READ(mcbsp, XCR1));
  102. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  103. MCBSP_READ(mcbsp, SRGR2));
  104. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  105. MCBSP_READ(mcbsp, SRGR1));
  106. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  107. MCBSP_READ(mcbsp, PCR0));
  108. dev_dbg(mcbsp->dev, "***********************\n");
  109. }
  110. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  111. {
  112. struct omap_mcbsp *mcbsp_tx = dev_id;
  113. u16 irqst_spcr2;
  114. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  115. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  116. if (irqst_spcr2 & XSYNC_ERR) {
  117. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  118. irqst_spcr2);
  119. /* Writing zero to XSYNC_ERR clears the IRQ */
  120. MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
  121. } else {
  122. complete(&mcbsp_tx->tx_irq_completion);
  123. }
  124. return IRQ_HANDLED;
  125. }
  126. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  127. {
  128. struct omap_mcbsp *mcbsp_rx = dev_id;
  129. u16 irqst_spcr1;
  130. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  131. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  132. if (irqst_spcr1 & RSYNC_ERR) {
  133. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  134. irqst_spcr1);
  135. /* Writing zero to RSYNC_ERR clears the IRQ */
  136. MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
  137. } else {
  138. complete(&mcbsp_rx->tx_irq_completion);
  139. }
  140. return IRQ_HANDLED;
  141. }
  142. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  143. {
  144. struct omap_mcbsp *mcbsp_dma_tx = data;
  145. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  146. MCBSP_READ(mcbsp_dma_tx, SPCR2));
  147. /* We can free the channels */
  148. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  149. mcbsp_dma_tx->dma_tx_lch = -1;
  150. complete(&mcbsp_dma_tx->tx_dma_completion);
  151. }
  152. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  153. {
  154. struct omap_mcbsp *mcbsp_dma_rx = data;
  155. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  156. MCBSP_READ(mcbsp_dma_rx, SPCR2));
  157. /* We can free the channels */
  158. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  159. mcbsp_dma_rx->dma_rx_lch = -1;
  160. complete(&mcbsp_dma_rx->rx_dma_completion);
  161. }
  162. /*
  163. * omap_mcbsp_config simply write a config to the
  164. * appropriate McBSP.
  165. * You either call this function or set the McBSP registers
  166. * by yourself before calling omap_mcbsp_start().
  167. */
  168. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  169. {
  170. struct omap_mcbsp *mcbsp;
  171. if (!omap_mcbsp_check_valid_id(id)) {
  172. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  173. return;
  174. }
  175. mcbsp = id_to_mcbsp_ptr(id);
  176. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  177. mcbsp->id, mcbsp->phys_base);
  178. /* We write the given config */
  179. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  180. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  181. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  182. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  183. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  184. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  185. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  186. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  187. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  188. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  189. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  190. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  191. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  192. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  193. }
  194. }
  195. EXPORT_SYMBOL(omap_mcbsp_config);
  196. #ifdef CONFIG_ARCH_OMAP3
  197. static void omap_st_on(struct omap_mcbsp *mcbsp)
  198. {
  199. unsigned int w;
  200. /*
  201. * Sidetone uses McBSP ICLK - which must not idle when sidetones
  202. * are enabled or sidetones start sounding ugly.
  203. */
  204. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  205. w &= ~(1 << (mcbsp->id - 2));
  206. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  207. /* Enable McBSP Sidetone */
  208. w = MCBSP_READ(mcbsp, SSELCR);
  209. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  210. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  211. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  212. /* Enable Sidetone from Sidetone Core */
  213. w = MCBSP_ST_READ(mcbsp, SSELCR);
  214. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  215. }
  216. static void omap_st_off(struct omap_mcbsp *mcbsp)
  217. {
  218. unsigned int w;
  219. w = MCBSP_ST_READ(mcbsp, SSELCR);
  220. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  221. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  222. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
  223. w = MCBSP_READ(mcbsp, SSELCR);
  224. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  225. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  226. w |= 1 << (mcbsp->id - 2);
  227. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  228. }
  229. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  230. {
  231. u16 val, i;
  232. val = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  233. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, val & ~(ST_AUTOIDLE));
  234. val = MCBSP_ST_READ(mcbsp, SSELCR);
  235. if (val & ST_COEFFWREN)
  236. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  237. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  238. for (i = 0; i < 128; i++)
  239. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  240. i = 0;
  241. val = MCBSP_ST_READ(mcbsp, SSELCR);
  242. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  243. val = MCBSP_ST_READ(mcbsp, SSELCR);
  244. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  245. if (i == 1000)
  246. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  247. }
  248. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  249. {
  250. u16 w;
  251. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  252. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  253. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  254. w = MCBSP_ST_READ(mcbsp, SSELCR);
  255. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  256. ST_CH1GAIN(st_data->ch1gain));
  257. }
  258. int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
  259. {
  260. struct omap_mcbsp *mcbsp;
  261. struct omap_mcbsp_st_data *st_data;
  262. int ret = 0;
  263. if (!omap_mcbsp_check_valid_id(id)) {
  264. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  265. return -ENODEV;
  266. }
  267. mcbsp = id_to_mcbsp_ptr(id);
  268. st_data = mcbsp->st_data;
  269. if (!st_data)
  270. return -ENOENT;
  271. spin_lock_irq(&mcbsp->lock);
  272. if (channel == 0)
  273. st_data->ch0gain = chgain;
  274. else if (channel == 1)
  275. st_data->ch1gain = chgain;
  276. else
  277. ret = -EINVAL;
  278. if (st_data->enabled)
  279. omap_st_chgain(mcbsp);
  280. spin_unlock_irq(&mcbsp->lock);
  281. return ret;
  282. }
  283. EXPORT_SYMBOL(omap_st_set_chgain);
  284. int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
  285. {
  286. struct omap_mcbsp *mcbsp;
  287. struct omap_mcbsp_st_data *st_data;
  288. int ret = 0;
  289. if (!omap_mcbsp_check_valid_id(id)) {
  290. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  291. return -ENODEV;
  292. }
  293. mcbsp = id_to_mcbsp_ptr(id);
  294. st_data = mcbsp->st_data;
  295. if (!st_data)
  296. return -ENOENT;
  297. spin_lock_irq(&mcbsp->lock);
  298. if (channel == 0)
  299. *chgain = st_data->ch0gain;
  300. else if (channel == 1)
  301. *chgain = st_data->ch1gain;
  302. else
  303. ret = -EINVAL;
  304. spin_unlock_irq(&mcbsp->lock);
  305. return ret;
  306. }
  307. EXPORT_SYMBOL(omap_st_get_chgain);
  308. static int omap_st_start(struct omap_mcbsp *mcbsp)
  309. {
  310. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  311. if (st_data && st_data->enabled && !st_data->running) {
  312. omap_st_fir_write(mcbsp, st_data->taps);
  313. omap_st_chgain(mcbsp);
  314. if (!mcbsp->free) {
  315. omap_st_on(mcbsp);
  316. st_data->running = 1;
  317. }
  318. }
  319. return 0;
  320. }
  321. int omap_st_enable(unsigned int id)
  322. {
  323. struct omap_mcbsp *mcbsp;
  324. struct omap_mcbsp_st_data *st_data;
  325. if (!omap_mcbsp_check_valid_id(id)) {
  326. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  327. return -ENODEV;
  328. }
  329. mcbsp = id_to_mcbsp_ptr(id);
  330. st_data = mcbsp->st_data;
  331. if (!st_data)
  332. return -ENODEV;
  333. spin_lock_irq(&mcbsp->lock);
  334. st_data->enabled = 1;
  335. omap_st_start(mcbsp);
  336. spin_unlock_irq(&mcbsp->lock);
  337. return 0;
  338. }
  339. EXPORT_SYMBOL(omap_st_enable);
  340. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  341. {
  342. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  343. if (st_data && st_data->running) {
  344. if (!mcbsp->free) {
  345. omap_st_off(mcbsp);
  346. st_data->running = 0;
  347. }
  348. }
  349. return 0;
  350. }
  351. int omap_st_disable(unsigned int id)
  352. {
  353. struct omap_mcbsp *mcbsp;
  354. struct omap_mcbsp_st_data *st_data;
  355. int ret = 0;
  356. if (!omap_mcbsp_check_valid_id(id)) {
  357. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  358. return -ENODEV;
  359. }
  360. mcbsp = id_to_mcbsp_ptr(id);
  361. st_data = mcbsp->st_data;
  362. if (!st_data)
  363. return -ENODEV;
  364. spin_lock_irq(&mcbsp->lock);
  365. omap_st_stop(mcbsp);
  366. st_data->enabled = 0;
  367. spin_unlock_irq(&mcbsp->lock);
  368. return ret;
  369. }
  370. EXPORT_SYMBOL(omap_st_disable);
  371. int omap_st_is_enabled(unsigned int id)
  372. {
  373. struct omap_mcbsp *mcbsp;
  374. struct omap_mcbsp_st_data *st_data;
  375. if (!omap_mcbsp_check_valid_id(id)) {
  376. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  377. return -ENODEV;
  378. }
  379. mcbsp = id_to_mcbsp_ptr(id);
  380. st_data = mcbsp->st_data;
  381. if (!st_data)
  382. return -ENODEV;
  383. return st_data->enabled;
  384. }
  385. EXPORT_SYMBOL(omap_st_is_enabled);
  386. /*
  387. * omap_mcbsp_set_tx_threshold configures how to deal
  388. * with transmit threshold. the threshold value and handler can be
  389. * configure in here.
  390. */
  391. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  392. {
  393. struct omap_mcbsp *mcbsp;
  394. if (!cpu_is_omap34xx())
  395. return;
  396. if (!omap_mcbsp_check_valid_id(id)) {
  397. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  398. return;
  399. }
  400. mcbsp = id_to_mcbsp_ptr(id);
  401. MCBSP_WRITE(mcbsp, THRSH2, threshold);
  402. }
  403. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  404. /*
  405. * omap_mcbsp_set_rx_threshold configures how to deal
  406. * with receive threshold. the threshold value and handler can be
  407. * configure in here.
  408. */
  409. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  410. {
  411. struct omap_mcbsp *mcbsp;
  412. if (!cpu_is_omap34xx())
  413. return;
  414. if (!omap_mcbsp_check_valid_id(id)) {
  415. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  416. return;
  417. }
  418. mcbsp = id_to_mcbsp_ptr(id);
  419. MCBSP_WRITE(mcbsp, THRSH1, threshold);
  420. }
  421. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  422. /*
  423. * omap_mcbsp_get_max_tx_thres just return the current configured
  424. * maximum threshold for transmission
  425. */
  426. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  427. {
  428. struct omap_mcbsp *mcbsp;
  429. if (!omap_mcbsp_check_valid_id(id)) {
  430. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  431. return -ENODEV;
  432. }
  433. mcbsp = id_to_mcbsp_ptr(id);
  434. return mcbsp->max_tx_thres;
  435. }
  436. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  437. /*
  438. * omap_mcbsp_get_max_rx_thres just return the current configured
  439. * maximum threshold for reception
  440. */
  441. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  442. {
  443. struct omap_mcbsp *mcbsp;
  444. if (!omap_mcbsp_check_valid_id(id)) {
  445. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  446. return -ENODEV;
  447. }
  448. mcbsp = id_to_mcbsp_ptr(id);
  449. return mcbsp->max_rx_thres;
  450. }
  451. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  452. /*
  453. * omap_mcbsp_get_dma_op_mode just return the current configured
  454. * operating mode for the mcbsp channel
  455. */
  456. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  457. {
  458. struct omap_mcbsp *mcbsp;
  459. int dma_op_mode;
  460. if (!omap_mcbsp_check_valid_id(id)) {
  461. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  462. return -ENODEV;
  463. }
  464. mcbsp = id_to_mcbsp_ptr(id);
  465. dma_op_mode = mcbsp->dma_op_mode;
  466. return dma_op_mode;
  467. }
  468. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  469. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  470. {
  471. /*
  472. * Enable wakup behavior, smart idle and all wakeups
  473. * REVISIT: some wakeups may be unnecessary
  474. */
  475. if (cpu_is_omap34xx()) {
  476. u16 syscon;
  477. syscon = MCBSP_READ(mcbsp, SYSCON);
  478. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  479. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  480. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  481. CLOCKACTIVITY(0x02));
  482. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  483. } else {
  484. syscon |= SIDLEMODE(0x01);
  485. }
  486. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  487. }
  488. }
  489. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  490. {
  491. /*
  492. * Disable wakup behavior, smart idle and all wakeups
  493. */
  494. if (cpu_is_omap34xx()) {
  495. u16 syscon;
  496. syscon = MCBSP_READ(mcbsp, SYSCON);
  497. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  498. /*
  499. * HW bug workaround - If no_idle mode is taken, we need to
  500. * go to smart_idle before going to always_idle, or the
  501. * device will not hit retention anymore.
  502. */
  503. syscon |= SIDLEMODE(0x02);
  504. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  505. syscon &= ~(SIDLEMODE(0x03));
  506. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  507. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  508. }
  509. }
  510. #else
  511. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  512. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  513. static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
  514. static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
  515. #endif
  516. /*
  517. * We can choose between IRQ based or polled IO.
  518. * This needs to be called before omap_mcbsp_request().
  519. */
  520. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  521. {
  522. struct omap_mcbsp *mcbsp;
  523. if (!omap_mcbsp_check_valid_id(id)) {
  524. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  525. return -ENODEV;
  526. }
  527. mcbsp = id_to_mcbsp_ptr(id);
  528. spin_lock(&mcbsp->lock);
  529. if (!mcbsp->free) {
  530. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  531. mcbsp->id);
  532. spin_unlock(&mcbsp->lock);
  533. return -EINVAL;
  534. }
  535. mcbsp->io_type = io_type;
  536. spin_unlock(&mcbsp->lock);
  537. return 0;
  538. }
  539. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  540. int omap_mcbsp_request(unsigned int id)
  541. {
  542. struct omap_mcbsp *mcbsp;
  543. void *reg_cache;
  544. int err;
  545. if (!omap_mcbsp_check_valid_id(id)) {
  546. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  547. return -ENODEV;
  548. }
  549. mcbsp = id_to_mcbsp_ptr(id);
  550. reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
  551. if (!reg_cache) {
  552. return -ENOMEM;
  553. }
  554. spin_lock(&mcbsp->lock);
  555. if (!mcbsp->free) {
  556. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  557. mcbsp->id);
  558. err = -EBUSY;
  559. goto err_kfree;
  560. }
  561. mcbsp->free = 0;
  562. mcbsp->reg_cache = reg_cache;
  563. spin_unlock(&mcbsp->lock);
  564. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  565. mcbsp->pdata->ops->request(id);
  566. clk_enable(mcbsp->iclk);
  567. clk_enable(mcbsp->fclk);
  568. /* Do procedure specific to omap34xx arch, if applicable */
  569. omap34xx_mcbsp_request(mcbsp);
  570. /*
  571. * Make sure that transmitter, receiver and sample-rate generator are
  572. * not running before activating IRQs.
  573. */
  574. MCBSP_WRITE(mcbsp, SPCR1, 0);
  575. MCBSP_WRITE(mcbsp, SPCR2, 0);
  576. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  577. /* We need to get IRQs here */
  578. init_completion(&mcbsp->tx_irq_completion);
  579. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  580. 0, "McBSP", (void *)mcbsp);
  581. if (err != 0) {
  582. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  583. "for McBSP%d\n", mcbsp->tx_irq,
  584. mcbsp->id);
  585. goto err_clk_disable;
  586. }
  587. init_completion(&mcbsp->rx_irq_completion);
  588. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
  589. 0, "McBSP", (void *)mcbsp);
  590. if (err != 0) {
  591. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  592. "for McBSP%d\n", mcbsp->rx_irq,
  593. mcbsp->id);
  594. goto err_free_irq;
  595. }
  596. }
  597. return 0;
  598. err_free_irq:
  599. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  600. err_clk_disable:
  601. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  602. mcbsp->pdata->ops->free(id);
  603. /* Do procedure specific to omap34xx arch, if applicable */
  604. omap34xx_mcbsp_free(mcbsp);
  605. clk_disable(mcbsp->fclk);
  606. clk_disable(mcbsp->iclk);
  607. spin_lock(&mcbsp->lock);
  608. mcbsp->free = 1;
  609. mcbsp->reg_cache = NULL;
  610. err_kfree:
  611. spin_unlock(&mcbsp->lock);
  612. kfree(reg_cache);
  613. return err;
  614. }
  615. EXPORT_SYMBOL(omap_mcbsp_request);
  616. void omap_mcbsp_free(unsigned int id)
  617. {
  618. struct omap_mcbsp *mcbsp;
  619. void *reg_cache;
  620. if (!omap_mcbsp_check_valid_id(id)) {
  621. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  622. return;
  623. }
  624. mcbsp = id_to_mcbsp_ptr(id);
  625. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  626. mcbsp->pdata->ops->free(id);
  627. /* Do procedure specific to omap34xx arch, if applicable */
  628. omap34xx_mcbsp_free(mcbsp);
  629. clk_disable(mcbsp->fclk);
  630. clk_disable(mcbsp->iclk);
  631. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  632. /* Free IRQs */
  633. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  634. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  635. }
  636. reg_cache = mcbsp->reg_cache;
  637. spin_lock(&mcbsp->lock);
  638. if (mcbsp->free)
  639. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  640. else
  641. mcbsp->free = 1;
  642. mcbsp->reg_cache = NULL;
  643. spin_unlock(&mcbsp->lock);
  644. if (reg_cache)
  645. kfree(reg_cache);
  646. }
  647. EXPORT_SYMBOL(omap_mcbsp_free);
  648. /*
  649. * Here we start the McBSP, by enabling transmitter, receiver or both.
  650. * If no transmitter or receiver is active prior calling, then sample-rate
  651. * generator and frame sync are started.
  652. */
  653. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  654. {
  655. struct omap_mcbsp *mcbsp;
  656. int idle;
  657. u16 w;
  658. if (!omap_mcbsp_check_valid_id(id)) {
  659. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  660. return;
  661. }
  662. mcbsp = id_to_mcbsp_ptr(id);
  663. if (cpu_is_omap34xx())
  664. omap_st_start(mcbsp);
  665. mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
  666. mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
  667. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  668. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  669. if (idle) {
  670. /* Start the sample generator */
  671. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  672. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  673. }
  674. /* Enable transmitter and receiver */
  675. tx &= 1;
  676. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  677. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  678. rx &= 1;
  679. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  680. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  681. /*
  682. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  683. * REVISIT: 100us may give enough time for two CLKSRG, however
  684. * due to some unknown PM related, clock gating etc. reason it
  685. * is now at 500us.
  686. */
  687. udelay(500);
  688. if (idle) {
  689. /* Start frame sync */
  690. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  691. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  692. }
  693. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  694. /* Release the transmitter and receiver */
  695. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  696. w &= ~(tx ? XDISABLE : 0);
  697. MCBSP_WRITE(mcbsp, XCCR, w);
  698. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  699. w &= ~(rx ? RDISABLE : 0);
  700. MCBSP_WRITE(mcbsp, RCCR, w);
  701. }
  702. /* Dump McBSP Regs */
  703. omap_mcbsp_dump_reg(id);
  704. }
  705. EXPORT_SYMBOL(omap_mcbsp_start);
  706. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  707. {
  708. struct omap_mcbsp *mcbsp;
  709. int idle;
  710. u16 w;
  711. if (!omap_mcbsp_check_valid_id(id)) {
  712. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  713. return;
  714. }
  715. mcbsp = id_to_mcbsp_ptr(id);
  716. /* Reset transmitter */
  717. tx &= 1;
  718. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  719. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  720. w |= (tx ? XDISABLE : 0);
  721. MCBSP_WRITE(mcbsp, XCCR, w);
  722. }
  723. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  724. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  725. /* Reset receiver */
  726. rx &= 1;
  727. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  728. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  729. w |= (rx ? RDISABLE : 0);
  730. MCBSP_WRITE(mcbsp, RCCR, w);
  731. }
  732. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  733. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  734. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  735. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  736. if (idle) {
  737. /* Reset the sample rate generator */
  738. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  739. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  740. }
  741. if (cpu_is_omap34xx())
  742. omap_st_stop(mcbsp);
  743. }
  744. EXPORT_SYMBOL(omap_mcbsp_stop);
  745. /* polled mcbsp i/o operations */
  746. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  747. {
  748. struct omap_mcbsp *mcbsp;
  749. if (!omap_mcbsp_check_valid_id(id)) {
  750. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  751. return -ENODEV;
  752. }
  753. mcbsp = id_to_mcbsp_ptr(id);
  754. MCBSP_WRITE(mcbsp, DXR1, buf);
  755. /* if frame sync error - clear the error */
  756. if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
  757. /* clear error */
  758. MCBSP_WRITE(mcbsp, SPCR2, MCBSP_READ_CACHE(mcbsp, SPCR2));
  759. /* resend */
  760. return -1;
  761. } else {
  762. /* wait for transmit confirmation */
  763. int attemps = 0;
  764. while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
  765. if (attemps++ > 1000) {
  766. MCBSP_WRITE(mcbsp, SPCR2,
  767. MCBSP_READ_CACHE(mcbsp, SPCR2) &
  768. (~XRST));
  769. udelay(10);
  770. MCBSP_WRITE(mcbsp, SPCR2,
  771. MCBSP_READ_CACHE(mcbsp, SPCR2) |
  772. (XRST));
  773. udelay(10);
  774. dev_err(mcbsp->dev, "Could not write to"
  775. " McBSP%d Register\n", mcbsp->id);
  776. return -2;
  777. }
  778. }
  779. }
  780. return 0;
  781. }
  782. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  783. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  784. {
  785. struct omap_mcbsp *mcbsp;
  786. if (!omap_mcbsp_check_valid_id(id)) {
  787. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  788. return -ENODEV;
  789. }
  790. mcbsp = id_to_mcbsp_ptr(id);
  791. /* if frame sync error - clear the error */
  792. if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
  793. /* clear error */
  794. MCBSP_WRITE(mcbsp, SPCR1, MCBSP_READ_CACHE(mcbsp, SPCR1));
  795. /* resend */
  796. return -1;
  797. } else {
  798. /* wait for recieve confirmation */
  799. int attemps = 0;
  800. while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
  801. if (attemps++ > 1000) {
  802. MCBSP_WRITE(mcbsp, SPCR1,
  803. MCBSP_READ_CACHE(mcbsp, SPCR1) &
  804. (~RRST));
  805. udelay(10);
  806. MCBSP_WRITE(mcbsp, SPCR1,
  807. MCBSP_READ_CACHE(mcbsp, SPCR1) |
  808. (RRST));
  809. udelay(10);
  810. dev_err(mcbsp->dev, "Could not read from"
  811. " McBSP%d Register\n", mcbsp->id);
  812. return -2;
  813. }
  814. }
  815. }
  816. *buf = MCBSP_READ(mcbsp, DRR1);
  817. return 0;
  818. }
  819. EXPORT_SYMBOL(omap_mcbsp_pollread);
  820. /*
  821. * IRQ based word transmission.
  822. */
  823. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  824. {
  825. struct omap_mcbsp *mcbsp;
  826. omap_mcbsp_word_length word_length;
  827. if (!omap_mcbsp_check_valid_id(id)) {
  828. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  829. return;
  830. }
  831. mcbsp = id_to_mcbsp_ptr(id);
  832. word_length = mcbsp->tx_word_length;
  833. wait_for_completion(&mcbsp->tx_irq_completion);
  834. if (word_length > OMAP_MCBSP_WORD_16)
  835. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  836. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  837. }
  838. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  839. u32 omap_mcbsp_recv_word(unsigned int id)
  840. {
  841. struct omap_mcbsp *mcbsp;
  842. u16 word_lsb, word_msb = 0;
  843. omap_mcbsp_word_length word_length;
  844. if (!omap_mcbsp_check_valid_id(id)) {
  845. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  846. return -ENODEV;
  847. }
  848. mcbsp = id_to_mcbsp_ptr(id);
  849. word_length = mcbsp->rx_word_length;
  850. wait_for_completion(&mcbsp->rx_irq_completion);
  851. if (word_length > OMAP_MCBSP_WORD_16)
  852. word_msb = MCBSP_READ(mcbsp, DRR2);
  853. word_lsb = MCBSP_READ(mcbsp, DRR1);
  854. return (word_lsb | (word_msb << 16));
  855. }
  856. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  857. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  858. {
  859. struct omap_mcbsp *mcbsp;
  860. omap_mcbsp_word_length tx_word_length;
  861. omap_mcbsp_word_length rx_word_length;
  862. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  863. if (!omap_mcbsp_check_valid_id(id)) {
  864. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  865. return -ENODEV;
  866. }
  867. mcbsp = id_to_mcbsp_ptr(id);
  868. tx_word_length = mcbsp->tx_word_length;
  869. rx_word_length = mcbsp->rx_word_length;
  870. if (tx_word_length != rx_word_length)
  871. return -EINVAL;
  872. /* First we wait for the transmitter to be ready */
  873. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  874. while (!(spcr2 & XRDY)) {
  875. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  876. if (attempts++ > 1000) {
  877. /* We must reset the transmitter */
  878. MCBSP_WRITE(mcbsp, SPCR2,
  879. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  880. udelay(10);
  881. MCBSP_WRITE(mcbsp, SPCR2,
  882. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  883. udelay(10);
  884. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  885. "ready\n", mcbsp->id);
  886. return -EAGAIN;
  887. }
  888. }
  889. /* Now we can push the data */
  890. if (tx_word_length > OMAP_MCBSP_WORD_16)
  891. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  892. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  893. /* We wait for the receiver to be ready */
  894. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  895. while (!(spcr1 & RRDY)) {
  896. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  897. if (attempts++ > 1000) {
  898. /* We must reset the receiver */
  899. MCBSP_WRITE(mcbsp, SPCR1,
  900. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  901. udelay(10);
  902. MCBSP_WRITE(mcbsp, SPCR1,
  903. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  904. udelay(10);
  905. dev_err(mcbsp->dev, "McBSP%d receiver not "
  906. "ready\n", mcbsp->id);
  907. return -EAGAIN;
  908. }
  909. }
  910. /* Receiver is ready, let's read the dummy data */
  911. if (rx_word_length > OMAP_MCBSP_WORD_16)
  912. word_msb = MCBSP_READ(mcbsp, DRR2);
  913. word_lsb = MCBSP_READ(mcbsp, DRR1);
  914. return 0;
  915. }
  916. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  917. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  918. {
  919. struct omap_mcbsp *mcbsp;
  920. u32 clock_word = 0;
  921. omap_mcbsp_word_length tx_word_length;
  922. omap_mcbsp_word_length rx_word_length;
  923. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  924. if (!omap_mcbsp_check_valid_id(id)) {
  925. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  926. return -ENODEV;
  927. }
  928. mcbsp = id_to_mcbsp_ptr(id);
  929. tx_word_length = mcbsp->tx_word_length;
  930. rx_word_length = mcbsp->rx_word_length;
  931. if (tx_word_length != rx_word_length)
  932. return -EINVAL;
  933. /* First we wait for the transmitter to be ready */
  934. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  935. while (!(spcr2 & XRDY)) {
  936. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  937. if (attempts++ > 1000) {
  938. /* We must reset the transmitter */
  939. MCBSP_WRITE(mcbsp, SPCR2,
  940. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  941. udelay(10);
  942. MCBSP_WRITE(mcbsp, SPCR2,
  943. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  944. udelay(10);
  945. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  946. "ready\n", mcbsp->id);
  947. return -EAGAIN;
  948. }
  949. }
  950. /* We first need to enable the bus clock */
  951. if (tx_word_length > OMAP_MCBSP_WORD_16)
  952. MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
  953. MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
  954. /* We wait for the receiver to be ready */
  955. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  956. while (!(spcr1 & RRDY)) {
  957. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  958. if (attempts++ > 1000) {
  959. /* We must reset the receiver */
  960. MCBSP_WRITE(mcbsp, SPCR1,
  961. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  962. udelay(10);
  963. MCBSP_WRITE(mcbsp, SPCR1,
  964. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  965. udelay(10);
  966. dev_err(mcbsp->dev, "McBSP%d receiver not "
  967. "ready\n", mcbsp->id);
  968. return -EAGAIN;
  969. }
  970. }
  971. /* Receiver is ready, there is something for us */
  972. if (rx_word_length > OMAP_MCBSP_WORD_16)
  973. word_msb = MCBSP_READ(mcbsp, DRR2);
  974. word_lsb = MCBSP_READ(mcbsp, DRR1);
  975. word[0] = (word_lsb | (word_msb << 16));
  976. return 0;
  977. }
  978. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  979. /*
  980. * Simple DMA based buffer rx/tx routines.
  981. * Nothing fancy, just a single buffer tx/rx through DMA.
  982. * The DMA resources are released once the transfer is done.
  983. * For anything fancier, you should use your own customized DMA
  984. * routines and callbacks.
  985. */
  986. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  987. unsigned int length)
  988. {
  989. struct omap_mcbsp *mcbsp;
  990. int dma_tx_ch;
  991. int src_port = 0;
  992. int dest_port = 0;
  993. int sync_dev = 0;
  994. if (!omap_mcbsp_check_valid_id(id)) {
  995. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  996. return -ENODEV;
  997. }
  998. mcbsp = id_to_mcbsp_ptr(id);
  999. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  1000. omap_mcbsp_tx_dma_callback,
  1001. mcbsp,
  1002. &dma_tx_ch)) {
  1003. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  1004. "McBSP%d TX. Trying IRQ based TX\n",
  1005. mcbsp->id);
  1006. return -EAGAIN;
  1007. }
  1008. mcbsp->dma_tx_lch = dma_tx_ch;
  1009. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  1010. dma_tx_ch);
  1011. init_completion(&mcbsp->tx_dma_completion);
  1012. if (cpu_class_is_omap1()) {
  1013. src_port = OMAP_DMA_PORT_TIPB;
  1014. dest_port = OMAP_DMA_PORT_EMIFF;
  1015. }
  1016. if (cpu_class_is_omap2())
  1017. sync_dev = mcbsp->dma_tx_sync;
  1018. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  1019. OMAP_DMA_DATA_TYPE_S16,
  1020. length >> 1, 1,
  1021. OMAP_DMA_SYNC_ELEMENT,
  1022. sync_dev, 0);
  1023. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  1024. src_port,
  1025. OMAP_DMA_AMODE_CONSTANT,
  1026. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  1027. 0, 0);
  1028. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  1029. dest_port,
  1030. OMAP_DMA_AMODE_POST_INC,
  1031. buffer,
  1032. 0, 0);
  1033. omap_start_dma(mcbsp->dma_tx_lch);
  1034. wait_for_completion(&mcbsp->tx_dma_completion);
  1035. return 0;
  1036. }
  1037. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  1038. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  1039. unsigned int length)
  1040. {
  1041. struct omap_mcbsp *mcbsp;
  1042. int dma_rx_ch;
  1043. int src_port = 0;
  1044. int dest_port = 0;
  1045. int sync_dev = 0;
  1046. if (!omap_mcbsp_check_valid_id(id)) {
  1047. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1048. return -ENODEV;
  1049. }
  1050. mcbsp = id_to_mcbsp_ptr(id);
  1051. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  1052. omap_mcbsp_rx_dma_callback,
  1053. mcbsp,
  1054. &dma_rx_ch)) {
  1055. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  1056. "McBSP%d RX. Trying IRQ based RX\n",
  1057. mcbsp->id);
  1058. return -EAGAIN;
  1059. }
  1060. mcbsp->dma_rx_lch = dma_rx_ch;
  1061. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  1062. dma_rx_ch);
  1063. init_completion(&mcbsp->rx_dma_completion);
  1064. if (cpu_class_is_omap1()) {
  1065. src_port = OMAP_DMA_PORT_TIPB;
  1066. dest_port = OMAP_DMA_PORT_EMIFF;
  1067. }
  1068. if (cpu_class_is_omap2())
  1069. sync_dev = mcbsp->dma_rx_sync;
  1070. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  1071. OMAP_DMA_DATA_TYPE_S16,
  1072. length >> 1, 1,
  1073. OMAP_DMA_SYNC_ELEMENT,
  1074. sync_dev, 0);
  1075. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  1076. src_port,
  1077. OMAP_DMA_AMODE_CONSTANT,
  1078. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  1079. 0, 0);
  1080. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  1081. dest_port,
  1082. OMAP_DMA_AMODE_POST_INC,
  1083. buffer,
  1084. 0, 0);
  1085. omap_start_dma(mcbsp->dma_rx_lch);
  1086. wait_for_completion(&mcbsp->rx_dma_completion);
  1087. return 0;
  1088. }
  1089. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  1090. /*
  1091. * SPI wrapper.
  1092. * Since SPI setup is much simpler than the generic McBSP one,
  1093. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  1094. * Once this is done, you can call omap_mcbsp_start().
  1095. */
  1096. void omap_mcbsp_set_spi_mode(unsigned int id,
  1097. const struct omap_mcbsp_spi_cfg *spi_cfg)
  1098. {
  1099. struct omap_mcbsp *mcbsp;
  1100. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  1101. if (!omap_mcbsp_check_valid_id(id)) {
  1102. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1103. return;
  1104. }
  1105. mcbsp = id_to_mcbsp_ptr(id);
  1106. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  1107. /* SPI has only one frame */
  1108. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  1109. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  1110. /* Clock stop mode */
  1111. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  1112. mcbsp_cfg.spcr1 |= (1 << 12);
  1113. else
  1114. mcbsp_cfg.spcr1 |= (3 << 11);
  1115. /* Set clock parities */
  1116. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1117. mcbsp_cfg.pcr0 |= CLKRP;
  1118. else
  1119. mcbsp_cfg.pcr0 &= ~CLKRP;
  1120. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1121. mcbsp_cfg.pcr0 &= ~CLKXP;
  1122. else
  1123. mcbsp_cfg.pcr0 |= CLKXP;
  1124. /* Set SCLKME to 0 and CLKSM to 1 */
  1125. mcbsp_cfg.pcr0 &= ~SCLKME;
  1126. mcbsp_cfg.srgr2 |= CLKSM;
  1127. /* Set FSXP */
  1128. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  1129. mcbsp_cfg.pcr0 &= ~FSXP;
  1130. else
  1131. mcbsp_cfg.pcr0 |= FSXP;
  1132. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  1133. mcbsp_cfg.pcr0 |= CLKXM;
  1134. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  1135. mcbsp_cfg.pcr0 |= FSXM;
  1136. mcbsp_cfg.srgr2 &= ~FSGM;
  1137. mcbsp_cfg.xcr2 |= XDATDLY(1);
  1138. mcbsp_cfg.rcr2 |= RDATDLY(1);
  1139. } else {
  1140. mcbsp_cfg.pcr0 &= ~CLKXM;
  1141. mcbsp_cfg.srgr1 |= CLKGDV(1);
  1142. mcbsp_cfg.pcr0 &= ~FSXM;
  1143. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  1144. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  1145. }
  1146. mcbsp_cfg.xcr2 &= ~XPHASE;
  1147. mcbsp_cfg.rcr2 &= ~RPHASE;
  1148. omap_mcbsp_config(id, &mcbsp_cfg);
  1149. }
  1150. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  1151. #ifdef CONFIG_ARCH_OMAP3
  1152. #define max_thres(m) (mcbsp->pdata->buffer_size)
  1153. #define valid_threshold(m, val) ((val) <= max_thres(m))
  1154. #define THRESHOLD_PROP_BUILDER(prop) \
  1155. static ssize_t prop##_show(struct device *dev, \
  1156. struct device_attribute *attr, char *buf) \
  1157. { \
  1158. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1159. \
  1160. return sprintf(buf, "%u\n", mcbsp->prop); \
  1161. } \
  1162. \
  1163. static ssize_t prop##_store(struct device *dev, \
  1164. struct device_attribute *attr, \
  1165. const char *buf, size_t size) \
  1166. { \
  1167. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1168. unsigned long val; \
  1169. int status; \
  1170. \
  1171. status = strict_strtoul(buf, 0, &val); \
  1172. if (status) \
  1173. return status; \
  1174. \
  1175. if (!valid_threshold(mcbsp, val)) \
  1176. return -EDOM; \
  1177. \
  1178. mcbsp->prop = val; \
  1179. return size; \
  1180. } \
  1181. \
  1182. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  1183. THRESHOLD_PROP_BUILDER(max_tx_thres);
  1184. THRESHOLD_PROP_BUILDER(max_rx_thres);
  1185. static const char *dma_op_modes[] = {
  1186. "element", "threshold", "frame",
  1187. };
  1188. static ssize_t dma_op_mode_show(struct device *dev,
  1189. struct device_attribute *attr, char *buf)
  1190. {
  1191. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1192. int dma_op_mode, i = 0;
  1193. ssize_t len = 0;
  1194. const char * const *s;
  1195. dma_op_mode = mcbsp->dma_op_mode;
  1196. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  1197. if (dma_op_mode == i)
  1198. len += sprintf(buf + len, "[%s] ", *s);
  1199. else
  1200. len += sprintf(buf + len, "%s ", *s);
  1201. }
  1202. len += sprintf(buf + len, "\n");
  1203. return len;
  1204. }
  1205. static ssize_t dma_op_mode_store(struct device *dev,
  1206. struct device_attribute *attr,
  1207. const char *buf, size_t size)
  1208. {
  1209. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1210. const char * const *s;
  1211. int i = 0;
  1212. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  1213. if (sysfs_streq(buf, *s))
  1214. break;
  1215. if (i == ARRAY_SIZE(dma_op_modes))
  1216. return -EINVAL;
  1217. spin_lock_irq(&mcbsp->lock);
  1218. if (!mcbsp->free) {
  1219. size = -EBUSY;
  1220. goto unlock;
  1221. }
  1222. mcbsp->dma_op_mode = i;
  1223. unlock:
  1224. spin_unlock_irq(&mcbsp->lock);
  1225. return size;
  1226. }
  1227. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1228. static ssize_t st_taps_show(struct device *dev,
  1229. struct device_attribute *attr, char *buf)
  1230. {
  1231. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1232. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1233. ssize_t status = 0;
  1234. int i;
  1235. spin_lock_irq(&mcbsp->lock);
  1236. for (i = 0; i < st_data->nr_taps; i++)
  1237. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  1238. st_data->taps[i]);
  1239. if (i)
  1240. status += sprintf(&buf[status], "\n");
  1241. spin_unlock_irq(&mcbsp->lock);
  1242. return status;
  1243. }
  1244. static ssize_t st_taps_store(struct device *dev,
  1245. struct device_attribute *attr,
  1246. const char *buf, size_t size)
  1247. {
  1248. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1249. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1250. int val, tmp, status, i = 0;
  1251. spin_lock_irq(&mcbsp->lock);
  1252. memset(st_data->taps, 0, sizeof(st_data->taps));
  1253. st_data->nr_taps = 0;
  1254. do {
  1255. status = sscanf(buf, "%d%n", &val, &tmp);
  1256. if (status < 0 || status == 0) {
  1257. size = -EINVAL;
  1258. goto out;
  1259. }
  1260. if (val < -32768 || val > 32767) {
  1261. size = -EINVAL;
  1262. goto out;
  1263. }
  1264. st_data->taps[i++] = val;
  1265. buf += tmp;
  1266. if (*buf != ',')
  1267. break;
  1268. buf++;
  1269. } while (1);
  1270. st_data->nr_taps = i;
  1271. out:
  1272. spin_unlock_irq(&mcbsp->lock);
  1273. return size;
  1274. }
  1275. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  1276. static const struct attribute *additional_attrs[] = {
  1277. &dev_attr_max_tx_thres.attr,
  1278. &dev_attr_max_rx_thres.attr,
  1279. &dev_attr_dma_op_mode.attr,
  1280. NULL,
  1281. };
  1282. static const struct attribute_group additional_attr_group = {
  1283. .attrs = (struct attribute **)additional_attrs,
  1284. };
  1285. static inline int __devinit omap_additional_add(struct device *dev)
  1286. {
  1287. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1288. }
  1289. static inline void __devexit omap_additional_remove(struct device *dev)
  1290. {
  1291. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1292. }
  1293. static const struct attribute *sidetone_attrs[] = {
  1294. &dev_attr_st_taps.attr,
  1295. NULL,
  1296. };
  1297. static const struct attribute_group sidetone_attr_group = {
  1298. .attrs = (struct attribute **)sidetone_attrs,
  1299. };
  1300. int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
  1301. {
  1302. struct omap_mcbsp_platform_data *pdata = mcbsp->pdata;
  1303. struct omap_mcbsp_st_data *st_data;
  1304. int err;
  1305. st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
  1306. if (!st_data) {
  1307. err = -ENOMEM;
  1308. goto err1;
  1309. }
  1310. st_data->io_base_st = ioremap(pdata->phys_base_st, SZ_4K);
  1311. if (!st_data->io_base_st) {
  1312. err = -ENOMEM;
  1313. goto err2;
  1314. }
  1315. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1316. if (err)
  1317. goto err3;
  1318. mcbsp->st_data = st_data;
  1319. return 0;
  1320. err3:
  1321. iounmap(st_data->io_base_st);
  1322. err2:
  1323. kfree(st_data);
  1324. err1:
  1325. return err;
  1326. }
  1327. static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
  1328. {
  1329. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1330. if (st_data) {
  1331. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1332. iounmap(st_data->io_base_st);
  1333. kfree(st_data);
  1334. }
  1335. }
  1336. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1337. {
  1338. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1339. if (cpu_is_omap34xx()) {
  1340. mcbsp->max_tx_thres = max_thres(mcbsp);
  1341. mcbsp->max_rx_thres = max_thres(mcbsp);
  1342. /*
  1343. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1344. * for mcbsp2 instances.
  1345. */
  1346. if (omap_additional_add(mcbsp->dev))
  1347. dev_warn(mcbsp->dev,
  1348. "Unable to create additional controls\n");
  1349. if (mcbsp->id == 2 || mcbsp->id == 3)
  1350. if (omap_st_add(mcbsp))
  1351. dev_warn(mcbsp->dev,
  1352. "Unable to create sidetone controls\n");
  1353. } else {
  1354. mcbsp->max_tx_thres = -EINVAL;
  1355. mcbsp->max_rx_thres = -EINVAL;
  1356. }
  1357. }
  1358. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1359. {
  1360. if (cpu_is_omap34xx()) {
  1361. omap_additional_remove(mcbsp->dev);
  1362. if (mcbsp->id == 2 || mcbsp->id == 3)
  1363. omap_st_remove(mcbsp);
  1364. }
  1365. }
  1366. #else
  1367. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1368. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1369. #endif /* CONFIG_ARCH_OMAP3 */
  1370. /*
  1371. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1372. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1373. */
  1374. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1375. {
  1376. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1377. struct omap_mcbsp *mcbsp;
  1378. int id = pdev->id - 1;
  1379. int ret = 0;
  1380. if (!pdata) {
  1381. dev_err(&pdev->dev, "McBSP device initialized without"
  1382. "platform data\n");
  1383. ret = -EINVAL;
  1384. goto exit;
  1385. }
  1386. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1387. if (id >= omap_mcbsp_count) {
  1388. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1389. ret = -EINVAL;
  1390. goto exit;
  1391. }
  1392. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1393. if (!mcbsp) {
  1394. ret = -ENOMEM;
  1395. goto exit;
  1396. }
  1397. spin_lock_init(&mcbsp->lock);
  1398. mcbsp->id = id + 1;
  1399. mcbsp->free = 1;
  1400. mcbsp->dma_tx_lch = -1;
  1401. mcbsp->dma_rx_lch = -1;
  1402. mcbsp->phys_base = pdata->phys_base;
  1403. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1404. if (!mcbsp->io_base) {
  1405. ret = -ENOMEM;
  1406. goto err_ioremap;
  1407. }
  1408. /* Default I/O is IRQ based */
  1409. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1410. mcbsp->tx_irq = pdata->tx_irq;
  1411. mcbsp->rx_irq = pdata->rx_irq;
  1412. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1413. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1414. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1415. if (IS_ERR(mcbsp->iclk)) {
  1416. ret = PTR_ERR(mcbsp->iclk);
  1417. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1418. goto err_iclk;
  1419. }
  1420. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1421. if (IS_ERR(mcbsp->fclk)) {
  1422. ret = PTR_ERR(mcbsp->fclk);
  1423. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1424. goto err_fclk;
  1425. }
  1426. mcbsp->pdata = pdata;
  1427. mcbsp->dev = &pdev->dev;
  1428. mcbsp_ptr[id] = mcbsp;
  1429. platform_set_drvdata(pdev, mcbsp);
  1430. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1431. omap34xx_device_init(mcbsp);
  1432. return 0;
  1433. err_fclk:
  1434. clk_put(mcbsp->iclk);
  1435. err_iclk:
  1436. iounmap(mcbsp->io_base);
  1437. err_ioremap:
  1438. kfree(mcbsp);
  1439. exit:
  1440. return ret;
  1441. }
  1442. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1443. {
  1444. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1445. platform_set_drvdata(pdev, NULL);
  1446. if (mcbsp) {
  1447. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1448. mcbsp->pdata->ops->free)
  1449. mcbsp->pdata->ops->free(mcbsp->id);
  1450. omap34xx_device_exit(mcbsp);
  1451. clk_disable(mcbsp->fclk);
  1452. clk_disable(mcbsp->iclk);
  1453. clk_put(mcbsp->fclk);
  1454. clk_put(mcbsp->iclk);
  1455. iounmap(mcbsp->io_base);
  1456. mcbsp->fclk = NULL;
  1457. mcbsp->iclk = NULL;
  1458. mcbsp->free = 0;
  1459. mcbsp->dev = NULL;
  1460. }
  1461. return 0;
  1462. }
  1463. static struct platform_driver omap_mcbsp_driver = {
  1464. .probe = omap_mcbsp_probe,
  1465. .remove = __devexit_p(omap_mcbsp_remove),
  1466. .driver = {
  1467. .name = "omap-mcbsp",
  1468. },
  1469. };
  1470. int __init omap_mcbsp_init(void)
  1471. {
  1472. /* Register the McBSP driver */
  1473. return platform_driver_register(&omap_mcbsp_driver);
  1474. }