mx51.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. #ifndef __ASM_ARCH_MXC_MX51_H__
  2. #define __ASM_ARCH_MXC_MX51_H__
  3. /*
  4. * MX51 memory map:
  5. *
  6. *
  7. * Virt Phys Size What
  8. * ---------------------------------------------------------------------------
  9. * FA3E0000 1FFE0000 128K IRAM (SCCv2 RAM)
  10. * 30000000 256M GPU
  11. * 40000000 512M IPU
  12. * FA200000 60000000 1M DEBUG
  13. * FB100000 70000000 1M SPBA 0
  14. * FB000000 73F00000 1M AIPS 1
  15. * FB200000 83F00000 1M AIPS 2
  16. * FA100000 8FFFC000 16K TZIC (interrupt controller)
  17. * 90000000 256M CSD0 SDRAM/DDR
  18. * A0000000 256M CSD1 SDRAM/DDR
  19. * B0000000 128M CS0 Flash
  20. * B8000000 128M CS1 Flash
  21. * C0000000 128M CS2 Flash
  22. * C8000000 64M CS3 Flash
  23. * CC000000 32M CS4 SRAM
  24. * CE000000 32M CS5 SRAM
  25. * F9000000 CFFF0000 64K NFC (NAND Flash AXI)
  26. *
  27. */
  28. /*
  29. * IRAM
  30. */
  31. #define MX51_IRAM_BASE_ADDR 0x1FFE0000 /* internal ram */
  32. #define MX51_IRAM_BASE_ADDR_VIRT 0xFA3E0000
  33. #define MX51_IRAM_PARTITIONS 16
  34. #define MX51_IRAM_PARTITIONS_TO1 12
  35. #define MX51_IRAM_SIZE (MX51_IRAM_PARTITIONS * SZ_8K) /* 128KB */
  36. /*
  37. * NFC
  38. */
  39. #define MX51_NFC_AXI_BASE_ADDR 0xCFFF0000 /* NAND flash AXI */
  40. #define MX51_NFC_AXI_BASE_ADDR_VIRT 0xF9000000
  41. #define MX51_NFC_AXI_SIZE SZ_64K
  42. /*
  43. * Graphics Memory of GPU
  44. */
  45. #define MX51_GPU_BASE_ADDR 0x20000000
  46. #define MX51_GPU2D_BASE_ADDR 0xD0000000
  47. #define MX51_TZIC_BASE_ADDR 0x8FFFC000
  48. #define MX51_TZIC_BASE_ADDR_VIRT 0xFA100000
  49. #define MX51_TZIC_SIZE SZ_16K
  50. #define MX51_DEBUG_BASE_ADDR 0x60000000
  51. #define MX51_DEBUG_BASE_ADDR_VIRT 0xFA200000
  52. #define MX51_DEBUG_SIZE SZ_1M
  53. #define MX51_ETB_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x00001000)
  54. #define MX51_ETM_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x00002000)
  55. #define MX51_TPIU_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x00003000)
  56. #define MX51_CTI0_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x00004000)
  57. #define MX51_CTI1_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x00005000)
  58. #define MX51_CTI2_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x00006000)
  59. #define MX51_CTI3_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x00007000)
  60. #define MX51_CORTEX_DBG_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x00008000)
  61. /*
  62. * SPBA global module enabled #0
  63. */
  64. #define MX51_SPBA0_BASE_ADDR 0x70000000
  65. #define MX51_SPBA0_BASE_ADDR_VIRT 0xFB100000
  66. #define MX51_SPBA0_SIZE SZ_1M
  67. #define MX51_MMC_SDHC1_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x00004000)
  68. #define MX51_MMC_SDHC2_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x00008000)
  69. #define MX51_UART3_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x0000C000)
  70. #define MX51_CSPI1_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x00010000)
  71. #define MX51_SSI2_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x00014000)
  72. #define MX51_MMC_SDHC3_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x00020000)
  73. #define MX51_MMC_SDHC4_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x00024000)
  74. #define MX51_SPDIF_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x00028000)
  75. #define MX51_ATA_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x00030000)
  76. #define MX51_SLIM_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x00034000)
  77. #define MX51_HSI2C_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x00038000)
  78. #define MX51_SPBA_CTRL_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x0003C000)
  79. /*
  80. * defines for SPBA modules
  81. */
  82. #define MX51_SPBA_SDHC1 0x04
  83. #define MX51_SPBA_SDHC2 0x08
  84. #define MX51_SPBA_UART3 0x0C
  85. #define MX51_SPBA_CSPI1 0x10
  86. #define MX51_SPBA_SSI2 0x14
  87. #define MX51_SPBA_SDHC3 0x20
  88. #define MX51_SPBA_SDHC4 0x24
  89. #define MX51_SPBA_SPDIF 0x28
  90. #define MX51_SPBA_ATA 0x30
  91. #define MX51_SPBA_SLIM 0x34
  92. #define MX51_SPBA_HSI2C 0x38
  93. #define MX51_SPBA_CTRL 0x3C
  94. /*
  95. * AIPS 1
  96. */
  97. #define MX51_AIPS1_BASE_ADDR 0x73F00000
  98. #define MX51_AIPS1_BASE_ADDR_VIRT 0xFB000000
  99. #define MX51_AIPS1_SIZE SZ_1M
  100. #define MX51_OTG_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x00080000)
  101. #define MX51_GPIO1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x00084000)
  102. #define MX51_GPIO2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x00088000)
  103. #define MX51_GPIO3_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x0008C000)
  104. #define MX51_GPIO4_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x00090000)
  105. #define MX51_KPP_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x00094000)
  106. #define MX51_WDOG_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x00098000)
  107. #define MX51_WDOG2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x0009C000)
  108. #define MX51_GPT1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000A0000)
  109. #define MX51_SRTC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000A4000)
  110. #define MX51_IOMUXC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000A8000)
  111. #define MX51_EPIT1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000AC000)
  112. #define MX51_EPIT2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000B0000)
  113. #define MX51_PWM1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000B4000)
  114. #define MX51_PWM2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000B8000)
  115. #define MX51_UART1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000BC000)
  116. #define MX51_UART2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000C0000)
  117. #define MX51_SRC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000D0000)
  118. #define MX51_CCM_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000D4000)
  119. #define MX51_GPC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x000D8000)
  120. /*
  121. * Defines for modules using static and dynamic DMA channels
  122. */
  123. #define MX51_MXC_DMA_CHANNEL_IRAM 30
  124. #define MX51_MXC_DMA_CHANNEL_SPDIF_TX MXC_DMA_DYNAMIC_CHANNEL
  125. #define MX51_MXC_DMA_CHANNEL_UART1_RX MXC_DMA_DYNAMIC_CHANNEL
  126. #define MX51_MXC_DMA_CHANNEL_UART1_TX MXC_DMA_DYNAMIC_CHANNEL
  127. #define MX51_MXC_DMA_CHANNEL_UART2_RX MXC_DMA_DYNAMIC_CHANNEL
  128. #define MX51_MXC_DMA_CHANNEL_UART2_TX MXC_DMA_DYNAMIC_CHANNEL
  129. #define MX51_MXC_DMA_CHANNEL_UART3_RX MXC_DMA_DYNAMIC_CHANNEL
  130. #define MX51_MXC_DMA_CHANNEL_UART3_TX MXC_DMA_DYNAMIC_CHANNEL
  131. #define MX51_MXC_DMA_CHANNEL_MMC1 MXC_DMA_DYNAMIC_CHANNEL
  132. #define MX51_MXC_DMA_CHANNEL_MMC2 MXC_DMA_DYNAMIC_CHANNEL
  133. #define MX51_MXC_DMA_CHANNEL_SSI1_RX MXC_DMA_DYNAMIC_CHANNEL
  134. #define MX51_MXC_DMA_CHANNEL_SSI1_TX MXC_DMA_DYNAMIC_CHANNEL
  135. #define MX51_MXC_DMA_CHANNEL_SSI2_RX MXC_DMA_DYNAMIC_CHANNEL
  136. #ifdef CONFIG_SDMA_IRAM
  137. #define MX51_MXC_DMA_CHANNEL_SSI2_TX (MX51_MXC_DMA_CHANNEL_IRAM + 1)
  138. #else /*CONFIG_SDMA_IRAM */
  139. #define MX51_MXC_DMA_CHANNEL_SSI2_TX MXC_DMA_DYNAMIC_CHANNEL
  140. #endif /*CONFIG_SDMA_IRAM */
  141. #define MX51_MXC_DMA_CHANNEL_CSPI1_RX MXC_DMA_DYNAMIC_CHANNEL
  142. #define MX51_MXC_DMA_CHANNEL_CSPI1_TX MXC_DMA_DYNAMIC_CHANNEL
  143. #define MX51_MXC_DMA_CHANNEL_CSPI2_RX MXC_DMA_DYNAMIC_CHANNEL
  144. #define MX51_MXC_DMA_CHANNEL_CSPI2_TX MXC_DMA_DYNAMIC_CHANNEL
  145. #define MX51_MXC_DMA_CHANNEL_CSPI3_RX MXC_DMA_DYNAMIC_CHANNEL
  146. #define MX51_MXC_DMA_CHANNEL_CSPI3_TX MXC_DMA_DYNAMIC_CHANNEL
  147. #define MX51_MXC_DMA_CHANNEL_ATA_RX MXC_DMA_DYNAMIC_CHANNEL
  148. #define MX51_MXC_DMA_CHANNEL_ATA_TX MXC_DMA_DYNAMIC_CHANNEL
  149. #define MX51_MXC_DMA_CHANNEL_MEMORY MXC_DMA_DYNAMIC_CHANNEL
  150. /*
  151. * AIPS 2
  152. */
  153. #define MX51_AIPS2_BASE_ADDR 0x83F00000
  154. #define MX51_AIPS2_BASE_ADDR_VIRT 0xFB200000
  155. #define MX51_AIPS2_SIZE SZ_1M
  156. #define MX51_PLL1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x00080000)
  157. #define MX51_PLL2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x00084000)
  158. #define MX51_PLL3_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x00088000)
  159. #define MX51_AHBMAX_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x00094000)
  160. #define MX51_IIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x00098000)
  161. #define MX51_CSU_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x0009C000)
  162. #define MX51_ARM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000A0000)
  163. #define MX51_OWIRE_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000A4000)
  164. #define MX51_FIRI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000A8000)
  165. #define MX51_CSPI2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000AC000)
  166. #define MX51_SDMA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000B0000)
  167. #define MX51_SCC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000B4000)
  168. #define MX51_ROMCP_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000B8000)
  169. #define MX51_RTIC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000BC000)
  170. #define MX51_CSPI3_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000C0000)
  171. #define MX51_I2C2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000C4000)
  172. #define MX51_I2C1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000C8000)
  173. #define MX51_SSI1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000CC000)
  174. #define MX51_AUDMUX_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000D0000)
  175. #define MX51_M4IF_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000D8000)
  176. #define MX51_ESDCTL_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000D9000)
  177. #define MX51_WEIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000DA000)
  178. #define MX51_NFC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000DB000)
  179. #define MX51_EMI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000DBF00)
  180. #define MX51_MIPI_HSC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000DC000)
  181. #define MX51_ATA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000E0000)
  182. #define MX51_SIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000E4000)
  183. #define MX51_SSI3BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000E8000)
  184. #define MX51_MXC_FEC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000EC000)
  185. #define MX51_TVE_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000F0000)
  186. #define MX51_VPU_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000F4000)
  187. #define MX51_SAHARA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x000F8000)
  188. /*
  189. * Memory regions and CS
  190. */
  191. #define MX51_GPU_CTRL_BASE_ADDR 0x30000000
  192. #define MX51_IPU_CTRL_BASE_ADDR 0x40000000
  193. #define MX51_CSD0_BASE_ADDR 0x90000000
  194. #define MX51_CSD1_BASE_ADDR 0xA0000000
  195. #define MX51_CS0_BASE_ADDR 0xB0000000
  196. #define MX51_CS1_BASE_ADDR 0xB8000000
  197. #define MX51_CS2_BASE_ADDR 0xC0000000
  198. #define MX51_CS3_BASE_ADDR 0xC8000000
  199. #define MX51_CS4_BASE_ADDR 0xCC000000
  200. #define MX51_CS5_BASE_ADDR 0xCE000000
  201. /* Does given address belongs to the specified memory region? */
  202. #define ADDRESS_IN_REGION(addr, start, size) \
  203. (((addr) >= (start)) && ((addr) < (start)+(size)))
  204. /* Does given address belongs to the specified named `module'? */
  205. #define MX51_IS_MODULE(addr, module) \
  206. ADDRESS_IN_REGION(addr, MX51_ ## module ## _BASE_ADDR, \
  207. MX51_ ## module ## _SIZE)
  208. /*
  209. * This macro defines the physical to virtual address mapping for all the
  210. * peripheral modules. It is used by passing in the physical address as x
  211. * and returning the virtual address. If the physical address is not mapped,
  212. * it returns 0xDEADBEEF
  213. */
  214. #define MX51_IO_ADDRESS(x) \
  215. (void __iomem *) \
  216. (MX51_IS_MODULE(x, IRAM) ? MX51_IRAM_IO_ADDRESS(x) : \
  217. MX51_IS_MODULE(x, TZIC) ? MX51_TZIC_IO_ADDRESS(x) : \
  218. MX51_IS_MODULE(x, DEBUG) ? MX51_DEBUG_IO_ADDRESS(x) : \
  219. MX51_IS_MODULE(x, SPBA0) ? MX51_SPBA0_IO_ADDRESS(x) : \
  220. MX51_IS_MODULE(x, AIPS1) ? MX51_AIPS1_IO_ADDRESS(x) : \
  221. MX51_IS_MODULE(x, AIPS2) ? MX51_AIPS2_IO_ADDRESS(x) : \
  222. MX51_IS_MODULE(x, NFC_AXI) ? MX51_NFC_AXI_IO_ADDRESS(x) : \
  223. 0xDEADBEEF)
  224. /*
  225. * define the address mapping macros: in physical address order
  226. */
  227. #define MX51_IRAM_IO_ADDRESS(x) \
  228. (((x) - MX51_IRAM_BASE_ADDR) + MX51_IRAM_BASE_ADDR_VIRT)
  229. #define MX51_TZIC_IO_ADDRESS(x) \
  230. (((x) - MX51_TZIC_BASE_ADDR) + MX51_TZIC_BASE_ADDR_VIRT)
  231. #define MX51_DEBUG_IO_ADDRESS(x) \
  232. (((x) - MX51_DEBUG_BASE_ADDR) + MX51_DEBUG_BASE_ADDR_VIRT)
  233. #define MX51_SPBA0_IO_ADDRESS(x) \
  234. (((x) - MX51_SPBA0_BASE_ADDR) + MX51_SPBA0_BASE_ADDR_VIRT)
  235. #define MX51_AIPS1_IO_ADDRESS(x) \
  236. (((x) - MX51_AIPS1_BASE_ADDR) + MX51_AIPS1_BASE_ADDR_VIRT)
  237. #define MX51_AIPS2_IO_ADDRESS(x) \
  238. (((x) - MX51_AIPS2_BASE_ADDR) + MX51_AIPS2_BASE_ADDR_VIRT)
  239. #define MX51_NFC_AXI_IO_ADDRESS(x) \
  240. (((x) - MX51_NFC_AXI_BASE_ADDR) + MX51_NFC_AXI_BASE_ADDR_VIRT)
  241. #define MX51_IS_MEM_DEVICE_NONSHARED(x) 0
  242. /*
  243. * DMA request assignments
  244. */
  245. #define MX51_DMA_REQ_SSI3_TX1 47
  246. #define MX51_DMA_REQ_SSI3_RX1 46
  247. #define MX51_DMA_REQ_SPDIF 45
  248. #define MX51_DMA_REQ_UART3_TX 44
  249. #define MX51_DMA_REQ_UART3_RX 43
  250. #define MX51_DMA_REQ_SLIM_B_TX 42
  251. #define MX51_DMA_REQ_SDHC4 41
  252. #define MX51_DMA_REQ_SDHC3 40
  253. #define MX51_DMA_REQ_CSPI_TX 39
  254. #define MX51_DMA_REQ_CSPI_RX 38
  255. #define MX51_DMA_REQ_SSI3_TX2 37
  256. #define MX51_DMA_REQ_IPU 36
  257. #define MX51_DMA_REQ_SSI3_RX2 35
  258. #define MX51_DMA_REQ_EPIT2 34
  259. #define MX51_DMA_REQ_CTI2_1 33
  260. #define MX51_DMA_REQ_EMI_WR 32
  261. #define MX51_DMA_REQ_CTI2_0 31
  262. #define MX51_DMA_REQ_EMI_RD 30
  263. #define MX51_DMA_REQ_SSI1_TX1 29
  264. #define MX51_DMA_REQ_SSI1_RX1 28
  265. #define MX51_DMA_REQ_SSI1_TX2 27
  266. #define MX51_DMA_REQ_SSI1_RX2 26
  267. #define MX51_DMA_REQ_SSI2_TX1 25
  268. #define MX51_DMA_REQ_SSI2_RX1 24
  269. #define MX51_DMA_REQ_SSI2_TX2 23
  270. #define MX51_DMA_REQ_SSI2_RX2 22
  271. #define MX51_DMA_REQ_SDHC2 21
  272. #define MX51_DMA_REQ_SDHC1 20
  273. #define MX51_DMA_REQ_UART1_TX 19
  274. #define MX51_DMA_REQ_UART1_RX 18
  275. #define MX51_DMA_REQ_UART2_TX 17
  276. #define MX51_DMA_REQ_UART2_RX 16
  277. #define MX51_DMA_REQ_GPU 15
  278. #define MX51_DMA_REQ_EXTREQ1 14
  279. #define MX51_DMA_REQ_FIRI_TX 13
  280. #define MX51_DMA_REQ_FIRI_RX 12
  281. #define MX51_DMA_REQ_HS_I2C_RX 11
  282. #define MX51_DMA_REQ_HS_I2C_TX 10
  283. #define MX51_DMA_REQ_CSPI2_TX 9
  284. #define MX51_DMA_REQ_CSPI2_RX 8
  285. #define MX51_DMA_REQ_CSPI1_TX 7
  286. #define MX51_DMA_REQ_CSPI1_RX 6
  287. #define MX51_DMA_REQ_SLIM_B 5
  288. #define MX51_DMA_REQ_ATA_TX_END 4
  289. #define MX51_DMA_REQ_ATA_TX 3
  290. #define MX51_DMA_REQ_ATA_RX 2
  291. #define MX51_DMA_REQ_GPC 1
  292. #define MX51_DMA_REQ_VPU 0
  293. /*
  294. * Interrupt numbers
  295. */
  296. #define MX51_MXC_INT_BASE 0
  297. #define MX51_MXC_INT_RESV0 0
  298. #define MX51_MXC_INT_MMC_SDHC1 1
  299. #define MX51_MXC_INT_MMC_SDHC2 2
  300. #define MX51_MXC_INT_MMC_SDHC3 3
  301. #define MX51_MXC_INT_MMC_SDHC4 4
  302. #define MX51_MXC_INT_RESV5 5
  303. #define MX51_MXC_INT_SDMA 6
  304. #define MX51_MXC_INT_IOMUX 7
  305. #define MX51_MXC_INT_NFC 8
  306. #define MX51_MXC_INT_VPU 9
  307. #define MX51_MXC_INT_IPU_ERR 10
  308. #define MX51_MXC_INT_IPU_SYN 11
  309. #define MX51_MXC_INT_GPU 12
  310. #define MX51_MXC_INT_RESV13 13
  311. #define MX51_MXC_INT_USB_H1 14
  312. #define MX51_MXC_INT_EMI 15
  313. #define MX51_MXC_INT_USB_H2 16
  314. #define MX51_MXC_INT_USB_H3 17
  315. #define MX51_MXC_INT_USB_OTG 18
  316. #define MX51_MXC_INT_SAHARA_H0 19
  317. #define MX51_MXC_INT_SAHARA_H1 20
  318. #define MX51_MXC_INT_SCC_SMN 21
  319. #define MX51_MXC_INT_SCC_STZ 22
  320. #define MX51_MXC_INT_SCC_SCM 23
  321. #define MX51_MXC_INT_SRTC_NTZ 24
  322. #define MX51_MXC_INT_SRTC_TZ 25
  323. #define MX51_MXC_INT_RTIC 26
  324. #define MX51_MXC_INT_CSU 27
  325. #define MX51_MXC_INT_SLIM_B 28
  326. #define MX51_MXC_INT_SSI1 29
  327. #define MX51_MXC_INT_SSI2 30
  328. #define MX51_MXC_INT_UART1 31
  329. #define MX51_MXC_INT_UART2 32
  330. #define MX51_MXC_INT_UART3 33
  331. #define MX51_MXC_INT_RESV34 34
  332. #define MX51_MXC_INT_RESV35 35
  333. #define MX51_MXC_INT_CSPI1 36
  334. #define MX51_MXC_INT_CSPI2 37
  335. #define MX51_MXC_INT_CSPI 38
  336. #define MX51_MXC_INT_GPT 39
  337. #define MX51_MXC_INT_EPIT1 40
  338. #define MX51_MXC_INT_EPIT2 41
  339. #define MX51_MXC_INT_GPIO1_INT7 42
  340. #define MX51_MXC_INT_GPIO1_INT6 43
  341. #define MX51_MXC_INT_GPIO1_INT5 44
  342. #define MX51_MXC_INT_GPIO1_INT4 45
  343. #define MX51_MXC_INT_GPIO1_INT3 46
  344. #define MX51_MXC_INT_GPIO1_INT2 47
  345. #define MX51_MXC_INT_GPIO1_INT1 48
  346. #define MX51_MXC_INT_GPIO1_INT0 49
  347. #define MX51_MXC_INT_GPIO1_LOW 50
  348. #define MX51_MXC_INT_GPIO1_HIGH 51
  349. #define MX51_MXC_INT_GPIO2_LOW 52
  350. #define MX51_MXC_INT_GPIO2_HIGH 53
  351. #define MX51_MXC_INT_GPIO3_LOW 54
  352. #define MX51_MXC_INT_GPIO3_HIGH 55
  353. #define MX51_MXC_INT_GPIO4_LOW 56
  354. #define MX51_MXC_INT_GPIO4_HIGH 57
  355. #define MX51_MXC_INT_WDOG1 58
  356. #define MX51_MXC_INT_WDOG2 59
  357. #define MX51_MXC_INT_KPP 60
  358. #define MX51_MXC_INT_PWM1 61
  359. #define MX51_MXC_INT_I2C1 62
  360. #define MX51_MXC_INT_I2C2 63
  361. #define MX51_MXC_INT_HS_I2C 64
  362. #define MX51_MXC_INT_RESV65 65
  363. #define MX51_MXC_INT_RESV66 66
  364. #define MX51_MXC_INT_SIM_IPB 67
  365. #define MX51_MXC_INT_SIM_DAT 68
  366. #define MX51_MXC_INT_IIM 69
  367. #define MX51_MXC_INT_ATA 70
  368. #define MX51_MXC_INT_CCM1 71
  369. #define MX51_MXC_INT_CCM2 72
  370. #define MX51_MXC_INT_GPC1 73
  371. #define MX51_MXC_INT_GPC2 74
  372. #define MX51_MXC_INT_SRC 75
  373. #define MX51_MXC_INT_NM 76
  374. #define MX51_MXC_INT_PMU 77
  375. #define MX51_MXC_INT_CTI_IRQ 78
  376. #define MX51_MXC_INT_CTI1_TG0 79
  377. #define MX51_MXC_INT_CTI1_TG1 80
  378. #define MX51_MXC_INT_MCG_ERR 81
  379. #define MX51_MXC_INT_MCG_TMR 82
  380. #define MX51_MXC_INT_MCG_FUNC 83
  381. #define MX51_MXC_INT_GPU2_IRQ 84
  382. #define MX51_MXC_INT_GPU2_BUSY 85
  383. #define MX51_MXC_INT_RESV86 86
  384. #define MX51_MXC_INT_FEC 87
  385. #define MX51_MXC_INT_OWIRE 88
  386. #define MX51_MXC_INT_CTI1_TG2 89
  387. #define MX51_MXC_INT_SJC 90
  388. #define MX51_MXC_INT_SPDIF 91
  389. #define MX51_MXC_INT_TVE 92
  390. #define MX51_MXC_INT_FIRI 93
  391. #define MX51_MXC_INT_PWM2 94
  392. #define MX51_MXC_INT_SLIM_EXP 95
  393. #define MX51_MXC_INT_SSI3 96
  394. #define MX51_MXC_INT_EMI_BOOT 97
  395. #define MX51_MXC_INT_CTI1_TG3 98
  396. #define MX51_MXC_INT_SMC_RX 99
  397. #define MX51_MXC_INT_VPU_IDLE 100
  398. #define MX51_MXC_INT_EMI_NFC 101
  399. #define MX51_MXC_INT_GPU_IDLE 102
  400. /* silicon revisions specific to i.MX51 */
  401. #define MX51_CHIP_REV_1_0 0x10
  402. #define MX51_CHIP_REV_1_1 0x11
  403. #define MX51_CHIP_REV_1_2 0x12
  404. #define MX51_CHIP_REV_1_3 0x13
  405. #define MX51_CHIP_REV_2_0 0x20
  406. #define MX51_CHIP_REV_2_1 0x21
  407. #define MX51_CHIP_REV_2_2 0x22
  408. #define MX51_CHIP_REV_2_3 0x23
  409. #define MX51_CHIP_REV_3_0 0x30
  410. #define MX51_CHIP_REV_3_1 0x31
  411. #define MX51_CHIP_REV_3_2 0x32
  412. /* Mandatory defines used globally */
  413. #if !defined(__ASSEMBLY__) && !defined(__MXC_BOOT_UNCOMPRESS)
  414. extern unsigned int system_rev;
  415. static inline unsigned int mx51_revision(void)
  416. {
  417. return system_rev;
  418. }
  419. #endif
  420. #endif /* __ASM_ARCH_MXC_MX51_H__ */