pm34xx.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <plat/sram.h>
  30. #include <plat/clockdomain.h>
  31. #include <plat/powerdomain.h>
  32. #include <plat/control.h>
  33. #include <plat/serial.h>
  34. #include <plat/sdrc.h>
  35. #include <plat/prcm.h>
  36. #include <plat/gpmc.h>
  37. #include <plat/dma.h>
  38. #include <plat/dmtimer.h>
  39. #include <asm/tlbflush.h>
  40. #include "cm.h"
  41. #include "cm-regbits-34xx.h"
  42. #include "prm-regbits-34xx.h"
  43. #include "prm.h"
  44. #include "pm.h"
  45. #include "sdrc.h"
  46. /* Scratchpad offsets */
  47. #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
  48. #define OMAP343X_TABLE_VALUE_OFFSET 0x30
  49. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
  50. u32 enable_off_mode;
  51. u32 sleep_while_idle;
  52. u32 wakeup_timer_seconds;
  53. struct power_state {
  54. struct powerdomain *pwrdm;
  55. u32 next_state;
  56. #ifdef CONFIG_SUSPEND
  57. u32 saved_state;
  58. #endif
  59. struct list_head node;
  60. };
  61. static LIST_HEAD(pwrst_list);
  62. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  63. static int (*_omap_save_secure_sram)(u32 *addr);
  64. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  65. static struct powerdomain *core_pwrdm, *per_pwrdm;
  66. static struct powerdomain *cam_pwrdm;
  67. static inline void omap3_per_save_context(void)
  68. {
  69. omap_gpio_save_context();
  70. }
  71. static inline void omap3_per_restore_context(void)
  72. {
  73. omap_gpio_restore_context();
  74. }
  75. static void omap3_enable_io_chain(void)
  76. {
  77. int timeout = 0;
  78. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  79. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  80. /* Do a readback to assure write has been done */
  81. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  82. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKST) &
  83. OMAP3430_ST_IO_CHAIN)) {
  84. timeout++;
  85. if (timeout > 1000) {
  86. printk(KERN_ERR "Wake up daisy chain "
  87. "activation failed.\n");
  88. return;
  89. }
  90. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN,
  91. WKUP_MOD, PM_WKST);
  92. }
  93. }
  94. }
  95. static void omap3_disable_io_chain(void)
  96. {
  97. if (omap_rev() >= OMAP3430_REV_ES3_1)
  98. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  99. }
  100. static void omap3_core_save_context(void)
  101. {
  102. u32 control_padconf_off;
  103. /* Save the padconf registers */
  104. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  105. control_padconf_off |= START_PADCONF_SAVE;
  106. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  107. /* wait for the save to complete */
  108. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  109. & PADCONF_SAVE_DONE))
  110. udelay(1);
  111. /*
  112. * Force write last pad into memory, as this can fail in some
  113. * cases according to erratas 1.157, 1.185
  114. */
  115. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  116. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  117. /* Save the Interrupt controller context */
  118. omap_intc_save_context();
  119. /* Save the GPMC context */
  120. omap3_gpmc_save_context();
  121. /* Save the system control module context, padconf already save above*/
  122. omap3_control_save_context();
  123. omap_dma_global_context_save();
  124. }
  125. static void omap3_core_restore_context(void)
  126. {
  127. /* Restore the control module context, padconf restored by h/w */
  128. omap3_control_restore_context();
  129. /* Restore the GPMC context */
  130. omap3_gpmc_restore_context();
  131. /* Restore the interrupt controller context */
  132. omap_intc_restore_context();
  133. omap_dma_global_context_restore();
  134. }
  135. /*
  136. * FIXME: This function should be called before entering off-mode after
  137. * OMAP3 secure services have been accessed. Currently it is only called
  138. * once during boot sequence, but this works as we are not using secure
  139. * services.
  140. */
  141. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  142. {
  143. u32 ret;
  144. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  145. /*
  146. * MPU next state must be set to POWER_ON temporarily,
  147. * otherwise the WFI executed inside the ROM code
  148. * will hang the system.
  149. */
  150. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  151. ret = _omap_save_secure_sram((u32 *)
  152. __pa(omap3_secure_ram_storage));
  153. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  154. /* Following is for error tracking, it should not happen */
  155. if (ret) {
  156. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  157. ret);
  158. while (1)
  159. ;
  160. }
  161. }
  162. }
  163. /*
  164. * PRCM Interrupt Handler Helper Function
  165. *
  166. * The purpose of this function is to clear any wake-up events latched
  167. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  168. * may occur whilst attempting to clear a PM_WKST_x register and thus
  169. * set another bit in this register. A while loop is used to ensure
  170. * that any peripheral wake-up events occurring while attempting to
  171. * clear the PM_WKST_x are detected and cleared.
  172. */
  173. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  174. {
  175. u32 wkst, fclk, iclk, clken;
  176. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  177. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  178. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  179. u16 grpsel_off = (regs == 3) ?
  180. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  181. int c = 0;
  182. wkst = prm_read_mod_reg(module, wkst_off);
  183. wkst &= prm_read_mod_reg(module, grpsel_off);
  184. if (wkst) {
  185. iclk = cm_read_mod_reg(module, iclk_off);
  186. fclk = cm_read_mod_reg(module, fclk_off);
  187. while (wkst) {
  188. clken = wkst;
  189. cm_set_mod_reg_bits(clken, module, iclk_off);
  190. /*
  191. * For USBHOST, we don't know whether HOST1 or
  192. * HOST2 woke us up, so enable both f-clocks
  193. */
  194. if (module == OMAP3430ES2_USBHOST_MOD)
  195. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  196. cm_set_mod_reg_bits(clken, module, fclk_off);
  197. prm_write_mod_reg(wkst, module, wkst_off);
  198. wkst = prm_read_mod_reg(module, wkst_off);
  199. c++;
  200. }
  201. cm_write_mod_reg(iclk, module, iclk_off);
  202. cm_write_mod_reg(fclk, module, fclk_off);
  203. }
  204. return c;
  205. }
  206. static int _prcm_int_handle_wakeup(void)
  207. {
  208. int c;
  209. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  210. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  211. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  212. if (omap_rev() > OMAP3430_REV_ES1_0) {
  213. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  214. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  215. }
  216. return c;
  217. }
  218. /*
  219. * PRCM Interrupt Handler
  220. *
  221. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  222. * interrupts from the PRCM for the MPU. These bits must be cleared in
  223. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  224. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  225. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  226. * register indicates that a wake-up event is pending for the MPU and
  227. * this bit can only be cleared if the all the wake-up events latched
  228. * in the various PM_WKST_x registers have been cleared. The interrupt
  229. * handler is implemented using a do-while loop so that if a wake-up
  230. * event occurred during the processing of the prcm interrupt handler
  231. * (setting a bit in the corresponding PM_WKST_x register and thus
  232. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  233. * this would be handled.
  234. */
  235. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  236. {
  237. u32 irqstatus_mpu;
  238. int c = 0;
  239. do {
  240. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  241. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  242. if (irqstatus_mpu & (OMAP3430_WKUP_ST | OMAP3430_IO_ST)) {
  243. c = _prcm_int_handle_wakeup();
  244. /*
  245. * Is the MPU PRCM interrupt handler racing with the
  246. * IVA2 PRCM interrupt handler ?
  247. */
  248. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  249. "but no wakeup sources are marked\n");
  250. } else {
  251. /* XXX we need to expand our PRCM interrupt handler */
  252. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  253. "no code to handle it (%08x)\n", irqstatus_mpu);
  254. }
  255. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  256. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  257. } while (prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET));
  258. return IRQ_HANDLED;
  259. }
  260. static void restore_control_register(u32 val)
  261. {
  262. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  263. }
  264. /* Function to restore the table entry that was modified for enabling MMU */
  265. static void restore_table_entry(void)
  266. {
  267. u32 *scratchpad_address;
  268. u32 previous_value, control_reg_value;
  269. u32 *address;
  270. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  271. /* Get address of entry that was modified */
  272. address = (u32 *)__raw_readl(scratchpad_address +
  273. OMAP343X_TABLE_ADDRESS_OFFSET);
  274. /* Get the previous value which needs to be restored */
  275. previous_value = __raw_readl(scratchpad_address +
  276. OMAP343X_TABLE_VALUE_OFFSET);
  277. address = __va(address);
  278. *address = previous_value;
  279. flush_tlb_all();
  280. control_reg_value = __raw_readl(scratchpad_address
  281. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  282. /* This will enable caches and prediction */
  283. restore_control_register(control_reg_value);
  284. }
  285. void omap_sram_idle(void)
  286. {
  287. /* Variable to tell what needs to be saved and restored
  288. * in omap_sram_idle*/
  289. /* save_state = 0 => Nothing to save and restored */
  290. /* save_state = 1 => Only L1 and logic lost */
  291. /* save_state = 2 => Only L2 lost */
  292. /* save_state = 3 => L1, L2 and logic lost */
  293. int save_state = 0;
  294. int mpu_next_state = PWRDM_POWER_ON;
  295. int per_next_state = PWRDM_POWER_ON;
  296. int core_next_state = PWRDM_POWER_ON;
  297. int core_prev_state, per_prev_state;
  298. u32 sdrc_pwr = 0;
  299. int per_state_modified = 0;
  300. if (!_omap_sram_idle)
  301. return;
  302. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  303. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  304. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  305. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  306. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  307. switch (mpu_next_state) {
  308. case PWRDM_POWER_ON:
  309. case PWRDM_POWER_RET:
  310. /* No need to save context */
  311. save_state = 0;
  312. break;
  313. case PWRDM_POWER_OFF:
  314. save_state = 3;
  315. break;
  316. default:
  317. /* Invalid state */
  318. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  319. return;
  320. }
  321. pwrdm_pre_transition();
  322. /* NEON control */
  323. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  324. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  325. /* PER */
  326. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  327. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  328. if (per_next_state < PWRDM_POWER_ON) {
  329. omap_uart_prepare_idle(2);
  330. omap2_gpio_prepare_for_retention();
  331. if (per_next_state == PWRDM_POWER_OFF) {
  332. if (core_next_state == PWRDM_POWER_ON) {
  333. per_next_state = PWRDM_POWER_RET;
  334. pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
  335. per_state_modified = 1;
  336. } else
  337. omap3_per_save_context();
  338. }
  339. }
  340. if (pwrdm_read_pwrst(cam_pwrdm) == PWRDM_POWER_ON)
  341. omap2_clkdm_deny_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  342. /* CORE */
  343. if (core_next_state < PWRDM_POWER_ON) {
  344. omap_uart_prepare_idle(0);
  345. omap_uart_prepare_idle(1);
  346. if (core_next_state == PWRDM_POWER_OFF) {
  347. omap3_core_save_context();
  348. omap3_prcm_save_context();
  349. }
  350. /* Enable IO-PAD and IO-CHAIN wakeups */
  351. prm_set_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  352. omap3_enable_io_chain();
  353. }
  354. omap3_intc_prepare_idle();
  355. /*
  356. * On EMU/HS devices ROM code restores a SRDC value
  357. * from scratchpad which has automatic self refresh on timeout
  358. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  359. * Hence store/restore the SDRC_POWER register here.
  360. */
  361. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  362. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  363. core_next_state == PWRDM_POWER_OFF)
  364. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  365. /*
  366. * omap3_arm_context is the location where ARM registers
  367. * get saved. The restore path then reads from this
  368. * location and restores them back.
  369. */
  370. _omap_sram_idle(omap3_arm_context, save_state);
  371. cpu_init();
  372. /* Restore normal SDRC POWER settings */
  373. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  374. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  375. core_next_state == PWRDM_POWER_OFF)
  376. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  377. /* Restore table entry modified during MMU restoration */
  378. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  379. restore_table_entry();
  380. /* CORE */
  381. if (core_next_state < PWRDM_POWER_ON) {
  382. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  383. if (core_prev_state == PWRDM_POWER_OFF) {
  384. omap3_core_restore_context();
  385. omap3_prcm_restore_context();
  386. omap3_sram_restore_context();
  387. omap2_sms_restore_context();
  388. }
  389. omap_uart_resume_idle(0);
  390. omap_uart_resume_idle(1);
  391. if (core_next_state == PWRDM_POWER_OFF)
  392. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF,
  393. OMAP3430_GR_MOD,
  394. OMAP3_PRM_VOLTCTRL_OFFSET);
  395. }
  396. omap3_intc_resume_idle();
  397. /* PER */
  398. if (per_next_state < PWRDM_POWER_ON) {
  399. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  400. if (per_prev_state == PWRDM_POWER_OFF)
  401. omap3_per_restore_context();
  402. omap2_gpio_resume_after_retention();
  403. omap_uart_resume_idle(2);
  404. if (per_state_modified)
  405. pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
  406. }
  407. /* Disable IO-PAD and IO-CHAIN wakeup */
  408. if (core_next_state < PWRDM_POWER_ON) {
  409. prm_clear_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  410. omap3_disable_io_chain();
  411. }
  412. pwrdm_post_transition();
  413. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  414. }
  415. int omap3_can_sleep(void)
  416. {
  417. if (!sleep_while_idle)
  418. return 0;
  419. if (!omap_uart_can_sleep())
  420. return 0;
  421. return 1;
  422. }
  423. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  424. * RET are supported. Function is assuming that clkdm doesn't have
  425. * hw_sup mode enabled. */
  426. int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  427. {
  428. u32 cur_state;
  429. int sleep_switch = 0;
  430. int ret = 0;
  431. if (pwrdm == NULL || IS_ERR(pwrdm))
  432. return -EINVAL;
  433. while (!(pwrdm->pwrsts & (1 << state))) {
  434. if (state == PWRDM_POWER_OFF)
  435. return ret;
  436. state--;
  437. }
  438. cur_state = pwrdm_read_next_pwrst(pwrdm);
  439. if (cur_state == state)
  440. return ret;
  441. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  442. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  443. sleep_switch = 1;
  444. pwrdm_wait_transition(pwrdm);
  445. }
  446. ret = pwrdm_set_next_pwrst(pwrdm, state);
  447. if (ret) {
  448. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  449. pwrdm->name);
  450. goto err;
  451. }
  452. if (sleep_switch) {
  453. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  454. pwrdm_wait_transition(pwrdm);
  455. pwrdm_state_switch(pwrdm);
  456. }
  457. err:
  458. return ret;
  459. }
  460. static void omap3_pm_idle(void)
  461. {
  462. local_irq_disable();
  463. local_fiq_disable();
  464. if (!omap3_can_sleep())
  465. goto out;
  466. if (omap_irq_pending() || need_resched())
  467. goto out;
  468. omap_sram_idle();
  469. out:
  470. local_fiq_enable();
  471. local_irq_enable();
  472. }
  473. #ifdef CONFIG_SUSPEND
  474. static suspend_state_t suspend_state;
  475. static void omap2_pm_wakeup_on_timer(u32 seconds)
  476. {
  477. u32 tick_rate, cycles;
  478. if (!seconds)
  479. return;
  480. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  481. cycles = tick_rate * seconds;
  482. omap_dm_timer_stop(gptimer_wakeup);
  483. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  484. pr_info("PM: Resume timer in %d secs (%d ticks at %d ticks/sec.)\n",
  485. seconds, cycles, tick_rate);
  486. }
  487. static int omap3_pm_prepare(void)
  488. {
  489. disable_hlt();
  490. return 0;
  491. }
  492. static int omap3_pm_suspend(void)
  493. {
  494. struct power_state *pwrst;
  495. int state, ret = 0;
  496. if (wakeup_timer_seconds)
  497. omap2_pm_wakeup_on_timer(wakeup_timer_seconds);
  498. /* Read current next_pwrsts */
  499. list_for_each_entry(pwrst, &pwrst_list, node)
  500. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  501. /* Set ones wanted by suspend */
  502. list_for_each_entry(pwrst, &pwrst_list, node) {
  503. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  504. goto restore;
  505. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  506. goto restore;
  507. }
  508. omap_uart_prepare_suspend();
  509. omap3_intc_suspend();
  510. omap_sram_idle();
  511. restore:
  512. /* Restore next_pwrsts */
  513. list_for_each_entry(pwrst, &pwrst_list, node) {
  514. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  515. if (state > pwrst->next_state) {
  516. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  517. "target state %d\n",
  518. pwrst->pwrdm->name, pwrst->next_state);
  519. ret = -1;
  520. }
  521. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  522. }
  523. if (ret)
  524. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  525. else
  526. printk(KERN_INFO "Successfully put all powerdomains "
  527. "to target state\n");
  528. return ret;
  529. }
  530. static int omap3_pm_enter(suspend_state_t unused)
  531. {
  532. int ret = 0;
  533. switch (suspend_state) {
  534. case PM_SUSPEND_STANDBY:
  535. case PM_SUSPEND_MEM:
  536. ret = omap3_pm_suspend();
  537. break;
  538. default:
  539. ret = -EINVAL;
  540. }
  541. return ret;
  542. }
  543. static void omap3_pm_finish(void)
  544. {
  545. enable_hlt();
  546. }
  547. /* Hooks to enable / disable UART interrupts during suspend */
  548. static int omap3_pm_begin(suspend_state_t state)
  549. {
  550. suspend_state = state;
  551. omap_uart_enable_irqs(0);
  552. return 0;
  553. }
  554. static void omap3_pm_end(void)
  555. {
  556. suspend_state = PM_SUSPEND_ON;
  557. omap_uart_enable_irqs(1);
  558. return;
  559. }
  560. static struct platform_suspend_ops omap_pm_ops = {
  561. .begin = omap3_pm_begin,
  562. .end = omap3_pm_end,
  563. .prepare = omap3_pm_prepare,
  564. .enter = omap3_pm_enter,
  565. .finish = omap3_pm_finish,
  566. .valid = suspend_valid_only_mem,
  567. };
  568. #endif /* CONFIG_SUSPEND */
  569. /**
  570. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  571. * retention
  572. *
  573. * In cases where IVA2 is activated by bootcode, it may prevent
  574. * full-chip retention or off-mode because it is not idle. This
  575. * function forces the IVA2 into idle state so it can go
  576. * into retention/off and thus allow full-chip retention/off.
  577. *
  578. **/
  579. static void __init omap3_iva_idle(void)
  580. {
  581. /* ensure IVA2 clock is disabled */
  582. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  583. /* if no clock activity, nothing else to do */
  584. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  585. OMAP3430_CLKACTIVITY_IVA2_MASK))
  586. return;
  587. /* Reset IVA2 */
  588. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  589. OMAP3430_RST2_IVA2 |
  590. OMAP3430_RST3_IVA2,
  591. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  592. /* Enable IVA2 clock */
  593. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  594. OMAP3430_IVA2_MOD, CM_FCLKEN);
  595. /* Set IVA2 boot mode to 'idle' */
  596. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  597. OMAP343X_CONTROL_IVA2_BOOTMOD);
  598. /* Un-reset IVA2 */
  599. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  600. /* Disable IVA2 clock */
  601. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  602. /* Reset IVA2 */
  603. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  604. OMAP3430_RST2_IVA2 |
  605. OMAP3430_RST3_IVA2,
  606. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  607. }
  608. static void __init omap3_d2d_idle(void)
  609. {
  610. u16 mask, padconf;
  611. /* In a stand alone OMAP3430 where there is not a stacked
  612. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  613. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  614. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  615. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  616. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  617. padconf |= mask;
  618. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  619. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  620. padconf |= mask;
  621. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  622. /* reset modem */
  623. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON |
  624. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST,
  625. CORE_MOD, OMAP2_RM_RSTCTRL);
  626. prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  627. }
  628. static void __init prcm_setup_regs(void)
  629. {
  630. /* XXX Reset all wkdeps. This should be done when initializing
  631. * powerdomains */
  632. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  633. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  634. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  635. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  636. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  637. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  638. if (omap_rev() > OMAP3430_REV_ES1_0) {
  639. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  640. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  641. } else
  642. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  643. /*
  644. * Enable interface clock autoidle for all modules.
  645. * Note that in the long run this should be done by clockfw
  646. */
  647. cm_write_mod_reg(
  648. OMAP3430_AUTO_MODEM |
  649. OMAP3430ES2_AUTO_MMC3 |
  650. OMAP3430ES2_AUTO_ICR |
  651. OMAP3430_AUTO_AES2 |
  652. OMAP3430_AUTO_SHA12 |
  653. OMAP3430_AUTO_DES2 |
  654. OMAP3430_AUTO_MMC2 |
  655. OMAP3430_AUTO_MMC1 |
  656. OMAP3430_AUTO_MSPRO |
  657. OMAP3430_AUTO_HDQ |
  658. OMAP3430_AUTO_MCSPI4 |
  659. OMAP3430_AUTO_MCSPI3 |
  660. OMAP3430_AUTO_MCSPI2 |
  661. OMAP3430_AUTO_MCSPI1 |
  662. OMAP3430_AUTO_I2C3 |
  663. OMAP3430_AUTO_I2C2 |
  664. OMAP3430_AUTO_I2C1 |
  665. OMAP3430_AUTO_UART2 |
  666. OMAP3430_AUTO_UART1 |
  667. OMAP3430_AUTO_GPT11 |
  668. OMAP3430_AUTO_GPT10 |
  669. OMAP3430_AUTO_MCBSP5 |
  670. OMAP3430_AUTO_MCBSP1 |
  671. OMAP3430ES1_AUTO_FAC | /* This is es1 only */
  672. OMAP3430_AUTO_MAILBOXES |
  673. OMAP3430_AUTO_OMAPCTRL |
  674. OMAP3430ES1_AUTO_FSHOSTUSB |
  675. OMAP3430_AUTO_HSOTGUSB |
  676. OMAP3430_AUTO_SAD2D |
  677. OMAP3430_AUTO_SSI,
  678. CORE_MOD, CM_AUTOIDLE1);
  679. cm_write_mod_reg(
  680. OMAP3430_AUTO_PKA |
  681. OMAP3430_AUTO_AES1 |
  682. OMAP3430_AUTO_RNG |
  683. OMAP3430_AUTO_SHA11 |
  684. OMAP3430_AUTO_DES1,
  685. CORE_MOD, CM_AUTOIDLE2);
  686. if (omap_rev() > OMAP3430_REV_ES1_0) {
  687. cm_write_mod_reg(
  688. OMAP3430_AUTO_MAD2D |
  689. OMAP3430ES2_AUTO_USBTLL,
  690. CORE_MOD, CM_AUTOIDLE3);
  691. }
  692. cm_write_mod_reg(
  693. OMAP3430_AUTO_WDT2 |
  694. OMAP3430_AUTO_WDT1 |
  695. OMAP3430_AUTO_GPIO1 |
  696. OMAP3430_AUTO_32KSYNC |
  697. OMAP3430_AUTO_GPT12 |
  698. OMAP3430_AUTO_GPT1 ,
  699. WKUP_MOD, CM_AUTOIDLE);
  700. cm_write_mod_reg(
  701. OMAP3430_AUTO_DSS,
  702. OMAP3430_DSS_MOD,
  703. CM_AUTOIDLE);
  704. cm_write_mod_reg(
  705. OMAP3430_AUTO_CAM,
  706. OMAP3430_CAM_MOD,
  707. CM_AUTOIDLE);
  708. cm_write_mod_reg(
  709. OMAP3430_AUTO_GPIO6 |
  710. OMAP3430_AUTO_GPIO5 |
  711. OMAP3430_AUTO_GPIO4 |
  712. OMAP3430_AUTO_GPIO3 |
  713. OMAP3430_AUTO_GPIO2 |
  714. OMAP3430_AUTO_WDT3 |
  715. OMAP3430_AUTO_UART3 |
  716. OMAP3430_AUTO_GPT9 |
  717. OMAP3430_AUTO_GPT8 |
  718. OMAP3430_AUTO_GPT7 |
  719. OMAP3430_AUTO_GPT6 |
  720. OMAP3430_AUTO_GPT5 |
  721. OMAP3430_AUTO_GPT4 |
  722. OMAP3430_AUTO_GPT3 |
  723. OMAP3430_AUTO_GPT2 |
  724. OMAP3430_AUTO_MCBSP4 |
  725. OMAP3430_AUTO_MCBSP3 |
  726. OMAP3430_AUTO_MCBSP2,
  727. OMAP3430_PER_MOD,
  728. CM_AUTOIDLE);
  729. if (omap_rev() > OMAP3430_REV_ES1_0) {
  730. cm_write_mod_reg(
  731. OMAP3430ES2_AUTO_USBHOST,
  732. OMAP3430ES2_USBHOST_MOD,
  733. CM_AUTOIDLE);
  734. }
  735. omap_ctrl_writel(OMAP3430_AUTOIDLE, OMAP2_CONTROL_SYSCONFIG);
  736. /*
  737. * Set all plls to autoidle. This is needed until autoidle is
  738. * enabled by clockfw
  739. */
  740. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  741. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  742. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  743. MPU_MOD,
  744. CM_AUTOIDLE2);
  745. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  746. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  747. PLL_MOD,
  748. CM_AUTOIDLE);
  749. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  750. PLL_MOD,
  751. CM_AUTOIDLE2);
  752. /*
  753. * Enable control of expternal oscillator through
  754. * sys_clkreq. In the long run clock framework should
  755. * take care of this.
  756. */
  757. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  758. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  759. OMAP3430_GR_MOD,
  760. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  761. /* setup wakup source */
  762. prm_write_mod_reg(OMAP3430_EN_IO | OMAP3430_EN_GPIO1 |
  763. OMAP3430_EN_GPT1 | OMAP3430_EN_GPT12,
  764. WKUP_MOD, PM_WKEN);
  765. /* No need to write EN_IO, that is always enabled */
  766. prm_write_mod_reg(OMAP3430_EN_GPIO1 | OMAP3430_EN_GPT1 |
  767. OMAP3430_EN_GPT12,
  768. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  769. /* For some reason IO doesn't generate wakeup event even if
  770. * it is selected to mpu wakeup goup */
  771. prm_write_mod_reg(OMAP3430_IO_EN | OMAP3430_WKUP_EN,
  772. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  773. /* Enable PM_WKEN to support DSS LPR */
  774. prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS,
  775. OMAP3430_DSS_MOD, PM_WKEN);
  776. /* Enable wakeups in PER */
  777. prm_write_mod_reg(OMAP3430_EN_GPIO2 | OMAP3430_EN_GPIO3 |
  778. OMAP3430_EN_GPIO4 | OMAP3430_EN_GPIO5 |
  779. OMAP3430_EN_GPIO6 | OMAP3430_EN_UART3 |
  780. OMAP3430_EN_MCBSP2 | OMAP3430_EN_MCBSP3 |
  781. OMAP3430_EN_MCBSP4,
  782. OMAP3430_PER_MOD, PM_WKEN);
  783. /* and allow them to wake up MPU */
  784. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2 | OMAP3430_EN_GPIO3 |
  785. OMAP3430_GRPSEL_GPIO4 | OMAP3430_EN_GPIO5 |
  786. OMAP3430_GRPSEL_GPIO6 | OMAP3430_EN_UART3 |
  787. OMAP3430_EN_MCBSP2 | OMAP3430_EN_MCBSP3 |
  788. OMAP3430_EN_MCBSP4,
  789. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  790. /* Don't attach IVA interrupts */
  791. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  792. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  793. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  794. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  795. /* Clear any pending 'reset' flags */
  796. prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  797. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  798. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  799. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  800. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  801. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  802. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  803. /* Clear any pending PRCM interrupts */
  804. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  805. omap3_iva_idle();
  806. omap3_d2d_idle();
  807. }
  808. void omap3_pm_off_mode_enable(int enable)
  809. {
  810. struct power_state *pwrst;
  811. u32 state;
  812. if (enable)
  813. state = PWRDM_POWER_OFF;
  814. else
  815. state = PWRDM_POWER_RET;
  816. #ifdef CONFIG_CPU_IDLE
  817. omap3_cpuidle_update_states();
  818. #endif
  819. list_for_each_entry(pwrst, &pwrst_list, node) {
  820. pwrst->next_state = state;
  821. set_pwrdm_state(pwrst->pwrdm, state);
  822. }
  823. }
  824. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  825. {
  826. struct power_state *pwrst;
  827. list_for_each_entry(pwrst, &pwrst_list, node) {
  828. if (pwrst->pwrdm == pwrdm)
  829. return pwrst->next_state;
  830. }
  831. return -EINVAL;
  832. }
  833. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  834. {
  835. struct power_state *pwrst;
  836. list_for_each_entry(pwrst, &pwrst_list, node) {
  837. if (pwrst->pwrdm == pwrdm) {
  838. pwrst->next_state = state;
  839. return 0;
  840. }
  841. }
  842. return -EINVAL;
  843. }
  844. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  845. {
  846. struct power_state *pwrst;
  847. if (!pwrdm->pwrsts)
  848. return 0;
  849. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  850. if (!pwrst)
  851. return -ENOMEM;
  852. pwrst->pwrdm = pwrdm;
  853. pwrst->next_state = PWRDM_POWER_RET;
  854. list_add(&pwrst->node, &pwrst_list);
  855. if (pwrdm_has_hdwr_sar(pwrdm))
  856. pwrdm_enable_hdwr_sar(pwrdm);
  857. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  858. }
  859. /*
  860. * Enable hw supervised mode for all clockdomains if it's
  861. * supported. Initiate sleep transition for other clockdomains, if
  862. * they are not used
  863. */
  864. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  865. {
  866. clkdm_clear_all_wkdeps(clkdm);
  867. clkdm_clear_all_sleepdeps(clkdm);
  868. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  869. omap2_clkdm_allow_idle(clkdm);
  870. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  871. atomic_read(&clkdm->usecount) == 0)
  872. omap2_clkdm_sleep(clkdm);
  873. return 0;
  874. }
  875. void omap_push_sram_idle(void)
  876. {
  877. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  878. omap34xx_cpu_suspend_sz);
  879. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  880. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  881. save_secure_ram_context_sz);
  882. }
  883. static int __init omap3_pm_init(void)
  884. {
  885. struct power_state *pwrst, *tmp;
  886. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  887. int ret;
  888. if (!cpu_is_omap34xx())
  889. return -ENODEV;
  890. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  891. /* XXX prcm_setup_regs needs to be before enabling hw
  892. * supervised mode for powerdomains */
  893. prcm_setup_regs();
  894. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  895. (irq_handler_t)prcm_interrupt_handler,
  896. IRQF_DISABLED, "prcm", NULL);
  897. if (ret) {
  898. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  899. INT_34XX_PRCM_MPU_IRQ);
  900. goto err1;
  901. }
  902. ret = pwrdm_for_each(pwrdms_setup, NULL);
  903. if (ret) {
  904. printk(KERN_ERR "Failed to setup powerdomains\n");
  905. goto err2;
  906. }
  907. (void) clkdm_for_each(clkdms_setup, NULL);
  908. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  909. if (mpu_pwrdm == NULL) {
  910. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  911. goto err2;
  912. }
  913. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  914. per_pwrdm = pwrdm_lookup("per_pwrdm");
  915. core_pwrdm = pwrdm_lookup("core_pwrdm");
  916. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  917. neon_clkdm = clkdm_lookup("neon_clkdm");
  918. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  919. per_clkdm = clkdm_lookup("per_clkdm");
  920. core_clkdm = clkdm_lookup("core_clkdm");
  921. omap_push_sram_idle();
  922. #ifdef CONFIG_SUSPEND
  923. suspend_set_ops(&omap_pm_ops);
  924. #endif /* CONFIG_SUSPEND */
  925. pm_idle = omap3_pm_idle;
  926. omap3_idle_init();
  927. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  928. /*
  929. * REVISIT: This wkdep is only necessary when GPIO2-6 are enabled for
  930. * IO-pad wakeup. Otherwise it will unnecessarily waste power
  931. * waking up PER with every CORE wakeup - see
  932. * http://marc.info/?l=linux-omap&m=121852150710062&w=2
  933. */
  934. clkdm_add_wkdep(per_clkdm, core_clkdm);
  935. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  936. omap3_secure_ram_storage =
  937. kmalloc(0x803F, GFP_KERNEL);
  938. if (!omap3_secure_ram_storage)
  939. printk(KERN_ERR "Memory allocation failed when"
  940. "allocating for secure sram context\n");
  941. local_irq_disable();
  942. local_fiq_disable();
  943. omap_dma_global_context_save();
  944. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  945. omap_dma_global_context_restore();
  946. local_irq_enable();
  947. local_fiq_enable();
  948. }
  949. omap3_save_scratchpad_contents();
  950. err1:
  951. return ret;
  952. err2:
  953. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  954. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  955. list_del(&pwrst->node);
  956. kfree(pwrst);
  957. }
  958. return ret;
  959. }
  960. late_initcall(omap3_pm_init);