clock-mx51.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <asm/clkdev.h>
  17. #include <mach/hardware.h>
  18. #include <mach/common.h>
  19. #include <mach/clock.h>
  20. #include "crm_regs.h"
  21. /* External clock values passed-in by the board code */
  22. static unsigned long external_high_reference, external_low_reference;
  23. static unsigned long oscillator_reference, ckih2_reference;
  24. static struct clk osc_clk;
  25. static struct clk pll1_main_clk;
  26. static struct clk pll1_sw_clk;
  27. static struct clk pll2_sw_clk;
  28. static struct clk pll3_sw_clk;
  29. static struct clk lp_apm_clk;
  30. static struct clk periph_apm_clk;
  31. static struct clk ahb_clk;
  32. static struct clk ipg_clk;
  33. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  34. static int _clk_ccgr_enable(struct clk *clk)
  35. {
  36. u32 reg;
  37. reg = __raw_readl(clk->enable_reg);
  38. reg |= MXC_CCM_CCGRx_MOD_ON << clk->enable_shift;
  39. __raw_writel(reg, clk->enable_reg);
  40. return 0;
  41. }
  42. static void _clk_ccgr_disable(struct clk *clk)
  43. {
  44. u32 reg;
  45. reg = __raw_readl(clk->enable_reg);
  46. reg &= ~(MXC_CCM_CCGRx_MOD_OFF << clk->enable_shift);
  47. __raw_writel(reg, clk->enable_reg);
  48. }
  49. static void _clk_ccgr_disable_inwait(struct clk *clk)
  50. {
  51. u32 reg;
  52. reg = __raw_readl(clk->enable_reg);
  53. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  54. reg |= MXC_CCM_CCGRx_MOD_IDLE << clk->enable_shift;
  55. __raw_writel(reg, clk->enable_reg);
  56. }
  57. /*
  58. * For the 4-to-1 muxed input clock
  59. */
  60. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  61. struct clk *m1, struct clk *m2, struct clk *m3)
  62. {
  63. if (parent == m0)
  64. return 0;
  65. else if (parent == m1)
  66. return 1;
  67. else if (parent == m2)
  68. return 2;
  69. else if (parent == m3)
  70. return 3;
  71. else
  72. BUG();
  73. return -EINVAL;
  74. }
  75. static inline void __iomem *_get_pll_base(struct clk *pll)
  76. {
  77. if (pll == &pll1_main_clk)
  78. return MX51_DPLL1_BASE;
  79. else if (pll == &pll2_sw_clk)
  80. return MX51_DPLL2_BASE;
  81. else if (pll == &pll3_sw_clk)
  82. return MX51_DPLL3_BASE;
  83. else
  84. BUG();
  85. return NULL;
  86. }
  87. static unsigned long clk_pll_get_rate(struct clk *clk)
  88. {
  89. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  90. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  91. void __iomem *pllbase;
  92. s64 temp;
  93. unsigned long parent_rate;
  94. parent_rate = clk_get_rate(clk->parent);
  95. pllbase = _get_pll_base(clk);
  96. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  97. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  98. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  99. if (pll_hfsm == 0) {
  100. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  101. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  102. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  103. } else {
  104. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  105. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  106. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  107. }
  108. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  109. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  110. mfi = (mfi <= 5) ? 5 : mfi;
  111. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  112. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  113. /* Sign extend to 32-bits */
  114. if (mfn >= 0x04000000) {
  115. mfn |= 0xFC000000;
  116. mfn_abs = -mfn;
  117. }
  118. ref_clk = 2 * parent_rate;
  119. if (dbl != 0)
  120. ref_clk *= 2;
  121. ref_clk /= (pdf + 1);
  122. temp = (u64) ref_clk * mfn_abs;
  123. do_div(temp, mfd + 1);
  124. if (mfn < 0)
  125. temp = -temp;
  126. temp = (ref_clk * mfi) + temp;
  127. return temp;
  128. }
  129. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  130. {
  131. u32 reg;
  132. void __iomem *pllbase;
  133. long mfi, pdf, mfn, mfd = 999999;
  134. s64 temp64;
  135. unsigned long quad_parent_rate;
  136. unsigned long pll_hfsm, dp_ctl;
  137. unsigned long parent_rate;
  138. parent_rate = clk_get_rate(clk->parent);
  139. pllbase = _get_pll_base(clk);
  140. quad_parent_rate = 4 * parent_rate;
  141. pdf = mfi = -1;
  142. while (++pdf < 16 && mfi < 5)
  143. mfi = rate * (pdf+1) / quad_parent_rate;
  144. if (mfi > 15)
  145. return -EINVAL;
  146. pdf--;
  147. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  148. do_div(temp64, quad_parent_rate/1000000);
  149. mfn = (long)temp64;
  150. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  151. /* use dpdck0_2 */
  152. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  153. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  154. if (pll_hfsm == 0) {
  155. reg = mfi << 4 | pdf;
  156. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  157. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  158. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  159. } else {
  160. reg = mfi << 4 | pdf;
  161. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  162. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  163. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  164. }
  165. return 0;
  166. }
  167. static int _clk_pll_enable(struct clk *clk)
  168. {
  169. u32 reg;
  170. void __iomem *pllbase;
  171. int i = 0;
  172. pllbase = _get_pll_base(clk);
  173. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  174. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  175. /* Wait for lock */
  176. do {
  177. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  178. if (reg & MXC_PLL_DP_CTL_LRF)
  179. break;
  180. udelay(1);
  181. } while (++i < MAX_DPLL_WAIT_TRIES);
  182. if (i == MAX_DPLL_WAIT_TRIES) {
  183. pr_err("MX5: pll locking failed\n");
  184. return -EINVAL;
  185. }
  186. return 0;
  187. }
  188. static void _clk_pll_disable(struct clk *clk)
  189. {
  190. u32 reg;
  191. void __iomem *pllbase;
  192. pllbase = _get_pll_base(clk);
  193. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  194. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  195. }
  196. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  197. {
  198. u32 reg, step;
  199. reg = __raw_readl(MXC_CCM_CCSR);
  200. /* When switching from pll_main_clk to a bypass clock, first select a
  201. * multiplexed clock in 'step_sel', then shift the glitchless mux
  202. * 'pll1_sw_clk_sel'.
  203. *
  204. * When switching back, do it in reverse order
  205. */
  206. if (parent == &pll1_main_clk) {
  207. /* Switch to pll1_main_clk */
  208. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  209. __raw_writel(reg, MXC_CCM_CCSR);
  210. /* step_clk mux switched to lp_apm, to save power. */
  211. reg = __raw_readl(MXC_CCM_CCSR);
  212. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  213. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  214. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  215. } else {
  216. if (parent == &lp_apm_clk) {
  217. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  218. } else if (parent == &pll2_sw_clk) {
  219. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  220. } else if (parent == &pll3_sw_clk) {
  221. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  222. } else
  223. return -EINVAL;
  224. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  225. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  226. __raw_writel(reg, MXC_CCM_CCSR);
  227. /* Switch to step_clk */
  228. reg = __raw_readl(MXC_CCM_CCSR);
  229. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  230. }
  231. __raw_writel(reg, MXC_CCM_CCSR);
  232. return 0;
  233. }
  234. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  235. {
  236. u32 reg, div;
  237. unsigned long parent_rate;
  238. parent_rate = clk_get_rate(clk->parent);
  239. reg = __raw_readl(MXC_CCM_CCSR);
  240. if (clk->parent == &pll2_sw_clk) {
  241. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  242. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  243. } else if (clk->parent == &pll3_sw_clk) {
  244. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  245. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  246. } else
  247. div = 1;
  248. return parent_rate / div;
  249. }
  250. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  251. {
  252. u32 reg;
  253. reg = __raw_readl(MXC_CCM_CCSR);
  254. if (parent == &pll2_sw_clk)
  255. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  256. else
  257. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  258. __raw_writel(reg, MXC_CCM_CCSR);
  259. return 0;
  260. }
  261. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  262. {
  263. u32 reg;
  264. if (parent == &osc_clk)
  265. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  266. else
  267. return -EINVAL;
  268. __raw_writel(reg, MXC_CCM_CCSR);
  269. return 0;
  270. }
  271. static unsigned long clk_arm_get_rate(struct clk *clk)
  272. {
  273. u32 cacrr, div;
  274. unsigned long parent_rate;
  275. parent_rate = clk_get_rate(clk->parent);
  276. cacrr = __raw_readl(MXC_CCM_CACRR);
  277. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  278. return parent_rate / div;
  279. }
  280. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  281. {
  282. u32 reg, mux;
  283. int i = 0;
  284. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  285. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  286. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  287. __raw_writel(reg, MXC_CCM_CBCMR);
  288. /* Wait for lock */
  289. do {
  290. reg = __raw_readl(MXC_CCM_CDHIPR);
  291. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  292. break;
  293. udelay(1);
  294. } while (++i < MAX_DPLL_WAIT_TRIES);
  295. if (i == MAX_DPLL_WAIT_TRIES) {
  296. pr_err("MX5: Set parent for periph_apm clock failed\n");
  297. return -EINVAL;
  298. }
  299. return 0;
  300. }
  301. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  302. {
  303. u32 reg;
  304. reg = __raw_readl(MXC_CCM_CBCDR);
  305. if (parent == &pll2_sw_clk)
  306. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  307. else if (parent == &periph_apm_clk)
  308. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  309. else
  310. return -EINVAL;
  311. __raw_writel(reg, MXC_CCM_CBCDR);
  312. return 0;
  313. }
  314. static struct clk main_bus_clk = {
  315. .parent = &pll2_sw_clk,
  316. .set_parent = _clk_main_bus_set_parent,
  317. };
  318. static unsigned long clk_ahb_get_rate(struct clk *clk)
  319. {
  320. u32 reg, div;
  321. unsigned long parent_rate;
  322. parent_rate = clk_get_rate(clk->parent);
  323. reg = __raw_readl(MXC_CCM_CBCDR);
  324. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  325. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  326. return parent_rate / div;
  327. }
  328. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  329. {
  330. u32 reg, div;
  331. unsigned long parent_rate;
  332. int i = 0;
  333. parent_rate = clk_get_rate(clk->parent);
  334. div = parent_rate / rate;
  335. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  336. return -EINVAL;
  337. reg = __raw_readl(MXC_CCM_CBCDR);
  338. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  339. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  340. __raw_writel(reg, MXC_CCM_CBCDR);
  341. /* Wait for lock */
  342. do {
  343. reg = __raw_readl(MXC_CCM_CDHIPR);
  344. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  345. break;
  346. udelay(1);
  347. } while (++i < MAX_DPLL_WAIT_TRIES);
  348. if (i == MAX_DPLL_WAIT_TRIES) {
  349. pr_err("MX5: clk_ahb_set_rate failed\n");
  350. return -EINVAL;
  351. }
  352. return 0;
  353. }
  354. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  355. unsigned long rate)
  356. {
  357. u32 div;
  358. unsigned long parent_rate;
  359. parent_rate = clk_get_rate(clk->parent);
  360. div = parent_rate / rate;
  361. if (div > 8)
  362. div = 8;
  363. else if (div == 0)
  364. div++;
  365. return parent_rate / div;
  366. }
  367. static int _clk_max_enable(struct clk *clk)
  368. {
  369. u32 reg;
  370. _clk_ccgr_enable(clk);
  371. /* Handshake with MAX when LPM is entered. */
  372. reg = __raw_readl(MXC_CCM_CLPCR);
  373. reg &= ~MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  374. __raw_writel(reg, MXC_CCM_CLPCR);
  375. return 0;
  376. }
  377. static void _clk_max_disable(struct clk *clk)
  378. {
  379. u32 reg;
  380. _clk_ccgr_disable_inwait(clk);
  381. /* No Handshake with MAX when LPM is entered as its disabled. */
  382. reg = __raw_readl(MXC_CCM_CLPCR);
  383. reg |= MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  384. __raw_writel(reg, MXC_CCM_CLPCR);
  385. }
  386. static unsigned long clk_ipg_get_rate(struct clk *clk)
  387. {
  388. u32 reg, div;
  389. unsigned long parent_rate;
  390. parent_rate = clk_get_rate(clk->parent);
  391. reg = __raw_readl(MXC_CCM_CBCDR);
  392. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  393. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  394. return parent_rate / div;
  395. }
  396. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  397. {
  398. u32 reg, prediv1, prediv2, podf;
  399. unsigned long parent_rate;
  400. parent_rate = clk_get_rate(clk->parent);
  401. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  402. /* the main_bus_clk is the one before the DVFS engine */
  403. reg = __raw_readl(MXC_CCM_CBCDR);
  404. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  405. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  406. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  407. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  408. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  409. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  410. return parent_rate / (prediv1 * prediv2 * podf);
  411. } else if (clk->parent == &ipg_clk)
  412. return parent_rate;
  413. else
  414. BUG();
  415. }
  416. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  417. {
  418. u32 reg;
  419. reg = __raw_readl(MXC_CCM_CBCMR);
  420. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  421. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  422. if (parent == &ipg_clk)
  423. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  424. else if (parent == &lp_apm_clk)
  425. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  426. else if (parent != &main_bus_clk)
  427. return -EINVAL;
  428. __raw_writel(reg, MXC_CCM_CBCMR);
  429. return 0;
  430. }
  431. static unsigned long clk_uart_get_rate(struct clk *clk)
  432. {
  433. u32 reg, prediv, podf;
  434. unsigned long parent_rate;
  435. parent_rate = clk_get_rate(clk->parent);
  436. reg = __raw_readl(MXC_CCM_CSCDR1);
  437. prediv = ((reg & MXC_CCM_CSCDR1_UART_CLK_PRED_MASK) >>
  438. MXC_CCM_CSCDR1_UART_CLK_PRED_OFFSET) + 1;
  439. podf = ((reg & MXC_CCM_CSCDR1_UART_CLK_PODF_MASK) >>
  440. MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET) + 1;
  441. return parent_rate / (prediv * podf);
  442. }
  443. static int _clk_uart_set_parent(struct clk *clk, struct clk *parent)
  444. {
  445. u32 reg, mux;
  446. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, &pll3_sw_clk,
  447. &lp_apm_clk);
  448. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_UART_CLK_SEL_MASK;
  449. reg |= mux << MXC_CCM_CSCMR1_UART_CLK_SEL_OFFSET;
  450. __raw_writel(reg, MXC_CCM_CSCMR1);
  451. return 0;
  452. }
  453. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  454. {
  455. return external_high_reference;
  456. }
  457. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  458. {
  459. return external_low_reference;
  460. }
  461. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  462. {
  463. return oscillator_reference;
  464. }
  465. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  466. {
  467. return ckih2_reference;
  468. }
  469. /* External high frequency clock */
  470. static struct clk ckih_clk = {
  471. .get_rate = get_high_reference_clock_rate,
  472. };
  473. static struct clk ckih2_clk = {
  474. .get_rate = get_ckih2_reference_clock_rate,
  475. };
  476. static struct clk osc_clk = {
  477. .get_rate = get_oscillator_reference_clock_rate,
  478. };
  479. /* External low frequency (32kHz) clock */
  480. static struct clk ckil_clk = {
  481. .get_rate = get_low_reference_clock_rate,
  482. };
  483. static struct clk pll1_main_clk = {
  484. .parent = &osc_clk,
  485. .get_rate = clk_pll_get_rate,
  486. .enable = _clk_pll_enable,
  487. .disable = _clk_pll_disable,
  488. };
  489. /* Clock tree block diagram (WIP):
  490. * CCM: Clock Controller Module
  491. *
  492. * PLL output -> |
  493. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  494. * PLL bypass -> |
  495. *
  496. */
  497. /* PLL1 SW supplies to ARM core */
  498. static struct clk pll1_sw_clk = {
  499. .parent = &pll1_main_clk,
  500. .set_parent = _clk_pll1_sw_set_parent,
  501. .get_rate = clk_pll1_sw_get_rate,
  502. };
  503. /* PLL2 SW supplies to AXI/AHB/IP buses */
  504. static struct clk pll2_sw_clk = {
  505. .parent = &osc_clk,
  506. .get_rate = clk_pll_get_rate,
  507. .set_rate = _clk_pll_set_rate,
  508. .set_parent = _clk_pll2_sw_set_parent,
  509. .enable = _clk_pll_enable,
  510. .disable = _clk_pll_disable,
  511. };
  512. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  513. static struct clk pll3_sw_clk = {
  514. .parent = &osc_clk,
  515. .set_rate = _clk_pll_set_rate,
  516. .get_rate = clk_pll_get_rate,
  517. .enable = _clk_pll_enable,
  518. .disable = _clk_pll_disable,
  519. };
  520. /* Low-power Audio Playback Mode clock */
  521. static struct clk lp_apm_clk = {
  522. .parent = &osc_clk,
  523. .set_parent = _clk_lp_apm_set_parent,
  524. };
  525. static struct clk periph_apm_clk = {
  526. .parent = &pll1_sw_clk,
  527. .set_parent = _clk_periph_apm_set_parent,
  528. };
  529. static struct clk cpu_clk = {
  530. .parent = &pll1_sw_clk,
  531. .get_rate = clk_arm_get_rate,
  532. };
  533. static struct clk ahb_clk = {
  534. .parent = &main_bus_clk,
  535. .get_rate = clk_ahb_get_rate,
  536. .set_rate = _clk_ahb_set_rate,
  537. .round_rate = _clk_ahb_round_rate,
  538. };
  539. /* Main IP interface clock for access to registers */
  540. static struct clk ipg_clk = {
  541. .parent = &ahb_clk,
  542. .get_rate = clk_ipg_get_rate,
  543. };
  544. static struct clk ipg_perclk = {
  545. .parent = &lp_apm_clk,
  546. .get_rate = clk_ipg_per_get_rate,
  547. .set_parent = _clk_ipg_per_set_parent,
  548. };
  549. static struct clk uart_root_clk = {
  550. .parent = &pll2_sw_clk,
  551. .get_rate = clk_uart_get_rate,
  552. .set_parent = _clk_uart_set_parent,
  553. };
  554. static struct clk ahb_max_clk = {
  555. .parent = &ahb_clk,
  556. .enable_reg = MXC_CCM_CCGR0,
  557. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  558. .enable = _clk_max_enable,
  559. .disable = _clk_max_disable,
  560. };
  561. static struct clk aips_tz1_clk = {
  562. .parent = &ahb_clk,
  563. .secondary = &ahb_max_clk,
  564. .enable_reg = MXC_CCM_CCGR0,
  565. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  566. .enable = _clk_ccgr_enable,
  567. .disable = _clk_ccgr_disable_inwait,
  568. };
  569. static struct clk aips_tz2_clk = {
  570. .parent = &ahb_clk,
  571. .secondary = &ahb_max_clk,
  572. .enable_reg = MXC_CCM_CCGR0,
  573. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  574. .enable = _clk_ccgr_enable,
  575. .disable = _clk_ccgr_disable_inwait,
  576. };
  577. static struct clk gpt_32k_clk = {
  578. .id = 0,
  579. .parent = &ckil_clk,
  580. };
  581. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  582. static struct clk name = { \
  583. .id = i, \
  584. .enable_reg = er, \
  585. .enable_shift = es, \
  586. .get_rate = gr, \
  587. .set_rate = sr, \
  588. .enable = _clk_ccgr_enable, \
  589. .disable = _clk_ccgr_disable, \
  590. .parent = p, \
  591. .secondary = s, \
  592. }
  593. /* DEFINE_CLOCK(name, id, enable_reg, enable_shift,
  594. get_rate, set_rate, parent, secondary); */
  595. /* Shared peripheral bus arbiter */
  596. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  597. NULL, NULL, &ipg_clk, NULL);
  598. /* UART */
  599. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  600. NULL, NULL, &uart_root_clk, NULL);
  601. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  602. NULL, NULL, &uart_root_clk, NULL);
  603. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  604. NULL, NULL, &uart_root_clk, NULL);
  605. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  606. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  607. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  608. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  609. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  610. NULL, NULL, &ipg_clk, &spba_clk);
  611. /* GPT */
  612. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  613. NULL, NULL, &ipg_perclk, NULL);
  614. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  615. NULL, NULL, &ipg_clk, NULL);
  616. /* FEC */
  617. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  618. NULL, NULL, &ipg_clk, NULL);
  619. #define _REGISTER_CLOCK(d, n, c) \
  620. { \
  621. .dev_id = d, \
  622. .con_id = n, \
  623. .clk = &c, \
  624. },
  625. static struct clk_lookup lookups[] = {
  626. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  627. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  628. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  629. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  630. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  631. };
  632. static void clk_tree_init(void)
  633. {
  634. u32 reg;
  635. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  636. /*
  637. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  638. * 8MHz, its derived from lp_apm.
  639. *
  640. * FIXME: Verify if true for all boards
  641. */
  642. reg = __raw_readl(MXC_CCM_CBCDR);
  643. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  644. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  645. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  646. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  647. __raw_writel(reg, MXC_CCM_CBCDR);
  648. }
  649. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  650. unsigned long ckih1, unsigned long ckih2)
  651. {
  652. int i;
  653. external_low_reference = ckil;
  654. external_high_reference = ckih1;
  655. ckih2_reference = ckih2;
  656. oscillator_reference = osc;
  657. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  658. clkdev_add(&lookups[i]);
  659. clk_tree_init();
  660. clk_enable(&cpu_clk);
  661. clk_enable(&main_bus_clk);
  662. /* System timer */
  663. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  664. MX51_MXC_INT_GPT);
  665. return 0;
  666. }