board-dm365-evm.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629
  1. /*
  2. * TI DaVinci DM365 EVM board support
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/err.h>
  18. #include <linux/i2c.h>
  19. #include <linux/io.h>
  20. #include <linux/clk.h>
  21. #include <linux/i2c/at24.h>
  22. #include <linux/leds.h>
  23. #include <linux/mtd/mtd.h>
  24. #include <linux/mtd/partitions.h>
  25. #include <linux/mtd/nand.h>
  26. #include <linux/input.h>
  27. #include <linux/spi/spi.h>
  28. #include <linux/spi/eeprom.h>
  29. #include <asm/mach-types.h>
  30. #include <asm/mach/arch.h>
  31. #include <mach/mux.h>
  32. #include <mach/dm365.h>
  33. #include <mach/common.h>
  34. #include <mach/i2c.h>
  35. #include <mach/serial.h>
  36. #include <mach/mmc.h>
  37. #include <mach/nand.h>
  38. #include <mach/keyscan.h>
  39. #include <media/tvp514x.h>
  40. static inline int have_imager(void)
  41. {
  42. /* REVISIT when it's supported, trigger via Kconfig */
  43. return 0;
  44. }
  45. static inline int have_tvp7002(void)
  46. {
  47. /* REVISIT when it's supported, trigger via Kconfig */
  48. return 0;
  49. }
  50. #define DM365_ASYNC_EMIF_CONTROL_BASE 0x01d10000
  51. #define DM365_ASYNC_EMIF_DATA_CE0_BASE 0x02000000
  52. #define DM365_ASYNC_EMIF_DATA_CE1_BASE 0x04000000
  53. #define DM365_EVM_PHY_MASK (0x2)
  54. #define DM365_EVM_MDIO_FREQUENCY (2200000) /* PHY bus frequency */
  55. /*
  56. * A MAX-II CPLD is used for various board control functions.
  57. */
  58. #define CPLD_OFFSET(a13a8,a2a1) (((a13a8) << 10) + ((a2a1) << 3))
  59. #define CPLD_VERSION CPLD_OFFSET(0,0) /* r/o */
  60. #define CPLD_TEST CPLD_OFFSET(0,1)
  61. #define CPLD_LEDS CPLD_OFFSET(0,2)
  62. #define CPLD_MUX CPLD_OFFSET(0,3)
  63. #define CPLD_SWITCH CPLD_OFFSET(1,0) /* r/o */
  64. #define CPLD_POWER CPLD_OFFSET(1,1)
  65. #define CPLD_VIDEO CPLD_OFFSET(1,2)
  66. #define CPLD_CARDSTAT CPLD_OFFSET(1,3) /* r/o */
  67. #define CPLD_DILC_OUT CPLD_OFFSET(2,0)
  68. #define CPLD_DILC_IN CPLD_OFFSET(2,1) /* r/o */
  69. #define CPLD_IMG_DIR0 CPLD_OFFSET(2,2)
  70. #define CPLD_IMG_MUX0 CPLD_OFFSET(2,3)
  71. #define CPLD_IMG_MUX1 CPLD_OFFSET(3,0)
  72. #define CPLD_IMG_DIR1 CPLD_OFFSET(3,1)
  73. #define CPLD_IMG_MUX2 CPLD_OFFSET(3,2)
  74. #define CPLD_IMG_MUX3 CPLD_OFFSET(3,3)
  75. #define CPLD_IMG_DIR2 CPLD_OFFSET(4,0)
  76. #define CPLD_IMG_MUX4 CPLD_OFFSET(4,1)
  77. #define CPLD_IMG_MUX5 CPLD_OFFSET(4,2)
  78. #define CPLD_RESETS CPLD_OFFSET(4,3)
  79. #define CPLD_CCD_DIR1 CPLD_OFFSET(0x3e,0)
  80. #define CPLD_CCD_IO1 CPLD_OFFSET(0x3e,1)
  81. #define CPLD_CCD_DIR2 CPLD_OFFSET(0x3e,2)
  82. #define CPLD_CCD_IO2 CPLD_OFFSET(0x3e,3)
  83. #define CPLD_CCD_DIR3 CPLD_OFFSET(0x3f,0)
  84. #define CPLD_CCD_IO3 CPLD_OFFSET(0x3f,1)
  85. static void __iomem *cpld;
  86. /* NOTE: this is geared for the standard config, with a socketed
  87. * 2 GByte Micron NAND (MT29F16G08FAA) using 128KB sectors. If you
  88. * swap chips with a different block size, partitioning will
  89. * need to be changed. This NAND chip MT29F16G08FAA is the default
  90. * NAND shipped with the Spectrum Digital DM365 EVM
  91. */
  92. #define NAND_BLOCK_SIZE SZ_128K
  93. static struct mtd_partition davinci_nand_partitions[] = {
  94. {
  95. /* UBL (a few copies) plus U-Boot */
  96. .name = "bootloader",
  97. .offset = 0,
  98. .size = 28 * NAND_BLOCK_SIZE,
  99. .mask_flags = MTD_WRITEABLE, /* force read-only */
  100. }, {
  101. /* U-Boot environment */
  102. .name = "params",
  103. .offset = MTDPART_OFS_APPEND,
  104. .size = 2 * NAND_BLOCK_SIZE,
  105. .mask_flags = 0,
  106. }, {
  107. .name = "kernel",
  108. .offset = MTDPART_OFS_APPEND,
  109. .size = SZ_4M,
  110. .mask_flags = 0,
  111. }, {
  112. .name = "filesystem1",
  113. .offset = MTDPART_OFS_APPEND,
  114. .size = SZ_512M,
  115. .mask_flags = 0,
  116. }, {
  117. .name = "filesystem2",
  118. .offset = MTDPART_OFS_APPEND,
  119. .size = MTDPART_SIZ_FULL,
  120. .mask_flags = 0,
  121. }
  122. /* two blocks with bad block table (and mirror) at the end */
  123. };
  124. static struct davinci_nand_pdata davinci_nand_data = {
  125. .mask_chipsel = BIT(14),
  126. .parts = davinci_nand_partitions,
  127. .nr_parts = ARRAY_SIZE(davinci_nand_partitions),
  128. .ecc_mode = NAND_ECC_HW,
  129. .options = NAND_USE_FLASH_BBT,
  130. .ecc_bits = 4,
  131. };
  132. static struct resource davinci_nand_resources[] = {
  133. {
  134. .start = DM365_ASYNC_EMIF_DATA_CE0_BASE,
  135. .end = DM365_ASYNC_EMIF_DATA_CE0_BASE + SZ_32M - 1,
  136. .flags = IORESOURCE_MEM,
  137. }, {
  138. .start = DM365_ASYNC_EMIF_CONTROL_BASE,
  139. .end = DM365_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
  140. .flags = IORESOURCE_MEM,
  141. },
  142. };
  143. static struct platform_device davinci_nand_device = {
  144. .name = "davinci_nand",
  145. .id = 0,
  146. .num_resources = ARRAY_SIZE(davinci_nand_resources),
  147. .resource = davinci_nand_resources,
  148. .dev = {
  149. .platform_data = &davinci_nand_data,
  150. },
  151. };
  152. static struct at24_platform_data eeprom_info = {
  153. .byte_len = (256*1024) / 8,
  154. .page_size = 64,
  155. .flags = AT24_FLAG_ADDR16,
  156. .setup = davinci_get_mac_addr,
  157. .context = (void *)0x7f00,
  158. };
  159. static struct snd_platform_data dm365_evm_snd_data;
  160. static struct i2c_board_info i2c_info[] = {
  161. {
  162. I2C_BOARD_INFO("24c256", 0x50),
  163. .platform_data = &eeprom_info,
  164. },
  165. {
  166. I2C_BOARD_INFO("tlv320aic3x", 0x18),
  167. },
  168. };
  169. static struct davinci_i2c_platform_data i2c_pdata = {
  170. .bus_freq = 400 /* kHz */,
  171. .bus_delay = 0 /* usec */,
  172. };
  173. static int dm365evm_keyscan_enable(struct device *dev)
  174. {
  175. return davinci_cfg_reg(DM365_KEYSCAN);
  176. }
  177. static unsigned short dm365evm_keymap[] = {
  178. KEY_KP2,
  179. KEY_LEFT,
  180. KEY_EXIT,
  181. KEY_DOWN,
  182. KEY_ENTER,
  183. KEY_UP,
  184. KEY_KP1,
  185. KEY_RIGHT,
  186. KEY_MENU,
  187. KEY_RECORD,
  188. KEY_REWIND,
  189. KEY_KPMINUS,
  190. KEY_STOP,
  191. KEY_FASTFORWARD,
  192. KEY_KPPLUS,
  193. KEY_PLAYPAUSE,
  194. 0
  195. };
  196. static struct davinci_ks_platform_data dm365evm_ks_data = {
  197. .device_enable = dm365evm_keyscan_enable,
  198. .keymap = dm365evm_keymap,
  199. .keymapsize = ARRAY_SIZE(dm365evm_keymap),
  200. .rep = 1,
  201. /* Scan period = strobe + interval */
  202. .strobe = 0x5,
  203. .interval = 0x2,
  204. .matrix_type = DAVINCI_KEYSCAN_MATRIX_4X4,
  205. };
  206. static int cpld_mmc_get_cd(int module)
  207. {
  208. if (!cpld)
  209. return -ENXIO;
  210. /* low == card present */
  211. return !(__raw_readb(cpld + CPLD_CARDSTAT) & BIT(module ? 4 : 0));
  212. }
  213. static int cpld_mmc_get_ro(int module)
  214. {
  215. if (!cpld)
  216. return -ENXIO;
  217. /* high == card's write protect switch active */
  218. return !!(__raw_readb(cpld + CPLD_CARDSTAT) & BIT(module ? 5 : 1));
  219. }
  220. static struct davinci_mmc_config dm365evm_mmc_config = {
  221. .get_cd = cpld_mmc_get_cd,
  222. .get_ro = cpld_mmc_get_ro,
  223. .wires = 4,
  224. .max_freq = 50000000,
  225. .caps = MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED,
  226. .version = MMC_CTLR_VERSION_2,
  227. };
  228. static void dm365evm_emac_configure(void)
  229. {
  230. /*
  231. * EMAC pins are multiplexed with GPIO and UART
  232. * Further details are available at the DM365 ARM
  233. * Subsystem Users Guide(sprufg5.pdf) pages 125 - 127
  234. */
  235. davinci_cfg_reg(DM365_EMAC_TX_EN);
  236. davinci_cfg_reg(DM365_EMAC_TX_CLK);
  237. davinci_cfg_reg(DM365_EMAC_COL);
  238. davinci_cfg_reg(DM365_EMAC_TXD3);
  239. davinci_cfg_reg(DM365_EMAC_TXD2);
  240. davinci_cfg_reg(DM365_EMAC_TXD1);
  241. davinci_cfg_reg(DM365_EMAC_TXD0);
  242. davinci_cfg_reg(DM365_EMAC_RXD3);
  243. davinci_cfg_reg(DM365_EMAC_RXD2);
  244. davinci_cfg_reg(DM365_EMAC_RXD1);
  245. davinci_cfg_reg(DM365_EMAC_RXD0);
  246. davinci_cfg_reg(DM365_EMAC_RX_CLK);
  247. davinci_cfg_reg(DM365_EMAC_RX_DV);
  248. davinci_cfg_reg(DM365_EMAC_RX_ER);
  249. davinci_cfg_reg(DM365_EMAC_CRS);
  250. davinci_cfg_reg(DM365_EMAC_MDIO);
  251. davinci_cfg_reg(DM365_EMAC_MDCLK);
  252. /*
  253. * EMAC interrupts are multiplexed with GPIO interrupts
  254. * Details are available at the DM365 ARM
  255. * Subsystem Users Guide(sprufg5.pdf) pages 133 - 134
  256. */
  257. davinci_cfg_reg(DM365_INT_EMAC_RXTHRESH);
  258. davinci_cfg_reg(DM365_INT_EMAC_RXPULSE);
  259. davinci_cfg_reg(DM365_INT_EMAC_TXPULSE);
  260. davinci_cfg_reg(DM365_INT_EMAC_MISCPULSE);
  261. }
  262. static void dm365evm_mmc_configure(void)
  263. {
  264. /*
  265. * MMC/SD pins are multiplexed with GPIO and EMIF
  266. * Further details are available at the DM365 ARM
  267. * Subsystem Users Guide(sprufg5.pdf) pages 118, 128 - 131
  268. */
  269. davinci_cfg_reg(DM365_SD1_CLK);
  270. davinci_cfg_reg(DM365_SD1_CMD);
  271. davinci_cfg_reg(DM365_SD1_DATA3);
  272. davinci_cfg_reg(DM365_SD1_DATA2);
  273. davinci_cfg_reg(DM365_SD1_DATA1);
  274. davinci_cfg_reg(DM365_SD1_DATA0);
  275. }
  276. static struct tvp514x_platform_data tvp5146_pdata = {
  277. .clk_polarity = 0,
  278. .hs_polarity = 1,
  279. .vs_polarity = 1
  280. };
  281. #define TVP514X_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
  282. /* Inputs available at the TVP5146 */
  283. static struct v4l2_input tvp5146_inputs[] = {
  284. {
  285. .index = 0,
  286. .name = "Composite",
  287. .type = V4L2_INPUT_TYPE_CAMERA,
  288. .std = TVP514X_STD_ALL,
  289. },
  290. {
  291. .index = 1,
  292. .name = "S-Video",
  293. .type = V4L2_INPUT_TYPE_CAMERA,
  294. .std = TVP514X_STD_ALL,
  295. },
  296. };
  297. /*
  298. * this is the route info for connecting each input to decoder
  299. * ouput that goes to vpfe. There is a one to one correspondence
  300. * with tvp5146_inputs
  301. */
  302. static struct vpfe_route tvp5146_routes[] = {
  303. {
  304. .input = INPUT_CVBS_VI2B,
  305. .output = OUTPUT_10BIT_422_EMBEDDED_SYNC,
  306. },
  307. {
  308. .input = INPUT_SVIDEO_VI2C_VI1C,
  309. .output = OUTPUT_10BIT_422_EMBEDDED_SYNC,
  310. },
  311. };
  312. static struct vpfe_subdev_info vpfe_sub_devs[] = {
  313. {
  314. .name = "tvp5146",
  315. .grp_id = 0,
  316. .num_inputs = ARRAY_SIZE(tvp5146_inputs),
  317. .inputs = tvp5146_inputs,
  318. .routes = tvp5146_routes,
  319. .can_route = 1,
  320. .ccdc_if_params = {
  321. .if_type = VPFE_BT656,
  322. .hdpol = VPFE_PINPOL_POSITIVE,
  323. .vdpol = VPFE_PINPOL_POSITIVE,
  324. },
  325. .board_info = {
  326. I2C_BOARD_INFO("tvp5146", 0x5d),
  327. .platform_data = &tvp5146_pdata,
  328. },
  329. },
  330. };
  331. static struct vpfe_config vpfe_cfg = {
  332. .num_subdevs = ARRAY_SIZE(vpfe_sub_devs),
  333. .sub_devs = vpfe_sub_devs,
  334. .i2c_adapter_id = 1,
  335. .card_name = "DM365 EVM",
  336. .ccdc = "ISIF",
  337. };
  338. static void __init evm_init_i2c(void)
  339. {
  340. davinci_init_i2c(&i2c_pdata);
  341. i2c_register_board_info(1, i2c_info, ARRAY_SIZE(i2c_info));
  342. }
  343. static struct platform_device *dm365_evm_nand_devices[] __initdata = {
  344. &davinci_nand_device,
  345. };
  346. static inline int have_leds(void)
  347. {
  348. #ifdef CONFIG_LEDS_CLASS
  349. return 1;
  350. #else
  351. return 0;
  352. #endif
  353. }
  354. struct cpld_led {
  355. struct led_classdev cdev;
  356. u8 mask;
  357. };
  358. static const struct {
  359. const char *name;
  360. const char *trigger;
  361. } cpld_leds[] = {
  362. { "dm365evm::ds2", },
  363. { "dm365evm::ds3", },
  364. { "dm365evm::ds4", },
  365. { "dm365evm::ds5", },
  366. { "dm365evm::ds6", "nand-disk", },
  367. { "dm365evm::ds7", "mmc1", },
  368. { "dm365evm::ds8", "mmc0", },
  369. { "dm365evm::ds9", "heartbeat", },
  370. };
  371. static void cpld_led_set(struct led_classdev *cdev, enum led_brightness b)
  372. {
  373. struct cpld_led *led = container_of(cdev, struct cpld_led, cdev);
  374. u8 reg = __raw_readb(cpld + CPLD_LEDS);
  375. if (b != LED_OFF)
  376. reg &= ~led->mask;
  377. else
  378. reg |= led->mask;
  379. __raw_writeb(reg, cpld + CPLD_LEDS);
  380. }
  381. static enum led_brightness cpld_led_get(struct led_classdev *cdev)
  382. {
  383. struct cpld_led *led = container_of(cdev, struct cpld_led, cdev);
  384. u8 reg = __raw_readb(cpld + CPLD_LEDS);
  385. return (reg & led->mask) ? LED_OFF : LED_FULL;
  386. }
  387. static int __init cpld_leds_init(void)
  388. {
  389. int i;
  390. if (!have_leds() || !cpld)
  391. return 0;
  392. /* setup LEDs */
  393. __raw_writeb(0xff, cpld + CPLD_LEDS);
  394. for (i = 0; i < ARRAY_SIZE(cpld_leds); i++) {
  395. struct cpld_led *led;
  396. led = kzalloc(sizeof(*led), GFP_KERNEL);
  397. if (!led)
  398. break;
  399. led->cdev.name = cpld_leds[i].name;
  400. led->cdev.brightness_set = cpld_led_set;
  401. led->cdev.brightness_get = cpld_led_get;
  402. led->cdev.default_trigger = cpld_leds[i].trigger;
  403. led->mask = BIT(i);
  404. if (led_classdev_register(NULL, &led->cdev) < 0) {
  405. kfree(led);
  406. break;
  407. }
  408. }
  409. return 0;
  410. }
  411. /* run after subsys_initcall() for LEDs */
  412. fs_initcall(cpld_leds_init);
  413. static void __init evm_init_cpld(void)
  414. {
  415. u8 mux, resets;
  416. const char *label;
  417. struct clk *aemif_clk;
  418. /* Make sure we can configure the CPLD through CS1. Then
  419. * leave it on for later access to MMC and LED registers.
  420. */
  421. aemif_clk = clk_get(NULL, "aemif");
  422. if (IS_ERR(aemif_clk))
  423. return;
  424. clk_enable(aemif_clk);
  425. if (request_mem_region(DM365_ASYNC_EMIF_DATA_CE1_BASE, SECTION_SIZE,
  426. "cpld") == NULL)
  427. goto fail;
  428. cpld = ioremap(DM365_ASYNC_EMIF_DATA_CE1_BASE, SECTION_SIZE);
  429. if (!cpld) {
  430. release_mem_region(DM365_ASYNC_EMIF_DATA_CE1_BASE,
  431. SECTION_SIZE);
  432. fail:
  433. pr_err("ERROR: can't map CPLD\n");
  434. clk_disable(aemif_clk);
  435. return;
  436. }
  437. /* External muxing for some signals */
  438. mux = 0;
  439. /* Read SW5 to set up NAND + keypad _or_ OneNAND (sync read).
  440. * NOTE: SW4 bus width setting must match!
  441. */
  442. if ((__raw_readb(cpld + CPLD_SWITCH) & BIT(5)) == 0) {
  443. /* external keypad mux */
  444. mux |= BIT(7);
  445. platform_add_devices(dm365_evm_nand_devices,
  446. ARRAY_SIZE(dm365_evm_nand_devices));
  447. } else {
  448. /* no OneNAND support yet */
  449. }
  450. /* Leave external chips in reset when unused. */
  451. resets = BIT(3) | BIT(2) | BIT(1) | BIT(0);
  452. /* Static video input config with SN74CBT16214 1-of-3 mux:
  453. * - port b1 == tvp7002 (mux lowbits == 1 or 6)
  454. * - port b2 == imager (mux lowbits == 2 or 7)
  455. * - port b3 == tvp5146 (mux lowbits == 5)
  456. *
  457. * Runtime switching could work too, with limitations.
  458. */
  459. if (have_imager()) {
  460. label = "HD imager";
  461. mux |= 1;
  462. /* externally mux MMC1/ENET/AIC33 to imager */
  463. mux |= BIT(6) | BIT(5) | BIT(3);
  464. } else {
  465. struct davinci_soc_info *soc_info = &davinci_soc_info;
  466. /* we can use MMC1 ... */
  467. dm365evm_mmc_configure();
  468. davinci_setup_mmc(1, &dm365evm_mmc_config);
  469. /* ... and ENET ... */
  470. dm365evm_emac_configure();
  471. soc_info->emac_pdata->phy_mask = DM365_EVM_PHY_MASK;
  472. soc_info->emac_pdata->mdio_max_freq = DM365_EVM_MDIO_FREQUENCY;
  473. resets &= ~BIT(3);
  474. /* ... and AIC33 */
  475. resets &= ~BIT(1);
  476. if (have_tvp7002()) {
  477. mux |= 2;
  478. resets &= ~BIT(2);
  479. label = "tvp7002 HD";
  480. } else {
  481. /* default to tvp5146 */
  482. mux |= 5;
  483. resets &= ~BIT(0);
  484. label = "tvp5146 SD";
  485. }
  486. }
  487. __raw_writeb(mux, cpld + CPLD_MUX);
  488. __raw_writeb(resets, cpld + CPLD_RESETS);
  489. pr_info("EVM: %s video input\n", label);
  490. /* REVISIT export switches: NTSC/PAL (SW5.6), EXTRA1 (SW5.2), etc */
  491. }
  492. static struct davinci_uart_config uart_config __initdata = {
  493. .enabled_uarts = (1 << 0),
  494. };
  495. static void __init dm365_evm_map_io(void)
  496. {
  497. /* setup input configuration for VPFE input devices */
  498. dm365_set_vpfe_config(&vpfe_cfg);
  499. dm365_init();
  500. }
  501. static struct spi_eeprom at25640 = {
  502. .byte_len = SZ_64K / 8,
  503. .name = "at25640",
  504. .page_size = 32,
  505. .flags = EE_ADDR2,
  506. };
  507. static struct spi_board_info dm365_evm_spi_info[] __initconst = {
  508. {
  509. .modalias = "at25",
  510. .platform_data = &at25640,
  511. .max_speed_hz = 10 * 1000 * 1000,
  512. .bus_num = 0,
  513. .chip_select = 0,
  514. .mode = SPI_MODE_0,
  515. },
  516. };
  517. static __init void dm365_evm_init(void)
  518. {
  519. evm_init_i2c();
  520. davinci_serial_init(&uart_config);
  521. dm365evm_emac_configure();
  522. dm365evm_mmc_configure();
  523. davinci_setup_mmc(0, &dm365evm_mmc_config);
  524. /* maybe setup mmc1/etc ... _after_ mmc0 */
  525. evm_init_cpld();
  526. dm365_init_asp(&dm365_evm_snd_data);
  527. dm365_init_rtc();
  528. dm365_init_ks(&dm365evm_ks_data);
  529. dm365_init_spi0(BIT(0), dm365_evm_spi_info,
  530. ARRAY_SIZE(dm365_evm_spi_info));
  531. }
  532. static __init void dm365_evm_irq_init(void)
  533. {
  534. davinci_irq_init();
  535. }
  536. MACHINE_START(DAVINCI_DM365_EVM, "DaVinci DM365 EVM")
  537. .phys_io = IO_PHYS,
  538. .io_pg_offst = (__IO_ADDRESS(IO_PHYS) >> 18) & 0xfffc,
  539. .boot_params = (0x80000100),
  540. .map_io = dm365_evm_map_io,
  541. .init_irq = dm365_evm_irq_init,
  542. .timer = &davinci_timer,
  543. .init_machine = dm365_evm_init,
  544. MACHINE_END