hw.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include "global.h"
  20. static struct pll_map pll_value[] = {
  21. {25175000,
  22. {99, 7, 3},
  23. {85, 3, 4}, /* ignoring bit difference: 0x00008000 */
  24. {141, 5, 4},
  25. {141, 5, 4} },
  26. {29581000,
  27. {33, 4, 2},
  28. {66, 2, 4}, /* ignoring bit difference: 0x00808000 */
  29. {166, 5, 4}, /* ignoring bit difference: 0x00008000 */
  30. {165, 5, 4} },
  31. {26880000,
  32. {15, 4, 1},
  33. {30, 2, 3}, /* ignoring bit difference: 0x00808000 */
  34. {150, 5, 4},
  35. {150, 5, 4} },
  36. {31500000,
  37. {53, 3, 3}, /* ignoring bit difference: 0x00008000 */
  38. {141, 4, 4}, /* ignoring bit difference: 0x00008000 */
  39. {176, 5, 4},
  40. {176, 5, 4} },
  41. {31728000,
  42. {31, 7, 1},
  43. {177, 5, 4}, /* ignoring bit difference: 0x00008000 */
  44. {177, 5, 4},
  45. {142, 4, 4} },
  46. {32688000,
  47. {73, 4, 3},
  48. {146, 4, 4}, /* ignoring bit difference: 0x00008000 */
  49. {183, 5, 4},
  50. {146, 4, 4} },
  51. {36000000,
  52. {101, 5, 3}, /* ignoring bit difference: 0x00008000 */
  53. {161, 4, 4}, /* ignoring bit difference: 0x00008000 */
  54. {202, 5, 4},
  55. {161, 4, 4} },
  56. {40000000,
  57. {89, 4, 3},
  58. {89, 4, 3}, /* ignoring bit difference: 0x00008000 */
  59. {112, 5, 3},
  60. {112, 5, 3} },
  61. {41291000,
  62. {23, 4, 1},
  63. {69, 3, 3}, /* ignoring bit difference: 0x00008000 */
  64. {115, 5, 3},
  65. {115, 5, 3} },
  66. {43163000,
  67. {121, 5, 3},
  68. {121, 5, 3}, /* ignoring bit difference: 0x00008000 */
  69. {121, 5, 3},
  70. {121, 5, 3} },
  71. {45250000,
  72. {127, 5, 3},
  73. {127, 5, 3}, /* ignoring bit difference: 0x00808000 */
  74. {127, 5, 3},
  75. {127, 5, 3} },
  76. {46000000,
  77. {90, 7, 2},
  78. {103, 4, 3}, /* ignoring bit difference: 0x00008000 */
  79. {129, 5, 3},
  80. {103, 4, 3} },
  81. {46996000,
  82. {105, 4, 3}, /* ignoring bit difference: 0x00008000 */
  83. {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
  84. {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
  85. {105, 4, 3} },
  86. {48000000,
  87. {67, 20, 0},
  88. {134, 5, 3}, /* ignoring bit difference: 0x00808000 */
  89. {134, 5, 3},
  90. {134, 5, 3} },
  91. {48875000,
  92. {99, 29, 0},
  93. {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
  94. {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
  95. {137, 5, 3} },
  96. {49500000,
  97. {83, 6, 2},
  98. {83, 3, 3}, /* ignoring bit difference: 0x00008000 */
  99. {138, 5, 3},
  100. {83, 3, 3} },
  101. {52406000,
  102. {117, 4, 3},
  103. {117, 4, 3}, /* ignoring bit difference: 0x00008000 */
  104. {117, 4, 3},
  105. {88, 3, 3} },
  106. {52977000,
  107. {37, 5, 1},
  108. {148, 5, 3}, /* ignoring bit difference: 0x00808000 */
  109. {148, 5, 3},
  110. {148, 5, 3} },
  111. {56250000,
  112. {55, 7, 1}, /* ignoring bit difference: 0x00008000 */
  113. {126, 4, 3}, /* ignoring bit difference: 0x00008000 */
  114. {157, 5, 3},
  115. {157, 5, 3} },
  116. {57275000,
  117. {0, 0, 0},
  118. {2, 2, 0},
  119. {2, 2, 0},
  120. {157, 5, 3} }, /* ignoring bit difference: 0x00808000 */
  121. {60466000,
  122. {76, 9, 1},
  123. {169, 5, 3}, /* ignoring bit difference: 0x00808000 */
  124. {169, 5, 3}, /* FIXED: old = {72, 2, 3} */
  125. {169, 5, 3} },
  126. {61500000,
  127. {86, 20, 0},
  128. {172, 5, 3}, /* ignoring bit difference: 0x00808000 */
  129. {172, 5, 3},
  130. {172, 5, 3} },
  131. {65000000,
  132. {109, 6, 2}, /* ignoring bit difference: 0x00008000 */
  133. {109, 3, 3}, /* ignoring bit difference: 0x00008000 */
  134. {109, 3, 3},
  135. {109, 3, 3} },
  136. {65178000,
  137. {91, 5, 2},
  138. {182, 5, 3}, /* ignoring bit difference: 0x00808000 */
  139. {109, 3, 3},
  140. {182, 5, 3} },
  141. {66750000,
  142. {75, 4, 2},
  143. {150, 4, 3}, /* ignoring bit difference: 0x00808000 */
  144. {150, 4, 3},
  145. {112, 3, 3} },
  146. {68179000,
  147. {19, 4, 0},
  148. {114, 3, 3}, /* ignoring bit difference: 0x00008000 */
  149. {190, 5, 3},
  150. {191, 5, 3} },
  151. {69924000,
  152. {83, 17, 0},
  153. {195, 5, 3}, /* ignoring bit difference: 0x00808000 */
  154. {195, 5, 3},
  155. {195, 5, 3} },
  156. {70159000,
  157. {98, 20, 0},
  158. {196, 5, 3}, /* ignoring bit difference: 0x00808000 */
  159. {196, 5, 3},
  160. {195, 5, 3} },
  161. {72000000,
  162. {121, 24, 0},
  163. {161, 4, 3}, /* ignoring bit difference: 0x00808000 */
  164. {161, 4, 3},
  165. {161, 4, 3} },
  166. {78750000,
  167. {33, 3, 1},
  168. {66, 3, 2}, /* ignoring bit difference: 0x00008000 */
  169. {110, 5, 2},
  170. {110, 5, 2} },
  171. {80136000,
  172. {28, 5, 0},
  173. {68, 3, 2}, /* ignoring bit difference: 0x00008000 */
  174. {112, 5, 2},
  175. {112, 5, 2} },
  176. {83375000,
  177. {93, 2, 3},
  178. {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
  179. {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
  180. {117, 5, 2} },
  181. {83950000,
  182. {41, 7, 0},
  183. {117, 5, 2}, /* ignoring bit difference: 0x00008000 */
  184. {117, 5, 2},
  185. {117, 5, 2} },
  186. {84750000,
  187. {118, 5, 2},
  188. {118, 5, 2}, /* ignoring bit difference: 0x00808000 */
  189. {118, 5, 2},
  190. {118, 5, 2} },
  191. {85860000,
  192. {84, 7, 1},
  193. {120, 5, 2}, /* ignoring bit difference: 0x00808000 */
  194. {120, 5, 2},
  195. {118, 5, 2} },
  196. {88750000,
  197. {31, 5, 0},
  198. {124, 5, 2}, /* ignoring bit difference: 0x00808000 */
  199. {174, 7, 2}, /* ignoring bit difference: 0x00808000 */
  200. {124, 5, 2} },
  201. {94500000,
  202. {33, 5, 0},
  203. {132, 5, 2}, /* ignoring bit difference: 0x00008000 */
  204. {132, 5, 2},
  205. {132, 5, 2} },
  206. {97750000,
  207. {82, 6, 1},
  208. {137, 5, 2}, /* ignoring bit difference: 0x00808000 */
  209. {137, 5, 2},
  210. {137, 5, 2} },
  211. {101000000,
  212. {127, 9, 1},
  213. {141, 5, 2}, /* ignoring bit difference: 0x00808000 */
  214. {141, 5, 2},
  215. {141, 5, 2} },
  216. {106500000,
  217. {119, 4, 2},
  218. {119, 4, 2}, /* ignoring bit difference: 0x00808000 */
  219. {119, 4, 2},
  220. {149, 5, 2} },
  221. {108000000,
  222. {121, 4, 2},
  223. {121, 4, 2}, /* ignoring bit difference: 0x00808000 */
  224. {151, 5, 2},
  225. {151, 5, 2} },
  226. {113309000,
  227. {95, 12, 0},
  228. {95, 3, 2}, /* ignoring bit difference: 0x00808000 */
  229. {95, 3, 2},
  230. {159, 5, 2} },
  231. {118840000,
  232. {83, 5, 1},
  233. {166, 5, 2}, /* ignoring bit difference: 0x00808000 */
  234. {166, 5, 2},
  235. {166, 5, 2} },
  236. {119000000,
  237. {108, 13, 0},
  238. {133, 4, 2}, /* ignoring bit difference: 0x00808000 */
  239. {133, 4, 2},
  240. {167, 5, 2} },
  241. {121750000,
  242. {85, 5, 1},
  243. {170, 5, 2}, /* ignoring bit difference: 0x00808000 */
  244. {68, 2, 2},
  245. {0, 0, 0} },
  246. {125104000,
  247. {53, 6, 0}, /* ignoring bit difference: 0x00008000 */
  248. {106, 3, 2}, /* ignoring bit difference: 0x00008000 */
  249. {175, 5, 2},
  250. {0, 0, 0} },
  251. {135000000,
  252. {94, 5, 1},
  253. {28, 3, 0}, /* ignoring bit difference: 0x00804000 */
  254. {151, 4, 2},
  255. {189, 5, 2} },
  256. {136700000,
  257. {115, 12, 0},
  258. {191, 5, 2}, /* ignoring bit difference: 0x00808000 */
  259. {191, 5, 2},
  260. {191, 5, 2} },
  261. {138400000,
  262. {87, 9, 0},
  263. {116, 3, 2}, /* ignoring bit difference: 0x00808000 */
  264. {116, 3, 2},
  265. {194, 5, 2} },
  266. {146760000,
  267. {103, 5, 1},
  268. {206, 5, 2}, /* ignoring bit difference: 0x00808000 */
  269. {206, 5, 2},
  270. {206, 5, 2} },
  271. {153920000,
  272. {86, 8, 0},
  273. {86, 4, 1}, /* ignoring bit difference: 0x00808000 */
  274. {86, 4, 1},
  275. {86, 4, 1} }, /* FIXED: old = {84, 2, 1} */
  276. {156000000,
  277. {109, 5, 1},
  278. {109, 5, 1}, /* ignoring bit difference: 0x00808000 */
  279. {109, 5, 1},
  280. {108, 5, 1} },
  281. {157500000,
  282. {55, 5, 0}, /* ignoring bit difference: 0x00008000 */
  283. {22, 2, 0}, /* ignoring bit difference: 0x00802000 */
  284. {110, 5, 1},
  285. {110, 5, 1} },
  286. {162000000,
  287. {113, 5, 1},
  288. {113, 5, 1}, /* ignoring bit difference: 0x00808000 */
  289. {113, 5, 1},
  290. {113, 5, 1} },
  291. {187000000,
  292. {118, 9, 0},
  293. {131, 5, 1}, /* ignoring bit difference: 0x00808000 */
  294. {131, 5, 1},
  295. {131, 5, 1} },
  296. {193295000,
  297. {108, 8, 0},
  298. {81, 3, 1}, /* ignoring bit difference: 0x00808000 */
  299. {135, 5, 1},
  300. {135, 5, 1} },
  301. {202500000,
  302. {99, 7, 0},
  303. {85, 3, 1}, /* ignoring bit difference: 0x00808000 */
  304. {142, 5, 1},
  305. {142, 5, 1} },
  306. {204000000,
  307. {100, 7, 0},
  308. {143, 5, 1}, /* ignoring bit difference: 0x00808000 */
  309. {143, 5, 1},
  310. {143, 5, 1} },
  311. {218500000,
  312. {92, 6, 0},
  313. {153, 5, 1}, /* ignoring bit difference: 0x00808000 */
  314. {153, 5, 1},
  315. {153, 5, 1} },
  316. {234000000,
  317. {98, 6, 0},
  318. {98, 3, 1}, /* ignoring bit difference: 0x00008000 */
  319. {98, 3, 1},
  320. {164, 5, 1} },
  321. {267250000,
  322. {112, 6, 0},
  323. {112, 3, 1}, /* ignoring bit difference: 0x00808000 */
  324. {187, 5, 1},
  325. {187, 5, 1} },
  326. {297500000,
  327. {102, 5, 0}, /* ignoring bit difference: 0x00008000 */
  328. {166, 4, 1}, /* ignoring bit difference: 0x00008000 */
  329. {208, 5, 1},
  330. {208, 5, 1} },
  331. {74481000,
  332. {26, 5, 0},
  333. {125, 3, 3}, /* ignoring bit difference: 0x00808000 */
  334. {208, 5, 3},
  335. {209, 5, 3} },
  336. {172798000,
  337. {121, 5, 1},
  338. {121, 5, 1}, /* ignoring bit difference: 0x00808000 */
  339. {121, 5, 1},
  340. {121, 5, 1} },
  341. {122614000,
  342. {60, 7, 0},
  343. {137, 4, 2}, /* ignoring bit difference: 0x00808000 */
  344. {137, 4, 2},
  345. {172, 5, 2} },
  346. {74270000,
  347. {83, 8, 1},
  348. {208, 5, 3},
  349. {208, 5, 3},
  350. {0, 0, 0} },
  351. {148500000,
  352. {83, 8, 0},
  353. {208, 5, 2},
  354. {166, 4, 2},
  355. {208, 5, 2} }
  356. };
  357. /* according to VIA Technologies these values are based on experiment */
  358. static struct io_reg scaling_parameters[] = {
  359. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  360. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  361. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  362. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  363. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  364. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  365. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  366. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  367. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  368. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  369. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  370. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  371. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  372. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  373. };
  374. static struct fifo_depth_select display_fifo_depth_reg = {
  375. /* IGA1 FIFO Depth_Select */
  376. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  377. /* IGA2 FIFO Depth_Select */
  378. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  379. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  380. };
  381. static struct fifo_threshold_select fifo_threshold_select_reg = {
  382. /* IGA1 FIFO Threshold Select */
  383. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  384. /* IGA2 FIFO Threshold Select */
  385. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  386. };
  387. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  388. /* IGA1 FIFO High Threshold Select */
  389. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  390. /* IGA2 FIFO High Threshold Select */
  391. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  392. };
  393. static struct display_queue_expire_num display_queue_expire_num_reg = {
  394. /* IGA1 Display Queue Expire Num */
  395. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  396. /* IGA2 Display Queue Expire Num */
  397. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  398. };
  399. /* Definition Fetch Count Registers*/
  400. static struct fetch_count fetch_count_reg = {
  401. /* IGA1 Fetch Count Register */
  402. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  403. /* IGA2 Fetch Count Register */
  404. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  405. };
  406. static struct iga1_crtc_timing iga1_crtc_reg = {
  407. /* IGA1 Horizontal Total */
  408. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  409. /* IGA1 Horizontal Addressable Video */
  410. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  411. /* IGA1 Horizontal Blank Start */
  412. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  413. /* IGA1 Horizontal Blank End */
  414. {IGA1_HOR_BLANK_END_REG_NUM,
  415. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  416. /* IGA1 Horizontal Sync Start */
  417. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  418. /* IGA1 Horizontal Sync End */
  419. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  420. /* IGA1 Vertical Total */
  421. {IGA1_VER_TOTAL_REG_NUM,
  422. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  423. /* IGA1 Vertical Addressable Video */
  424. {IGA1_VER_ADDR_REG_NUM,
  425. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  426. /* IGA1 Vertical Blank Start */
  427. {IGA1_VER_BLANK_START_REG_NUM,
  428. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  429. /* IGA1 Vertical Blank End */
  430. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  431. /* IGA1 Vertical Sync Start */
  432. {IGA1_VER_SYNC_START_REG_NUM,
  433. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  434. /* IGA1 Vertical Sync End */
  435. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  436. };
  437. static struct iga2_crtc_timing iga2_crtc_reg = {
  438. /* IGA2 Horizontal Total */
  439. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  440. /* IGA2 Horizontal Addressable Video */
  441. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  442. /* IGA2 Horizontal Blank Start */
  443. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  444. /* IGA2 Horizontal Blank End */
  445. {IGA2_HOR_BLANK_END_REG_NUM,
  446. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  447. /* IGA2 Horizontal Sync Start */
  448. {IGA2_HOR_SYNC_START_REG_NUM,
  449. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  450. /* IGA2 Horizontal Sync End */
  451. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  452. /* IGA2 Vertical Total */
  453. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  454. /* IGA2 Vertical Addressable Video */
  455. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  456. /* IGA2 Vertical Blank Start */
  457. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  458. /* IGA2 Vertical Blank End */
  459. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  460. /* IGA2 Vertical Sync Start */
  461. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  462. /* IGA2 Vertical Sync End */
  463. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  464. };
  465. static struct rgbLUT palLUT_table[] = {
  466. /* {R,G,B} */
  467. /* Index 0x00~0x03 */
  468. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  469. 0x2A,
  470. 0x2A},
  471. /* Index 0x04~0x07 */
  472. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  473. 0x2A,
  474. 0x2A},
  475. /* Index 0x08~0x0B */
  476. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  477. 0x3F,
  478. 0x3F},
  479. /* Index 0x0C~0x0F */
  480. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  481. 0x3F,
  482. 0x3F},
  483. /* Index 0x10~0x13 */
  484. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  485. 0x0B,
  486. 0x0B},
  487. /* Index 0x14~0x17 */
  488. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  489. 0x18,
  490. 0x18},
  491. /* Index 0x18~0x1B */
  492. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  493. 0x28,
  494. 0x28},
  495. /* Index 0x1C~0x1F */
  496. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  497. 0x3F,
  498. 0x3F},
  499. /* Index 0x20~0x23 */
  500. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  501. 0x00,
  502. 0x3F},
  503. /* Index 0x24~0x27 */
  504. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  505. 0x00,
  506. 0x10},
  507. /* Index 0x28~0x2B */
  508. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  509. 0x2F,
  510. 0x00},
  511. /* Index 0x2C~0x2F */
  512. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  513. 0x3F,
  514. 0x00},
  515. /* Index 0x30~0x33 */
  516. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  517. 0x3F,
  518. 0x2F},
  519. /* Index 0x34~0x37 */
  520. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  521. 0x10,
  522. 0x3F},
  523. /* Index 0x38~0x3B */
  524. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  525. 0x1F,
  526. 0x3F},
  527. /* Index 0x3C~0x3F */
  528. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  529. 0x1F,
  530. 0x27},
  531. /* Index 0x40~0x43 */
  532. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  533. 0x3F,
  534. 0x1F},
  535. /* Index 0x44~0x47 */
  536. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  537. 0x3F,
  538. 0x1F},
  539. /* Index 0x48~0x4B */
  540. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  541. 0x3F,
  542. 0x37},
  543. /* Index 0x4C~0x4F */
  544. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  545. 0x27,
  546. 0x3F},
  547. /* Index 0x50~0x53 */
  548. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  549. 0x2D,
  550. 0x3F},
  551. /* Index 0x54~0x57 */
  552. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  553. 0x2D,
  554. 0x31},
  555. /* Index 0x58~0x5B */
  556. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  557. 0x3A,
  558. 0x2D},
  559. /* Index 0x5C~0x5F */
  560. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  561. 0x3F,
  562. 0x2D},
  563. /* Index 0x60~0x63 */
  564. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  565. 0x3F,
  566. 0x3A},
  567. /* Index 0x64~0x67 */
  568. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  569. 0x31,
  570. 0x3F},
  571. /* Index 0x68~0x6B */
  572. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  573. 0x00,
  574. 0x1C},
  575. /* Index 0x6C~0x6F */
  576. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  577. 0x00,
  578. 0x07},
  579. /* Index 0x70~0x73 */
  580. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  581. 0x15,
  582. 0x00},
  583. /* Index 0x74~0x77 */
  584. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  585. 0x1C,
  586. 0x00},
  587. /* Index 0x78~0x7B */
  588. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  589. 0x1C,
  590. 0x15},
  591. /* Index 0x7C~0x7F */
  592. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  593. 0x07,
  594. 0x1C},
  595. /* Index 0x80~0x83 */
  596. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  597. 0x0E,
  598. 0x1C},
  599. /* Index 0x84~0x87 */
  600. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  601. 0x0E,
  602. 0x11},
  603. /* Index 0x88~0x8B */
  604. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  605. 0x18,
  606. 0x0E},
  607. /* Index 0x8C~0x8F */
  608. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  609. 0x1C,
  610. 0x0E},
  611. /* Index 0x90~0x93 */
  612. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  613. 0x1C,
  614. 0x18},
  615. /* Index 0x94~0x97 */
  616. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  617. 0x11,
  618. 0x1C},
  619. /* Index 0x98~0x9B */
  620. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  621. 0x14,
  622. 0x1C},
  623. /* Index 0x9C~0x9F */
  624. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  625. 0x14,
  626. 0x16},
  627. /* Index 0xA0~0xA3 */
  628. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  629. 0x1A,
  630. 0x14},
  631. /* Index 0xA4~0xA7 */
  632. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  633. 0x1C,
  634. 0x14},
  635. /* Index 0xA8~0xAB */
  636. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  637. 0x1C,
  638. 0x1A},
  639. /* Index 0xAC~0xAF */
  640. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  641. 0x16,
  642. 0x1C},
  643. /* Index 0xB0~0xB3 */
  644. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  645. 0x00,
  646. 0x10},
  647. /* Index 0xB4~0xB7 */
  648. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  649. 0x00,
  650. 0x04},
  651. /* Index 0xB8~0xBB */
  652. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  653. 0x0C,
  654. 0x00},
  655. /* Index 0xBC~0xBF */
  656. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  657. 0x10,
  658. 0x00},
  659. /* Index 0xC0~0xC3 */
  660. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  661. 0x10,
  662. 0x0C},
  663. /* Index 0xC4~0xC7 */
  664. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  665. 0x04,
  666. 0x10},
  667. /* Index 0xC8~0xCB */
  668. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  669. 0x08,
  670. 0x10},
  671. /* Index 0xCC~0xCF */
  672. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  673. 0x08,
  674. 0x0A},
  675. /* Index 0xD0~0xD3 */
  676. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  677. 0x0E,
  678. 0x08},
  679. /* Index 0xD4~0xD7 */
  680. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  681. 0x10,
  682. 0x08},
  683. /* Index 0xD8~0xDB */
  684. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  685. 0x10,
  686. 0x0E},
  687. /* Index 0xDC~0xDF */
  688. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  689. 0x0A,
  690. 0x10},
  691. /* Index 0xE0~0xE3 */
  692. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  693. 0x0B,
  694. 0x10},
  695. /* Index 0xE4~0xE7 */
  696. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  697. 0x0B,
  698. 0x0C},
  699. /* Index 0xE8~0xEB */
  700. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  701. 0x0F,
  702. 0x0B},
  703. /* Index 0xEC~0xEF */
  704. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  705. 0x10,
  706. 0x0B},
  707. /* Index 0xF0~0xF3 */
  708. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  709. 0x10,
  710. 0x0F},
  711. /* Index 0xF4~0xF7 */
  712. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  713. 0x0C,
  714. 0x10},
  715. /* Index 0xF8~0xFB */
  716. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  717. 0x00,
  718. 0x00},
  719. /* Index 0xFC~0xFF */
  720. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  721. 0x00,
  722. 0x00}
  723. };
  724. static struct via_device_mapping device_mapping[] = {
  725. {VIA_LDVP0, "LDVP0"},
  726. {VIA_LDVP1, "LDVP1"},
  727. {VIA_DVP0, "DVP0"},
  728. {VIA_CRT, "CRT"},
  729. {VIA_DVP1, "DVP1"},
  730. {VIA_LVDS1, "LVDS1"},
  731. {VIA_LVDS2, "LVDS2"}
  732. };
  733. static void load_fix_bit_crtc_reg(void);
  734. static void __devinit init_gfx_chip_info(int chip_type);
  735. static void __devinit init_tmds_chip_info(void);
  736. static void __devinit init_lvds_chip_info(void);
  737. static void device_screen_off(void);
  738. static void device_screen_on(void);
  739. static void set_display_channel(void);
  740. static void device_off(void);
  741. static void device_on(void);
  742. static void enable_second_display_channel(void);
  743. static void disable_second_display_channel(void);
  744. void viafb_lock_crt(void)
  745. {
  746. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  747. }
  748. void viafb_unlock_crt(void)
  749. {
  750. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  751. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  752. }
  753. static void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  754. {
  755. outb(index, LUT_INDEX_WRITE);
  756. outb(r, LUT_DATA);
  757. outb(g, LUT_DATA);
  758. outb(b, LUT_DATA);
  759. }
  760. static u32 get_dvi_devices(int output_interface)
  761. {
  762. switch (output_interface) {
  763. case INTERFACE_DVP0:
  764. return VIA_DVP0 | VIA_LDVP0;
  765. case INTERFACE_DVP1:
  766. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  767. return VIA_LDVP1;
  768. else
  769. return VIA_DVP1;
  770. case INTERFACE_DFP_HIGH:
  771. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  772. return 0;
  773. else
  774. return VIA_LVDS2 | VIA_DVP0;
  775. case INTERFACE_DFP_LOW:
  776. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  777. return 0;
  778. else
  779. return VIA_DVP1 | VIA_LVDS1;
  780. case INTERFACE_TMDS:
  781. return VIA_LVDS1;
  782. }
  783. return 0;
  784. }
  785. static u32 get_lcd_devices(int output_interface)
  786. {
  787. switch (output_interface) {
  788. case INTERFACE_DVP0:
  789. return VIA_DVP0;
  790. case INTERFACE_DVP1:
  791. return VIA_DVP1;
  792. case INTERFACE_DFP_HIGH:
  793. return VIA_LVDS2 | VIA_DVP0;
  794. case INTERFACE_DFP_LOW:
  795. return VIA_LVDS1 | VIA_DVP1;
  796. case INTERFACE_DFP:
  797. return VIA_LVDS1 | VIA_LVDS2;
  798. case INTERFACE_LVDS0:
  799. case INTERFACE_LVDS0LVDS1:
  800. return VIA_LVDS1;
  801. case INTERFACE_LVDS1:
  802. return VIA_LVDS2;
  803. }
  804. return 0;
  805. }
  806. /*Set IGA path for each device*/
  807. void viafb_set_iga_path(void)
  808. {
  809. if (viafb_SAMM_ON == 1) {
  810. if (viafb_CRT_ON) {
  811. if (viafb_primary_dev == CRT_Device)
  812. viaparinfo->crt_setting_info->iga_path = IGA1;
  813. else
  814. viaparinfo->crt_setting_info->iga_path = IGA2;
  815. }
  816. if (viafb_DVI_ON) {
  817. if (viafb_primary_dev == DVI_Device)
  818. viaparinfo->tmds_setting_info->iga_path = IGA1;
  819. else
  820. viaparinfo->tmds_setting_info->iga_path = IGA2;
  821. }
  822. if (viafb_LCD_ON) {
  823. if (viafb_primary_dev == LCD_Device) {
  824. if (viafb_dual_fb &&
  825. (viaparinfo->chip_info->gfx_chip_name ==
  826. UNICHROME_CLE266)) {
  827. viaparinfo->
  828. lvds_setting_info->iga_path = IGA2;
  829. viaparinfo->
  830. crt_setting_info->iga_path = IGA1;
  831. viaparinfo->
  832. tmds_setting_info->iga_path = IGA1;
  833. } else
  834. viaparinfo->
  835. lvds_setting_info->iga_path = IGA1;
  836. } else {
  837. viaparinfo->lvds_setting_info->iga_path = IGA2;
  838. }
  839. }
  840. if (viafb_LCD2_ON) {
  841. if (LCD2_Device == viafb_primary_dev)
  842. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  843. else
  844. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  845. }
  846. } else {
  847. viafb_SAMM_ON = 0;
  848. if (viafb_CRT_ON && viafb_LCD_ON) {
  849. viaparinfo->crt_setting_info->iga_path = IGA1;
  850. viaparinfo->lvds_setting_info->iga_path = IGA2;
  851. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  852. viaparinfo->crt_setting_info->iga_path = IGA1;
  853. viaparinfo->tmds_setting_info->iga_path = IGA2;
  854. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  855. viaparinfo->tmds_setting_info->iga_path = IGA1;
  856. viaparinfo->lvds_setting_info->iga_path = IGA2;
  857. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  858. viaparinfo->lvds_setting_info->iga_path = IGA2;
  859. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  860. } else if (viafb_CRT_ON) {
  861. viaparinfo->crt_setting_info->iga_path = IGA1;
  862. } else if (viafb_LCD_ON) {
  863. viaparinfo->lvds_setting_info->iga_path = IGA2;
  864. } else if (viafb_DVI_ON) {
  865. viaparinfo->tmds_setting_info->iga_path = IGA1;
  866. }
  867. }
  868. viaparinfo->shared->iga1_devices = 0;
  869. viaparinfo->shared->iga2_devices = 0;
  870. if (viafb_CRT_ON) {
  871. if (viaparinfo->crt_setting_info->iga_path == IGA1)
  872. viaparinfo->shared->iga1_devices |= VIA_CRT;
  873. else
  874. viaparinfo->shared->iga2_devices |= VIA_CRT;
  875. }
  876. if (viafb_DVI_ON) {
  877. if (viaparinfo->tmds_setting_info->iga_path == IGA1)
  878. viaparinfo->shared->iga1_devices |= get_dvi_devices(
  879. viaparinfo->chip_info->
  880. tmds_chip_info.output_interface);
  881. else
  882. viaparinfo->shared->iga2_devices |= get_dvi_devices(
  883. viaparinfo->chip_info->
  884. tmds_chip_info.output_interface);
  885. }
  886. if (viafb_LCD_ON) {
  887. if (viaparinfo->lvds_setting_info->iga_path == IGA1)
  888. viaparinfo->shared->iga1_devices |= get_lcd_devices(
  889. viaparinfo->chip_info->
  890. lvds_chip_info.output_interface);
  891. else
  892. viaparinfo->shared->iga2_devices |= get_lcd_devices(
  893. viaparinfo->chip_info->
  894. lvds_chip_info.output_interface);
  895. }
  896. if (viafb_LCD2_ON) {
  897. if (viaparinfo->lvds_setting_info2->iga_path == IGA1)
  898. viaparinfo->shared->iga1_devices |= get_lcd_devices(
  899. viaparinfo->chip_info->
  900. lvds_chip_info2.output_interface);
  901. else
  902. viaparinfo->shared->iga2_devices |= get_lcd_devices(
  903. viaparinfo->chip_info->
  904. lvds_chip_info2.output_interface);
  905. }
  906. }
  907. static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
  908. {
  909. outb(0xFF, 0x3C6); /* bit mask of palette */
  910. outb(index, 0x3C8);
  911. outb(red, 0x3C9);
  912. outb(green, 0x3C9);
  913. outb(blue, 0x3C9);
  914. }
  915. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
  916. {
  917. viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
  918. set_color_register(index, red, green, blue);
  919. }
  920. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
  921. {
  922. viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
  923. set_color_register(index, red, green, blue);
  924. }
  925. static void set_source_common(u8 index, u8 offset, u8 iga)
  926. {
  927. u8 value, mask = 1 << offset;
  928. switch (iga) {
  929. case IGA1:
  930. value = 0x00;
  931. break;
  932. case IGA2:
  933. value = mask;
  934. break;
  935. default:
  936. printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
  937. return;
  938. }
  939. via_write_reg_mask(VIACR, index, value, mask);
  940. }
  941. static void set_crt_source(u8 iga)
  942. {
  943. u8 value;
  944. switch (iga) {
  945. case IGA1:
  946. value = 0x00;
  947. break;
  948. case IGA2:
  949. value = 0x40;
  950. break;
  951. default:
  952. printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
  953. return;
  954. }
  955. via_write_reg_mask(VIASR, 0x16, value, 0x40);
  956. }
  957. static inline void set_ldvp0_source(u8 iga)
  958. {
  959. set_source_common(0x6C, 7, iga);
  960. }
  961. static inline void set_ldvp1_source(u8 iga)
  962. {
  963. set_source_common(0x93, 7, iga);
  964. }
  965. static inline void set_dvp0_source(u8 iga)
  966. {
  967. set_source_common(0x96, 4, iga);
  968. }
  969. static inline void set_dvp1_source(u8 iga)
  970. {
  971. set_source_common(0x9B, 4, iga);
  972. }
  973. static inline void set_lvds1_source(u8 iga)
  974. {
  975. set_source_common(0x99, 4, iga);
  976. }
  977. static inline void set_lvds2_source(u8 iga)
  978. {
  979. set_source_common(0x97, 4, iga);
  980. }
  981. void via_set_source(u32 devices, u8 iga)
  982. {
  983. if (devices & VIA_LDVP0)
  984. set_ldvp0_source(iga);
  985. if (devices & VIA_LDVP1)
  986. set_ldvp1_source(iga);
  987. if (devices & VIA_DVP0)
  988. set_dvp0_source(iga);
  989. if (devices & VIA_CRT)
  990. set_crt_source(iga);
  991. if (devices & VIA_DVP1)
  992. set_dvp1_source(iga);
  993. if (devices & VIA_LVDS1)
  994. set_lvds1_source(iga);
  995. if (devices & VIA_LVDS2)
  996. set_lvds2_source(iga);
  997. }
  998. static void set_crt_state(u8 state)
  999. {
  1000. u8 value;
  1001. switch (state) {
  1002. case VIA_STATE_ON:
  1003. value = 0x00;
  1004. break;
  1005. case VIA_STATE_STANDBY:
  1006. value = 0x10;
  1007. break;
  1008. case VIA_STATE_SUSPEND:
  1009. value = 0x20;
  1010. break;
  1011. case VIA_STATE_OFF:
  1012. value = 0x30;
  1013. break;
  1014. default:
  1015. return;
  1016. }
  1017. via_write_reg_mask(VIACR, 0x36, value, 0x30);
  1018. }
  1019. static void set_dvp0_state(u8 state)
  1020. {
  1021. u8 value;
  1022. switch (state) {
  1023. case VIA_STATE_ON:
  1024. value = 0xC0;
  1025. break;
  1026. case VIA_STATE_OFF:
  1027. value = 0x00;
  1028. break;
  1029. default:
  1030. return;
  1031. }
  1032. via_write_reg_mask(VIASR, 0x1E, value, 0xC0);
  1033. }
  1034. static void set_dvp1_state(u8 state)
  1035. {
  1036. u8 value;
  1037. switch (state) {
  1038. case VIA_STATE_ON:
  1039. value = 0x30;
  1040. break;
  1041. case VIA_STATE_OFF:
  1042. value = 0x00;
  1043. break;
  1044. default:
  1045. return;
  1046. }
  1047. via_write_reg_mask(VIASR, 0x1E, value, 0x30);
  1048. }
  1049. static void set_lvds1_state(u8 state)
  1050. {
  1051. u8 value;
  1052. switch (state) {
  1053. case VIA_STATE_ON:
  1054. value = 0x03;
  1055. break;
  1056. case VIA_STATE_OFF:
  1057. value = 0x00;
  1058. break;
  1059. default:
  1060. return;
  1061. }
  1062. via_write_reg_mask(VIASR, 0x2A, value, 0x03);
  1063. }
  1064. static void set_lvds2_state(u8 state)
  1065. {
  1066. u8 value;
  1067. switch (state) {
  1068. case VIA_STATE_ON:
  1069. value = 0x0C;
  1070. break;
  1071. case VIA_STATE_OFF:
  1072. value = 0x00;
  1073. break;
  1074. default:
  1075. return;
  1076. }
  1077. via_write_reg_mask(VIASR, 0x2A, value, 0x0C);
  1078. }
  1079. void via_set_state(u32 devices, u8 state)
  1080. {
  1081. /*
  1082. TODO: Can we enable/disable these devices? How?
  1083. if (devices & VIA_LDVP0)
  1084. if (devices & VIA_LDVP1)
  1085. */
  1086. if (devices & VIA_DVP0)
  1087. set_dvp0_state(state);
  1088. if (devices & VIA_CRT)
  1089. set_crt_state(state);
  1090. if (devices & VIA_DVP1)
  1091. set_dvp1_state(state);
  1092. if (devices & VIA_LVDS1)
  1093. set_lvds1_state(state);
  1094. if (devices & VIA_LVDS2)
  1095. set_lvds2_state(state);
  1096. }
  1097. void via_set_sync_polarity(u32 devices, u8 polarity)
  1098. {
  1099. if (polarity & ~(VIA_HSYNC_NEGATIVE | VIA_VSYNC_NEGATIVE)) {
  1100. printk(KERN_WARNING "viafb: Unsupported polarity: %d\n",
  1101. polarity);
  1102. return;
  1103. }
  1104. if (devices & VIA_CRT)
  1105. via_write_misc_reg_mask(polarity << 6, 0xC0);
  1106. if (devices & VIA_DVP1)
  1107. via_write_reg_mask(VIACR, 0x9B, polarity << 5, 0x60);
  1108. if (devices & VIA_LVDS1)
  1109. via_write_reg_mask(VIACR, 0x99, polarity << 5, 0x60);
  1110. if (devices & VIA_LVDS2)
  1111. via_write_reg_mask(VIACR, 0x97, polarity << 5, 0x60);
  1112. }
  1113. u32 via_parse_odev(char *input, char **end)
  1114. {
  1115. char *ptr = input;
  1116. u32 odev = 0;
  1117. bool next = true;
  1118. int i, len;
  1119. while (next) {
  1120. next = false;
  1121. for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
  1122. len = strlen(device_mapping[i].name);
  1123. if (!strncmp(ptr, device_mapping[i].name, len)) {
  1124. odev |= device_mapping[i].device;
  1125. ptr += len;
  1126. if (*ptr == ',') {
  1127. ptr++;
  1128. next = true;
  1129. }
  1130. }
  1131. }
  1132. }
  1133. *end = ptr;
  1134. return odev;
  1135. }
  1136. void via_odev_to_seq(struct seq_file *m, u32 odev)
  1137. {
  1138. int i, count = 0;
  1139. for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
  1140. if (odev & device_mapping[i].device) {
  1141. if (count > 0)
  1142. seq_putc(m, ',');
  1143. seq_puts(m, device_mapping[i].name);
  1144. count++;
  1145. }
  1146. }
  1147. seq_putc(m, '\n');
  1148. }
  1149. static void load_fix_bit_crtc_reg(void)
  1150. {
  1151. /* always set to 1 */
  1152. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  1153. /* line compare should set all bits = 1 (extend modes) */
  1154. viafb_write_reg(CR18, VIACR, 0xff);
  1155. /* line compare should set all bits = 1 (extend modes) */
  1156. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  1157. /* line compare should set all bits = 1 (extend modes) */
  1158. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  1159. /* line compare should set all bits = 1 (extend modes) */
  1160. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  1161. /* line compare should set all bits = 1 (extend modes) */
  1162. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  1163. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  1164. /* extend mode always set to e3h */
  1165. viafb_write_reg(CR17, VIACR, 0xe3);
  1166. /* extend mode always set to 0h */
  1167. viafb_write_reg(CR08, VIACR, 0x00);
  1168. /* extend mode always set to 0h */
  1169. viafb_write_reg(CR14, VIACR, 0x00);
  1170. /* If K8M800, enable Prefetch Mode. */
  1171. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  1172. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  1173. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  1174. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  1175. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  1176. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  1177. }
  1178. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  1179. struct io_register *reg,
  1180. int io_type)
  1181. {
  1182. int reg_mask;
  1183. int bit_num = 0;
  1184. int data;
  1185. int i, j;
  1186. int shift_next_reg;
  1187. int start_index, end_index, cr_index;
  1188. u16 get_bit;
  1189. for (i = 0; i < viafb_load_reg_num; i++) {
  1190. reg_mask = 0;
  1191. data = 0;
  1192. start_index = reg[i].start_bit;
  1193. end_index = reg[i].end_bit;
  1194. cr_index = reg[i].io_addr;
  1195. shift_next_reg = bit_num;
  1196. for (j = start_index; j <= end_index; j++) {
  1197. /*if (bit_num==8) timing_value = timing_value >>8; */
  1198. reg_mask = reg_mask | (BIT0 << j);
  1199. get_bit = (timing_value & (BIT0 << bit_num));
  1200. data =
  1201. data | ((get_bit >> shift_next_reg) << start_index);
  1202. bit_num++;
  1203. }
  1204. if (io_type == VIACR)
  1205. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  1206. else
  1207. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  1208. }
  1209. }
  1210. /* Write Registers */
  1211. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  1212. {
  1213. int i;
  1214. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  1215. for (i = 0; i < ItemNum; i++)
  1216. via_write_reg_mask(RegTable[i].port, RegTable[i].index,
  1217. RegTable[i].value, RegTable[i].mask);
  1218. }
  1219. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  1220. {
  1221. int reg_value;
  1222. int viafb_load_reg_num;
  1223. struct io_register *reg = NULL;
  1224. switch (set_iga) {
  1225. case IGA1:
  1226. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1227. viafb_load_reg_num = fetch_count_reg.
  1228. iga1_fetch_count_reg.reg_num;
  1229. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  1230. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1231. break;
  1232. case IGA2:
  1233. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1234. viafb_load_reg_num = fetch_count_reg.
  1235. iga2_fetch_count_reg.reg_num;
  1236. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  1237. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1238. break;
  1239. }
  1240. }
  1241. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  1242. {
  1243. int reg_value;
  1244. int viafb_load_reg_num;
  1245. struct io_register *reg = NULL;
  1246. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  1247. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  1248. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  1249. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  1250. if (set_iga == IGA1) {
  1251. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1252. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  1253. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  1254. iga1_fifo_high_threshold =
  1255. K800_IGA1_FIFO_HIGH_THRESHOLD;
  1256. /* If resolution > 1280x1024, expire length = 64, else
  1257. expire length = 128 */
  1258. if ((hor_active > 1280) && (ver_active > 1024))
  1259. iga1_display_queue_expire_num = 16;
  1260. else
  1261. iga1_display_queue_expire_num =
  1262. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1263. }
  1264. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1265. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1266. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1267. iga1_fifo_high_threshold =
  1268. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1269. iga1_display_queue_expire_num =
  1270. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1271. /* If resolution > 1280x1024, expire length = 64, else
  1272. expire length = 128 */
  1273. if ((hor_active > 1280) && (ver_active > 1024))
  1274. iga1_display_queue_expire_num = 16;
  1275. else
  1276. iga1_display_queue_expire_num =
  1277. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1278. }
  1279. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1280. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1281. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1282. iga1_fifo_high_threshold =
  1283. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1284. /* If resolution > 1280x1024, expire length = 64,
  1285. else expire length = 128 */
  1286. if ((hor_active > 1280) && (ver_active > 1024))
  1287. iga1_display_queue_expire_num = 16;
  1288. else
  1289. iga1_display_queue_expire_num =
  1290. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1291. }
  1292. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1293. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1294. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1295. iga1_fifo_high_threshold =
  1296. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1297. iga1_display_queue_expire_num =
  1298. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1299. }
  1300. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1301. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1302. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1303. iga1_fifo_high_threshold =
  1304. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1305. iga1_display_queue_expire_num =
  1306. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1307. }
  1308. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1309. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1310. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1311. iga1_fifo_high_threshold =
  1312. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1313. iga1_display_queue_expire_num =
  1314. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1315. }
  1316. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1317. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1318. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1319. iga1_fifo_high_threshold =
  1320. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1321. iga1_display_queue_expire_num =
  1322. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1323. }
  1324. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1325. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1326. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1327. iga1_fifo_high_threshold =
  1328. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1329. iga1_display_queue_expire_num =
  1330. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1331. }
  1332. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1333. iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
  1334. iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
  1335. iga1_fifo_high_threshold =
  1336. VX855_IGA1_FIFO_HIGH_THRESHOLD;
  1337. iga1_display_queue_expire_num =
  1338. VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1339. }
  1340. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) {
  1341. iga1_fifo_max_depth = VX900_IGA1_FIFO_MAX_DEPTH;
  1342. iga1_fifo_threshold = VX900_IGA1_FIFO_THRESHOLD;
  1343. iga1_fifo_high_threshold =
  1344. VX900_IGA1_FIFO_HIGH_THRESHOLD;
  1345. iga1_display_queue_expire_num =
  1346. VX900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1347. }
  1348. /* Set Display FIFO Depath Select */
  1349. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1350. viafb_load_reg_num =
  1351. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1352. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1353. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1354. /* Set Display FIFO Threshold Select */
  1355. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1356. viafb_load_reg_num =
  1357. fifo_threshold_select_reg.
  1358. iga1_fifo_threshold_select_reg.reg_num;
  1359. reg =
  1360. fifo_threshold_select_reg.
  1361. iga1_fifo_threshold_select_reg.reg;
  1362. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1363. /* Set FIFO High Threshold Select */
  1364. reg_value =
  1365. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1366. viafb_load_reg_num =
  1367. fifo_high_threshold_select_reg.
  1368. iga1_fifo_high_threshold_select_reg.reg_num;
  1369. reg =
  1370. fifo_high_threshold_select_reg.
  1371. iga1_fifo_high_threshold_select_reg.reg;
  1372. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1373. /* Set Display Queue Expire Num */
  1374. reg_value =
  1375. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1376. (iga1_display_queue_expire_num);
  1377. viafb_load_reg_num =
  1378. display_queue_expire_num_reg.
  1379. iga1_display_queue_expire_num_reg.reg_num;
  1380. reg =
  1381. display_queue_expire_num_reg.
  1382. iga1_display_queue_expire_num_reg.reg;
  1383. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1384. } else {
  1385. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1386. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1387. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1388. iga2_fifo_high_threshold =
  1389. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1390. /* If resolution > 1280x1024, expire length = 64,
  1391. else expire length = 128 */
  1392. if ((hor_active > 1280) && (ver_active > 1024))
  1393. iga2_display_queue_expire_num = 16;
  1394. else
  1395. iga2_display_queue_expire_num =
  1396. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1397. }
  1398. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1399. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1400. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1401. iga2_fifo_high_threshold =
  1402. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1403. /* If resolution > 1280x1024, expire length = 64,
  1404. else expire length = 128 */
  1405. if ((hor_active > 1280) && (ver_active > 1024))
  1406. iga2_display_queue_expire_num = 16;
  1407. else
  1408. iga2_display_queue_expire_num =
  1409. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1410. }
  1411. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1412. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1413. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1414. iga2_fifo_high_threshold =
  1415. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1416. /* If resolution > 1280x1024, expire length = 64,
  1417. else expire length = 128 */
  1418. if ((hor_active > 1280) && (ver_active > 1024))
  1419. iga2_display_queue_expire_num = 16;
  1420. else
  1421. iga2_display_queue_expire_num =
  1422. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1423. }
  1424. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1425. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1426. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1427. iga2_fifo_high_threshold =
  1428. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1429. iga2_display_queue_expire_num =
  1430. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1431. }
  1432. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1433. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1434. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1435. iga2_fifo_high_threshold =
  1436. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1437. iga2_display_queue_expire_num =
  1438. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1439. }
  1440. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1441. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1442. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1443. iga2_fifo_high_threshold =
  1444. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1445. iga2_display_queue_expire_num =
  1446. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1447. }
  1448. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1449. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1450. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1451. iga2_fifo_high_threshold =
  1452. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1453. iga2_display_queue_expire_num =
  1454. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1455. }
  1456. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1457. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1458. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1459. iga2_fifo_high_threshold =
  1460. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1461. iga2_display_queue_expire_num =
  1462. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1463. }
  1464. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1465. iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
  1466. iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
  1467. iga2_fifo_high_threshold =
  1468. VX855_IGA2_FIFO_HIGH_THRESHOLD;
  1469. iga2_display_queue_expire_num =
  1470. VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1471. }
  1472. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) {
  1473. iga2_fifo_max_depth = VX900_IGA2_FIFO_MAX_DEPTH;
  1474. iga2_fifo_threshold = VX900_IGA2_FIFO_THRESHOLD;
  1475. iga2_fifo_high_threshold =
  1476. VX900_IGA2_FIFO_HIGH_THRESHOLD;
  1477. iga2_display_queue_expire_num =
  1478. VX900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1479. }
  1480. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1481. /* Set Display FIFO Depath Select */
  1482. reg_value =
  1483. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1484. - 1;
  1485. /* Patch LCD in IGA2 case */
  1486. viafb_load_reg_num =
  1487. display_fifo_depth_reg.
  1488. iga2_fifo_depth_select_reg.reg_num;
  1489. reg =
  1490. display_fifo_depth_reg.
  1491. iga2_fifo_depth_select_reg.reg;
  1492. viafb_load_reg(reg_value,
  1493. viafb_load_reg_num, reg, VIACR);
  1494. } else {
  1495. /* Set Display FIFO Depath Select */
  1496. reg_value =
  1497. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1498. viafb_load_reg_num =
  1499. display_fifo_depth_reg.
  1500. iga2_fifo_depth_select_reg.reg_num;
  1501. reg =
  1502. display_fifo_depth_reg.
  1503. iga2_fifo_depth_select_reg.reg;
  1504. viafb_load_reg(reg_value,
  1505. viafb_load_reg_num, reg, VIACR);
  1506. }
  1507. /* Set Display FIFO Threshold Select */
  1508. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1509. viafb_load_reg_num =
  1510. fifo_threshold_select_reg.
  1511. iga2_fifo_threshold_select_reg.reg_num;
  1512. reg =
  1513. fifo_threshold_select_reg.
  1514. iga2_fifo_threshold_select_reg.reg;
  1515. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1516. /* Set FIFO High Threshold Select */
  1517. reg_value =
  1518. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1519. viafb_load_reg_num =
  1520. fifo_high_threshold_select_reg.
  1521. iga2_fifo_high_threshold_select_reg.reg_num;
  1522. reg =
  1523. fifo_high_threshold_select_reg.
  1524. iga2_fifo_high_threshold_select_reg.reg;
  1525. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1526. /* Set Display Queue Expire Num */
  1527. reg_value =
  1528. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1529. (iga2_display_queue_expire_num);
  1530. viafb_load_reg_num =
  1531. display_queue_expire_num_reg.
  1532. iga2_display_queue_expire_num_reg.reg_num;
  1533. reg =
  1534. display_queue_expire_num_reg.
  1535. iga2_display_queue_expire_num_reg.reg;
  1536. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1537. }
  1538. }
  1539. static u32 cle266_encode_pll(struct pll_config pll)
  1540. {
  1541. return (pll.multiplier << 8)
  1542. | (pll.rshift << 6)
  1543. | pll.divisor;
  1544. }
  1545. static u32 k800_encode_pll(struct pll_config pll)
  1546. {
  1547. return ((pll.divisor - 2) << 16)
  1548. | (pll.rshift << 10)
  1549. | (pll.multiplier - 2);
  1550. }
  1551. static u32 vx855_encode_pll(struct pll_config pll)
  1552. {
  1553. return (pll.divisor << 16)
  1554. | (pll.rshift << 10)
  1555. | pll.multiplier;
  1556. }
  1557. u32 viafb_get_clk_value(int clk)
  1558. {
  1559. u32 value = 0;
  1560. int i = 0;
  1561. while (i < NUM_TOTAL_PLL_TABLE && clk != pll_value[i].clk)
  1562. i++;
  1563. if (i == NUM_TOTAL_PLL_TABLE) {
  1564. printk(KERN_WARNING "viafb_get_clk_value: PLL lookup failed!");
  1565. } else {
  1566. switch (viaparinfo->chip_info->gfx_chip_name) {
  1567. case UNICHROME_CLE266:
  1568. case UNICHROME_K400:
  1569. value = cle266_encode_pll(pll_value[i].cle266_pll);
  1570. break;
  1571. case UNICHROME_K800:
  1572. case UNICHROME_PM800:
  1573. case UNICHROME_CN700:
  1574. value = k800_encode_pll(pll_value[i].k800_pll);
  1575. break;
  1576. case UNICHROME_CX700:
  1577. case UNICHROME_CN750:
  1578. case UNICHROME_K8M890:
  1579. case UNICHROME_P4M890:
  1580. case UNICHROME_P4M900:
  1581. case UNICHROME_VX800:
  1582. value = k800_encode_pll(pll_value[i].cx700_pll);
  1583. break;
  1584. case UNICHROME_VX855:
  1585. case UNICHROME_VX900:
  1586. value = vx855_encode_pll(pll_value[i].vx855_pll);
  1587. break;
  1588. }
  1589. }
  1590. return value;
  1591. }
  1592. /* Set VCLK*/
  1593. void viafb_set_vclock(u32 clk, int set_iga)
  1594. {
  1595. /* H.W. Reset : ON */
  1596. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1597. if (set_iga == IGA1) {
  1598. /* Change D,N FOR VCLK */
  1599. switch (viaparinfo->chip_info->gfx_chip_name) {
  1600. case UNICHROME_CLE266:
  1601. case UNICHROME_K400:
  1602. via_write_reg(VIASR, SR46, (clk & 0x00FF));
  1603. via_write_reg(VIASR, SR47, (clk & 0xFF00) >> 8);
  1604. break;
  1605. case UNICHROME_K800:
  1606. case UNICHROME_PM800:
  1607. case UNICHROME_CN700:
  1608. case UNICHROME_CX700:
  1609. case UNICHROME_CN750:
  1610. case UNICHROME_K8M890:
  1611. case UNICHROME_P4M890:
  1612. case UNICHROME_P4M900:
  1613. case UNICHROME_VX800:
  1614. case UNICHROME_VX855:
  1615. case UNICHROME_VX900:
  1616. via_write_reg(VIASR, SR44, (clk & 0x0000FF));
  1617. via_write_reg(VIASR, SR45, (clk & 0x00FF00) >> 8);
  1618. via_write_reg(VIASR, SR46, (clk & 0xFF0000) >> 16);
  1619. break;
  1620. }
  1621. }
  1622. if (set_iga == IGA2) {
  1623. /* Change D,N FOR LCK */
  1624. switch (viaparinfo->chip_info->gfx_chip_name) {
  1625. case UNICHROME_CLE266:
  1626. case UNICHROME_K400:
  1627. via_write_reg(VIASR, SR44, (clk & 0x00FF));
  1628. via_write_reg(VIASR, SR45, (clk & 0xFF00) >> 8);
  1629. break;
  1630. case UNICHROME_K800:
  1631. case UNICHROME_PM800:
  1632. case UNICHROME_CN700:
  1633. case UNICHROME_CX700:
  1634. case UNICHROME_CN750:
  1635. case UNICHROME_K8M890:
  1636. case UNICHROME_P4M890:
  1637. case UNICHROME_P4M900:
  1638. case UNICHROME_VX800:
  1639. case UNICHROME_VX855:
  1640. case UNICHROME_VX900:
  1641. via_write_reg(VIASR, SR4A, (clk & 0x0000FF));
  1642. via_write_reg(VIASR, SR4B, (clk & 0x00FF00) >> 8);
  1643. via_write_reg(VIASR, SR4C, (clk & 0xFF0000) >> 16);
  1644. break;
  1645. }
  1646. }
  1647. /* H.W. Reset : OFF */
  1648. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1649. /* Reset PLL */
  1650. if (set_iga == IGA1) {
  1651. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1652. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1653. }
  1654. if (set_iga == IGA2) {
  1655. viafb_write_reg_mask(SR40, VIASR, 0x04, BIT2);
  1656. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT2);
  1657. }
  1658. /* Fire! */
  1659. via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
  1660. }
  1661. void viafb_load_crtc_timing(struct display_timing device_timing,
  1662. int set_iga)
  1663. {
  1664. int i;
  1665. int viafb_load_reg_num = 0;
  1666. int reg_value = 0;
  1667. struct io_register *reg = NULL;
  1668. viafb_unlock_crt();
  1669. for (i = 0; i < 12; i++) {
  1670. if (set_iga == IGA1) {
  1671. switch (i) {
  1672. case H_TOTAL_INDEX:
  1673. reg_value =
  1674. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1675. hor_total);
  1676. viafb_load_reg_num =
  1677. iga1_crtc_reg.hor_total.reg_num;
  1678. reg = iga1_crtc_reg.hor_total.reg;
  1679. break;
  1680. case H_ADDR_INDEX:
  1681. reg_value =
  1682. IGA1_HOR_ADDR_FORMULA(device_timing.
  1683. hor_addr);
  1684. viafb_load_reg_num =
  1685. iga1_crtc_reg.hor_addr.reg_num;
  1686. reg = iga1_crtc_reg.hor_addr.reg;
  1687. break;
  1688. case H_BLANK_START_INDEX:
  1689. reg_value =
  1690. IGA1_HOR_BLANK_START_FORMULA
  1691. (device_timing.hor_blank_start);
  1692. viafb_load_reg_num =
  1693. iga1_crtc_reg.hor_blank_start.reg_num;
  1694. reg = iga1_crtc_reg.hor_blank_start.reg;
  1695. break;
  1696. case H_BLANK_END_INDEX:
  1697. reg_value =
  1698. IGA1_HOR_BLANK_END_FORMULA
  1699. (device_timing.hor_blank_start,
  1700. device_timing.hor_blank_end);
  1701. viafb_load_reg_num =
  1702. iga1_crtc_reg.hor_blank_end.reg_num;
  1703. reg = iga1_crtc_reg.hor_blank_end.reg;
  1704. break;
  1705. case H_SYNC_START_INDEX:
  1706. reg_value =
  1707. IGA1_HOR_SYNC_START_FORMULA
  1708. (device_timing.hor_sync_start);
  1709. viafb_load_reg_num =
  1710. iga1_crtc_reg.hor_sync_start.reg_num;
  1711. reg = iga1_crtc_reg.hor_sync_start.reg;
  1712. break;
  1713. case H_SYNC_END_INDEX:
  1714. reg_value =
  1715. IGA1_HOR_SYNC_END_FORMULA
  1716. (device_timing.hor_sync_start,
  1717. device_timing.hor_sync_end);
  1718. viafb_load_reg_num =
  1719. iga1_crtc_reg.hor_sync_end.reg_num;
  1720. reg = iga1_crtc_reg.hor_sync_end.reg;
  1721. break;
  1722. case V_TOTAL_INDEX:
  1723. reg_value =
  1724. IGA1_VER_TOTAL_FORMULA(device_timing.
  1725. ver_total);
  1726. viafb_load_reg_num =
  1727. iga1_crtc_reg.ver_total.reg_num;
  1728. reg = iga1_crtc_reg.ver_total.reg;
  1729. break;
  1730. case V_ADDR_INDEX:
  1731. reg_value =
  1732. IGA1_VER_ADDR_FORMULA(device_timing.
  1733. ver_addr);
  1734. viafb_load_reg_num =
  1735. iga1_crtc_reg.ver_addr.reg_num;
  1736. reg = iga1_crtc_reg.ver_addr.reg;
  1737. break;
  1738. case V_BLANK_START_INDEX:
  1739. reg_value =
  1740. IGA1_VER_BLANK_START_FORMULA
  1741. (device_timing.ver_blank_start);
  1742. viafb_load_reg_num =
  1743. iga1_crtc_reg.ver_blank_start.reg_num;
  1744. reg = iga1_crtc_reg.ver_blank_start.reg;
  1745. break;
  1746. case V_BLANK_END_INDEX:
  1747. reg_value =
  1748. IGA1_VER_BLANK_END_FORMULA
  1749. (device_timing.ver_blank_start,
  1750. device_timing.ver_blank_end);
  1751. viafb_load_reg_num =
  1752. iga1_crtc_reg.ver_blank_end.reg_num;
  1753. reg = iga1_crtc_reg.ver_blank_end.reg;
  1754. break;
  1755. case V_SYNC_START_INDEX:
  1756. reg_value =
  1757. IGA1_VER_SYNC_START_FORMULA
  1758. (device_timing.ver_sync_start);
  1759. viafb_load_reg_num =
  1760. iga1_crtc_reg.ver_sync_start.reg_num;
  1761. reg = iga1_crtc_reg.ver_sync_start.reg;
  1762. break;
  1763. case V_SYNC_END_INDEX:
  1764. reg_value =
  1765. IGA1_VER_SYNC_END_FORMULA
  1766. (device_timing.ver_sync_start,
  1767. device_timing.ver_sync_end);
  1768. viafb_load_reg_num =
  1769. iga1_crtc_reg.ver_sync_end.reg_num;
  1770. reg = iga1_crtc_reg.ver_sync_end.reg;
  1771. break;
  1772. }
  1773. }
  1774. if (set_iga == IGA2) {
  1775. switch (i) {
  1776. case H_TOTAL_INDEX:
  1777. reg_value =
  1778. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1779. hor_total);
  1780. viafb_load_reg_num =
  1781. iga2_crtc_reg.hor_total.reg_num;
  1782. reg = iga2_crtc_reg.hor_total.reg;
  1783. break;
  1784. case H_ADDR_INDEX:
  1785. reg_value =
  1786. IGA2_HOR_ADDR_FORMULA(device_timing.
  1787. hor_addr);
  1788. viafb_load_reg_num =
  1789. iga2_crtc_reg.hor_addr.reg_num;
  1790. reg = iga2_crtc_reg.hor_addr.reg;
  1791. break;
  1792. case H_BLANK_START_INDEX:
  1793. reg_value =
  1794. IGA2_HOR_BLANK_START_FORMULA
  1795. (device_timing.hor_blank_start);
  1796. viafb_load_reg_num =
  1797. iga2_crtc_reg.hor_blank_start.reg_num;
  1798. reg = iga2_crtc_reg.hor_blank_start.reg;
  1799. break;
  1800. case H_BLANK_END_INDEX:
  1801. reg_value =
  1802. IGA2_HOR_BLANK_END_FORMULA
  1803. (device_timing.hor_blank_start,
  1804. device_timing.hor_blank_end);
  1805. viafb_load_reg_num =
  1806. iga2_crtc_reg.hor_blank_end.reg_num;
  1807. reg = iga2_crtc_reg.hor_blank_end.reg;
  1808. break;
  1809. case H_SYNC_START_INDEX:
  1810. reg_value =
  1811. IGA2_HOR_SYNC_START_FORMULA
  1812. (device_timing.hor_sync_start);
  1813. if (UNICHROME_CN700 <=
  1814. viaparinfo->chip_info->gfx_chip_name)
  1815. viafb_load_reg_num =
  1816. iga2_crtc_reg.hor_sync_start.
  1817. reg_num;
  1818. else
  1819. viafb_load_reg_num = 3;
  1820. reg = iga2_crtc_reg.hor_sync_start.reg;
  1821. break;
  1822. case H_SYNC_END_INDEX:
  1823. reg_value =
  1824. IGA2_HOR_SYNC_END_FORMULA
  1825. (device_timing.hor_sync_start,
  1826. device_timing.hor_sync_end);
  1827. viafb_load_reg_num =
  1828. iga2_crtc_reg.hor_sync_end.reg_num;
  1829. reg = iga2_crtc_reg.hor_sync_end.reg;
  1830. break;
  1831. case V_TOTAL_INDEX:
  1832. reg_value =
  1833. IGA2_VER_TOTAL_FORMULA(device_timing.
  1834. ver_total);
  1835. viafb_load_reg_num =
  1836. iga2_crtc_reg.ver_total.reg_num;
  1837. reg = iga2_crtc_reg.ver_total.reg;
  1838. break;
  1839. case V_ADDR_INDEX:
  1840. reg_value =
  1841. IGA2_VER_ADDR_FORMULA(device_timing.
  1842. ver_addr);
  1843. viafb_load_reg_num =
  1844. iga2_crtc_reg.ver_addr.reg_num;
  1845. reg = iga2_crtc_reg.ver_addr.reg;
  1846. break;
  1847. case V_BLANK_START_INDEX:
  1848. reg_value =
  1849. IGA2_VER_BLANK_START_FORMULA
  1850. (device_timing.ver_blank_start);
  1851. viafb_load_reg_num =
  1852. iga2_crtc_reg.ver_blank_start.reg_num;
  1853. reg = iga2_crtc_reg.ver_blank_start.reg;
  1854. break;
  1855. case V_BLANK_END_INDEX:
  1856. reg_value =
  1857. IGA2_VER_BLANK_END_FORMULA
  1858. (device_timing.ver_blank_start,
  1859. device_timing.ver_blank_end);
  1860. viafb_load_reg_num =
  1861. iga2_crtc_reg.ver_blank_end.reg_num;
  1862. reg = iga2_crtc_reg.ver_blank_end.reg;
  1863. break;
  1864. case V_SYNC_START_INDEX:
  1865. reg_value =
  1866. IGA2_VER_SYNC_START_FORMULA
  1867. (device_timing.ver_sync_start);
  1868. viafb_load_reg_num =
  1869. iga2_crtc_reg.ver_sync_start.reg_num;
  1870. reg = iga2_crtc_reg.ver_sync_start.reg;
  1871. break;
  1872. case V_SYNC_END_INDEX:
  1873. reg_value =
  1874. IGA2_VER_SYNC_END_FORMULA
  1875. (device_timing.ver_sync_start,
  1876. device_timing.ver_sync_end);
  1877. viafb_load_reg_num =
  1878. iga2_crtc_reg.ver_sync_end.reg_num;
  1879. reg = iga2_crtc_reg.ver_sync_end.reg;
  1880. break;
  1881. }
  1882. }
  1883. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1884. }
  1885. viafb_lock_crt();
  1886. }
  1887. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1888. struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
  1889. {
  1890. struct display_timing crt_reg;
  1891. int i;
  1892. int index = 0;
  1893. int h_addr, v_addr;
  1894. u32 pll_D_N;
  1895. for (i = 0; i < video_mode->mode_array; i++) {
  1896. index = i;
  1897. if (crt_table[i].refresh_rate == viaparinfo->
  1898. crt_setting_info->refresh_rate)
  1899. break;
  1900. }
  1901. crt_reg = crt_table[index].crtc;
  1902. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1903. /* So we would delete border. */
  1904. if ((viafb_LCD_ON | viafb_DVI_ON)
  1905. && video_mode->crtc[0].crtc.hor_addr == 640
  1906. && video_mode->crtc[0].crtc.ver_addr == 480
  1907. && viaparinfo->crt_setting_info->refresh_rate == 60) {
  1908. /* The border is 8 pixels. */
  1909. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1910. /* Blanking time should add left and right borders. */
  1911. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1912. }
  1913. h_addr = crt_reg.hor_addr;
  1914. v_addr = crt_reg.ver_addr;
  1915. if (set_iga == IGA1) {
  1916. viafb_unlock_crt();
  1917. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1918. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1919. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1920. }
  1921. switch (set_iga) {
  1922. case IGA1:
  1923. viafb_load_crtc_timing(crt_reg, IGA1);
  1924. break;
  1925. case IGA2:
  1926. viafb_load_crtc_timing(crt_reg, IGA2);
  1927. break;
  1928. }
  1929. load_fix_bit_crtc_reg();
  1930. viafb_lock_crt();
  1931. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1932. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1933. /* load FIFO */
  1934. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1935. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1936. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1937. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1938. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1939. viafb_set_vclock(pll_D_N, set_iga);
  1940. }
  1941. void __devinit viafb_init_chip_info(int chip_type)
  1942. {
  1943. init_gfx_chip_info(chip_type);
  1944. init_tmds_chip_info();
  1945. init_lvds_chip_info();
  1946. viaparinfo->crt_setting_info->iga_path = IGA1;
  1947. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1948. /*Set IGA path for each device */
  1949. viafb_set_iga_path();
  1950. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1951. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1952. viaparinfo->lvds_setting_info2->display_method =
  1953. viaparinfo->lvds_setting_info->display_method;
  1954. viaparinfo->lvds_setting_info2->lcd_mode =
  1955. viaparinfo->lvds_setting_info->lcd_mode;
  1956. }
  1957. void viafb_update_device_setting(int hres, int vres,
  1958. int bpp, int vmode_refresh, int flag)
  1959. {
  1960. if (flag == 0) {
  1961. viaparinfo->crt_setting_info->refresh_rate =
  1962. vmode_refresh;
  1963. viaparinfo->tmds_setting_info->h_active = hres;
  1964. viaparinfo->tmds_setting_info->v_active = vres;
  1965. viaparinfo->lvds_setting_info->h_active = hres;
  1966. viaparinfo->lvds_setting_info->v_active = vres;
  1967. viaparinfo->lvds_setting_info->bpp = bpp;
  1968. viaparinfo->lvds_setting_info2->h_active = hres;
  1969. viaparinfo->lvds_setting_info2->v_active = vres;
  1970. viaparinfo->lvds_setting_info2->bpp = bpp;
  1971. } else {
  1972. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1973. viaparinfo->tmds_setting_info->h_active = hres;
  1974. viaparinfo->tmds_setting_info->v_active = vres;
  1975. }
  1976. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1977. viaparinfo->lvds_setting_info->h_active = hres;
  1978. viaparinfo->lvds_setting_info->v_active = vres;
  1979. viaparinfo->lvds_setting_info->bpp = bpp;
  1980. }
  1981. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1982. viaparinfo->lvds_setting_info2->h_active = hres;
  1983. viaparinfo->lvds_setting_info2->v_active = vres;
  1984. viaparinfo->lvds_setting_info2->bpp = bpp;
  1985. }
  1986. }
  1987. }
  1988. static void __devinit init_gfx_chip_info(int chip_type)
  1989. {
  1990. u8 tmp;
  1991. viaparinfo->chip_info->gfx_chip_name = chip_type;
  1992. /* Check revision of CLE266 Chip */
  1993. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1994. /* CR4F only define in CLE266.CX chip */
  1995. tmp = viafb_read_reg(VIACR, CR4F);
  1996. viafb_write_reg(CR4F, VIACR, 0x55);
  1997. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1998. viaparinfo->chip_info->gfx_chip_revision =
  1999. CLE266_REVISION_AX;
  2000. else
  2001. viaparinfo->chip_info->gfx_chip_revision =
  2002. CLE266_REVISION_CX;
  2003. /* restore orignal CR4F value */
  2004. viafb_write_reg(CR4F, VIACR, tmp);
  2005. }
  2006. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  2007. tmp = viafb_read_reg(VIASR, SR43);
  2008. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  2009. if (tmp & 0x02) {
  2010. viaparinfo->chip_info->gfx_chip_revision =
  2011. CX700_REVISION_700M2;
  2012. } else if (tmp & 0x40) {
  2013. viaparinfo->chip_info->gfx_chip_revision =
  2014. CX700_REVISION_700M;
  2015. } else {
  2016. viaparinfo->chip_info->gfx_chip_revision =
  2017. CX700_REVISION_700;
  2018. }
  2019. }
  2020. /* Determine which 2D engine we have */
  2021. switch (viaparinfo->chip_info->gfx_chip_name) {
  2022. case UNICHROME_VX800:
  2023. case UNICHROME_VX855:
  2024. case UNICHROME_VX900:
  2025. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
  2026. break;
  2027. case UNICHROME_K8M890:
  2028. case UNICHROME_P4M900:
  2029. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
  2030. break;
  2031. default:
  2032. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
  2033. break;
  2034. }
  2035. }
  2036. static void __devinit init_tmds_chip_info(void)
  2037. {
  2038. viafb_tmds_trasmitter_identify();
  2039. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  2040. output_interface) {
  2041. switch (viaparinfo->chip_info->gfx_chip_name) {
  2042. case UNICHROME_CX700:
  2043. {
  2044. /* we should check support by hardware layout.*/
  2045. if ((viafb_display_hardware_layout ==
  2046. HW_LAYOUT_DVI_ONLY)
  2047. || (viafb_display_hardware_layout ==
  2048. HW_LAYOUT_LCD_DVI)) {
  2049. viaparinfo->chip_info->tmds_chip_info.
  2050. output_interface = INTERFACE_TMDS;
  2051. } else {
  2052. viaparinfo->chip_info->tmds_chip_info.
  2053. output_interface =
  2054. INTERFACE_NONE;
  2055. }
  2056. break;
  2057. }
  2058. case UNICHROME_K8M890:
  2059. case UNICHROME_P4M900:
  2060. case UNICHROME_P4M890:
  2061. /* TMDS on PCIE, we set DFPLOW as default. */
  2062. viaparinfo->chip_info->tmds_chip_info.output_interface =
  2063. INTERFACE_DFP_LOW;
  2064. break;
  2065. default:
  2066. {
  2067. /* set DVP1 default for DVI */
  2068. viaparinfo->chip_info->tmds_chip_info
  2069. .output_interface = INTERFACE_DVP1;
  2070. }
  2071. }
  2072. }
  2073. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  2074. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  2075. viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
  2076. &viaparinfo->shared->tmds_setting_info);
  2077. }
  2078. static void __devinit init_lvds_chip_info(void)
  2079. {
  2080. viafb_lvds_trasmitter_identify();
  2081. viafb_init_lcd_size();
  2082. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  2083. viaparinfo->lvds_setting_info);
  2084. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  2085. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  2086. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  2087. }
  2088. /*If CX700,two singel LCD, we need to reassign
  2089. LCD interface to different LVDS port */
  2090. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  2091. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  2092. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  2093. lvds_chip_name) && (INTEGRATED_LVDS ==
  2094. viaparinfo->chip_info->
  2095. lvds_chip_info2.lvds_chip_name)) {
  2096. viaparinfo->chip_info->lvds_chip_info.output_interface =
  2097. INTERFACE_LVDS0;
  2098. viaparinfo->chip_info->lvds_chip_info2.
  2099. output_interface =
  2100. INTERFACE_LVDS1;
  2101. }
  2102. }
  2103. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  2104. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  2105. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  2106. viaparinfo->chip_info->lvds_chip_info.output_interface);
  2107. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  2108. viaparinfo->chip_info->lvds_chip_info.output_interface);
  2109. }
  2110. void __devinit viafb_init_dac(int set_iga)
  2111. {
  2112. int i;
  2113. u8 tmp;
  2114. if (set_iga == IGA1) {
  2115. /* access Primary Display's LUT */
  2116. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  2117. /* turn off LCK */
  2118. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  2119. for (i = 0; i < 256; i++) {
  2120. write_dac_reg(i, palLUT_table[i].red,
  2121. palLUT_table[i].green,
  2122. palLUT_table[i].blue);
  2123. }
  2124. /* turn on LCK */
  2125. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  2126. } else {
  2127. tmp = viafb_read_reg(VIACR, CR6A);
  2128. /* access Secondary Display's LUT */
  2129. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  2130. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  2131. for (i = 0; i < 256; i++) {
  2132. write_dac_reg(i, palLUT_table[i].red,
  2133. palLUT_table[i].green,
  2134. palLUT_table[i].blue);
  2135. }
  2136. /* set IGA1 DAC for default */
  2137. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  2138. viafb_write_reg(CR6A, VIACR, tmp);
  2139. }
  2140. }
  2141. static void device_screen_off(void)
  2142. {
  2143. /* turn off CRT screen (IGA1) */
  2144. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  2145. }
  2146. static void device_screen_on(void)
  2147. {
  2148. /* turn on CRT screen (IGA1) */
  2149. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  2150. }
  2151. static void set_display_channel(void)
  2152. {
  2153. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  2154. is keeped on lvds_setting_info2 */
  2155. if (viafb_LCD2_ON &&
  2156. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  2157. /* For dual channel LCD: */
  2158. /* Set to Dual LVDS channel. */
  2159. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2160. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  2161. /* For LCD+DFP: */
  2162. /* Set to LVDS1 + TMDS channel. */
  2163. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  2164. } else if (viafb_DVI_ON) {
  2165. /* Set to single TMDS channel. */
  2166. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  2167. } else if (viafb_LCD_ON) {
  2168. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  2169. /* For dual channel LCD: */
  2170. /* Set to Dual LVDS channel. */
  2171. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2172. } else {
  2173. /* Set to LVDS0 + LVDS1 channel. */
  2174. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  2175. }
  2176. }
  2177. }
  2178. static u8 get_sync(struct fb_info *info)
  2179. {
  2180. u8 polarity = 0;
  2181. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  2182. polarity |= VIA_HSYNC_NEGATIVE;
  2183. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  2184. polarity |= VIA_VSYNC_NEGATIVE;
  2185. return polarity;
  2186. }
  2187. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  2188. struct VideoModeTable *vmode_tbl1, int video_bpp1)
  2189. {
  2190. int i, j;
  2191. int port;
  2192. u32 devices = viaparinfo->shared->iga1_devices
  2193. | viaparinfo->shared->iga2_devices;
  2194. u8 value, index, mask;
  2195. struct crt_mode_table *crt_timing;
  2196. struct crt_mode_table *crt_timing1 = NULL;
  2197. device_screen_off();
  2198. crt_timing = vmode_tbl->crtc;
  2199. if (viafb_SAMM_ON == 1) {
  2200. crt_timing1 = vmode_tbl1->crtc;
  2201. }
  2202. inb(VIAStatus);
  2203. outb(0x00, VIAAR);
  2204. /* Write Common Setting for Video Mode */
  2205. switch (viaparinfo->chip_info->gfx_chip_name) {
  2206. case UNICHROME_CLE266:
  2207. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  2208. break;
  2209. case UNICHROME_K400:
  2210. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  2211. break;
  2212. case UNICHROME_K800:
  2213. case UNICHROME_PM800:
  2214. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  2215. break;
  2216. case UNICHROME_CN700:
  2217. case UNICHROME_K8M890:
  2218. case UNICHROME_P4M890:
  2219. case UNICHROME_P4M900:
  2220. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  2221. break;
  2222. case UNICHROME_CX700:
  2223. case UNICHROME_VX800:
  2224. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  2225. break;
  2226. case UNICHROME_VX855:
  2227. case UNICHROME_VX900:
  2228. viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
  2229. break;
  2230. }
  2231. viafb_write_regx(scaling_parameters, ARRAY_SIZE(scaling_parameters));
  2232. device_off();
  2233. via_set_state(devices, VIA_STATE_OFF);
  2234. /* Fill VPIT Parameters */
  2235. /* Write Misc Register */
  2236. outb(VPIT.Misc, VIA_MISC_REG_WRITE);
  2237. /* Write Sequencer */
  2238. for (i = 1; i <= StdSR; i++)
  2239. via_write_reg(VIASR, i, VPIT.SR[i - 1]);
  2240. viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
  2241. /* Write CRTC */
  2242. viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
  2243. /* Write Graphic Controller */
  2244. for (i = 0; i < StdGR; i++)
  2245. via_write_reg(VIAGR, i, VPIT.GR[i]);
  2246. /* Write Attribute Controller */
  2247. for (i = 0; i < StdAR; i++) {
  2248. inb(VIAStatus);
  2249. outb(i, VIAAR);
  2250. outb(VPIT.AR[i], VIAAR);
  2251. }
  2252. inb(VIAStatus);
  2253. outb(0x20, VIAAR);
  2254. /* Update Patch Register */
  2255. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
  2256. || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
  2257. && vmode_tbl->crtc[0].crtc.hor_addr == 1024
  2258. && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
  2259. for (j = 0; j < res_patch_table[0].table_length; j++) {
  2260. index = res_patch_table[0].io_reg_table[j].index;
  2261. port = res_patch_table[0].io_reg_table[j].port;
  2262. value = res_patch_table[0].io_reg_table[j].value;
  2263. mask = res_patch_table[0].io_reg_table[j].mask;
  2264. viafb_write_reg_mask(index, port, value, mask);
  2265. }
  2266. }
  2267. via_set_primary_pitch(viafbinfo->fix.line_length);
  2268. via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  2269. : viafbinfo->fix.line_length);
  2270. via_set_primary_color_depth(viaparinfo->depth);
  2271. via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
  2272. : viaparinfo->depth);
  2273. via_set_source(viaparinfo->shared->iga1_devices, IGA1);
  2274. via_set_source(viaparinfo->shared->iga2_devices, IGA2);
  2275. if (viaparinfo->shared->iga2_devices)
  2276. enable_second_display_channel();
  2277. else
  2278. disable_second_display_channel();
  2279. /* Update Refresh Rate Setting */
  2280. /* Clear On Screen */
  2281. /* CRT set mode */
  2282. if (viafb_CRT_ON) {
  2283. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2284. IGA2)) {
  2285. viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
  2286. video_bpp1 / 8,
  2287. viaparinfo->crt_setting_info->iga_path);
  2288. } else {
  2289. viafb_fill_crtc_timing(crt_timing, vmode_tbl,
  2290. video_bpp / 8,
  2291. viaparinfo->crt_setting_info->iga_path);
  2292. }
  2293. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2294. to 8 alignment (1368),there is several pixels (2 pixels)
  2295. on right side of screen. */
  2296. if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
  2297. viafb_unlock_crt();
  2298. viafb_write_reg(CR02, VIACR,
  2299. viafb_read_reg(VIACR, CR02) - 1);
  2300. viafb_lock_crt();
  2301. }
  2302. }
  2303. if (viafb_DVI_ON) {
  2304. if (viafb_SAMM_ON &&
  2305. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2306. viafb_dvi_set_mode(viafb_get_mode
  2307. (viaparinfo->tmds_setting_info->h_active,
  2308. viaparinfo->tmds_setting_info->
  2309. v_active),
  2310. video_bpp1, viaparinfo->
  2311. tmds_setting_info->iga_path);
  2312. } else {
  2313. viafb_dvi_set_mode(viafb_get_mode
  2314. (viaparinfo->tmds_setting_info->h_active,
  2315. viaparinfo->
  2316. tmds_setting_info->v_active),
  2317. video_bpp, viaparinfo->
  2318. tmds_setting_info->iga_path);
  2319. }
  2320. }
  2321. if (viafb_LCD_ON) {
  2322. if (viafb_SAMM_ON &&
  2323. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2324. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2325. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2326. lvds_setting_info,
  2327. &viaparinfo->chip_info->lvds_chip_info);
  2328. } else {
  2329. /* IGA1 doesn't have LCD scaling, so set it center. */
  2330. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2331. viaparinfo->lvds_setting_info->display_method =
  2332. LCD_CENTERING;
  2333. }
  2334. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2335. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2336. lvds_setting_info,
  2337. &viaparinfo->chip_info->lvds_chip_info);
  2338. }
  2339. }
  2340. if (viafb_LCD2_ON) {
  2341. if (viafb_SAMM_ON &&
  2342. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2343. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2344. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2345. lvds_setting_info2,
  2346. &viaparinfo->chip_info->lvds_chip_info2);
  2347. } else {
  2348. /* IGA1 doesn't have LCD scaling, so set it center. */
  2349. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2350. viaparinfo->lvds_setting_info2->display_method =
  2351. LCD_CENTERING;
  2352. }
  2353. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2354. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2355. lvds_setting_info2,
  2356. &viaparinfo->chip_info->lvds_chip_info2);
  2357. }
  2358. }
  2359. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2360. && (viafb_LCD_ON || viafb_DVI_ON))
  2361. set_display_channel();
  2362. /* If set mode normally, save resolution information for hot-plug . */
  2363. if (!viafb_hotplug) {
  2364. viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
  2365. viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
  2366. viafb_hotplug_bpp = video_bpp;
  2367. viafb_hotplug_refresh = viafb_refresh;
  2368. if (viafb_DVI_ON)
  2369. viafb_DeviceStatus = DVI_Device;
  2370. else
  2371. viafb_DeviceStatus = CRT_Device;
  2372. }
  2373. device_on();
  2374. if (!viafb_dual_fb)
  2375. via_set_sync_polarity(devices, get_sync(viafbinfo));
  2376. else {
  2377. via_set_sync_polarity(viaparinfo->shared->iga1_devices,
  2378. get_sync(viafbinfo));
  2379. via_set_sync_polarity(viaparinfo->shared->iga2_devices,
  2380. get_sync(viafbinfo1));
  2381. }
  2382. via_set_state(devices, VIA_STATE_ON);
  2383. device_screen_on();
  2384. return 1;
  2385. }
  2386. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2387. {
  2388. int i;
  2389. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2390. if ((hres == res_map_refresh_tbl[i].hres)
  2391. && (vres == res_map_refresh_tbl[i].vres)
  2392. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2393. return res_map_refresh_tbl[i].pixclock;
  2394. }
  2395. return RES_640X480_60HZ_PIXCLOCK;
  2396. }
  2397. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2398. {
  2399. #define REFRESH_TOLERANCE 3
  2400. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2401. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2402. if ((hres == res_map_refresh_tbl[i].hres)
  2403. && (vres == res_map_refresh_tbl[i].vres)
  2404. && (diff > (abs(long_refresh -
  2405. res_map_refresh_tbl[i].vmode_refresh)))) {
  2406. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2407. vmode_refresh);
  2408. nearest = i;
  2409. }
  2410. }
  2411. #undef REFRESH_TOLERANCE
  2412. if (nearest > 0)
  2413. return res_map_refresh_tbl[nearest].vmode_refresh;
  2414. return 60;
  2415. }
  2416. static void device_off(void)
  2417. {
  2418. viafb_dvi_disable();
  2419. viafb_lcd_disable();
  2420. }
  2421. static void device_on(void)
  2422. {
  2423. if (viafb_DVI_ON == 1)
  2424. viafb_dvi_enable();
  2425. if (viafb_LCD_ON == 1)
  2426. viafb_lcd_enable();
  2427. }
  2428. static void enable_second_display_channel(void)
  2429. {
  2430. /* to enable second display channel. */
  2431. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2432. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2433. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2434. }
  2435. static void disable_second_display_channel(void)
  2436. {
  2437. /* to disable second display channel. */
  2438. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2439. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2440. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2441. }
  2442. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2443. *p_gfx_dpa_setting)
  2444. {
  2445. switch (output_interface) {
  2446. case INTERFACE_DVP0:
  2447. {
  2448. /* DVP0 Clock Polarity and Adjust: */
  2449. viafb_write_reg_mask(CR96, VIACR,
  2450. p_gfx_dpa_setting->DVP0, 0x0F);
  2451. /* DVP0 Clock and Data Pads Driving: */
  2452. viafb_write_reg_mask(SR1E, VIASR,
  2453. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2454. viafb_write_reg_mask(SR2A, VIASR,
  2455. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2456. BIT4);
  2457. viafb_write_reg_mask(SR1B, VIASR,
  2458. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2459. viafb_write_reg_mask(SR2A, VIASR,
  2460. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2461. break;
  2462. }
  2463. case INTERFACE_DVP1:
  2464. {
  2465. /* DVP1 Clock Polarity and Adjust: */
  2466. viafb_write_reg_mask(CR9B, VIACR,
  2467. p_gfx_dpa_setting->DVP1, 0x0F);
  2468. /* DVP1 Clock and Data Pads Driving: */
  2469. viafb_write_reg_mask(SR65, VIASR,
  2470. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2471. break;
  2472. }
  2473. case INTERFACE_DFP_HIGH:
  2474. {
  2475. viafb_write_reg_mask(CR97, VIACR,
  2476. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2477. break;
  2478. }
  2479. case INTERFACE_DFP_LOW:
  2480. {
  2481. viafb_write_reg_mask(CR99, VIACR,
  2482. p_gfx_dpa_setting->DFPLow, 0x0F);
  2483. break;
  2484. }
  2485. case INTERFACE_DFP:
  2486. {
  2487. viafb_write_reg_mask(CR97, VIACR,
  2488. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2489. viafb_write_reg_mask(CR99, VIACR,
  2490. p_gfx_dpa_setting->DFPLow, 0x0F);
  2491. break;
  2492. }
  2493. }
  2494. }
  2495. /*According var's xres, yres fill var's other timing information*/
  2496. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2497. struct VideoModeTable *vmode_tbl)
  2498. {
  2499. struct crt_mode_table *crt_timing = NULL;
  2500. struct display_timing crt_reg;
  2501. int i = 0, index = 0;
  2502. crt_timing = vmode_tbl->crtc;
  2503. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2504. index = i;
  2505. if (crt_timing[i].refresh_rate == refresh)
  2506. break;
  2507. }
  2508. crt_reg = crt_timing[index].crtc;
  2509. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2510. var->left_margin =
  2511. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2512. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2513. var->hsync_len = crt_reg.hor_sync_end;
  2514. var->upper_margin =
  2515. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2516. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2517. var->vsync_len = crt_reg.ver_sync_end;
  2518. var->sync = 0;
  2519. if (crt_timing[index].h_sync_polarity == POSITIVE)
  2520. var->sync |= FB_SYNC_HOR_HIGH_ACT;
  2521. if (crt_timing[index].v_sync_polarity == POSITIVE)
  2522. var->sync |= FB_SYNC_VERT_HIGH_ACT;
  2523. }