sdhci.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/highmem.h>
  17. #include <linux/pci.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/leds.h>
  21. #include <linux/mmc/host.h>
  22. #include "sdhci.h"
  23. #define DRIVER_NAME "sdhci"
  24. #define DBG(f, x...) \
  25. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  26. static unsigned int debug_quirks = 0;
  27. /*
  28. * Different quirks to handle when the hardware deviates from a strict
  29. * interpretation of the SDHCI specification.
  30. */
  31. /* Controller doesn't honor resets unless we touch the clock register */
  32. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  33. /* Controller has bad caps bits, but really supports DMA */
  34. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  35. /* Controller doesn't like to be reset when there is no card inserted. */
  36. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  37. /* Controller doesn't like clearing the power reg before a change */
  38. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  39. /* Controller has flaky internal state so reset it on each ios change */
  40. #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
  41. /* Controller has an unusable DMA engine */
  42. #define SDHCI_QUIRK_BROKEN_DMA (1<<5)
  43. /* Controller can only DMA from 32-bit aligned addresses */
  44. #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<6)
  45. /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
  46. #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<7)
  47. /* Controller needs to be reset after each request to stay stable */
  48. #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<8)
  49. /* Controller needs voltage and power writes to happen separately */
  50. #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<9)
  51. /* Controller has an off-by-one issue with timeout value */
  52. #define SDHCI_QUIRK_INCR_TIMEOUT_CONTROL (1<<10)
  53. static const struct pci_device_id pci_ids[] __devinitdata = {
  54. {
  55. .vendor = PCI_VENDOR_ID_RICOH,
  56. .device = PCI_DEVICE_ID_RICOH_R5C822,
  57. .subvendor = PCI_VENDOR_ID_IBM,
  58. .subdevice = PCI_ANY_ID,
  59. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  60. SDHCI_QUIRK_FORCE_DMA,
  61. },
  62. {
  63. .vendor = PCI_VENDOR_ID_RICOH,
  64. .device = PCI_DEVICE_ID_RICOH_R5C822,
  65. .subvendor = PCI_VENDOR_ID_SAMSUNG,
  66. .subdevice = PCI_ANY_ID,
  67. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  68. SDHCI_QUIRK_NO_CARD_NO_RESET,
  69. },
  70. {
  71. .vendor = PCI_VENDOR_ID_RICOH,
  72. .device = PCI_DEVICE_ID_RICOH_R5C822,
  73. .subvendor = PCI_ANY_ID,
  74. .subdevice = PCI_ANY_ID,
  75. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  76. },
  77. {
  78. .vendor = PCI_VENDOR_ID_TI,
  79. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  80. .subvendor = PCI_ANY_ID,
  81. .subdevice = PCI_ANY_ID,
  82. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  83. },
  84. {
  85. .vendor = PCI_VENDOR_ID_ENE,
  86. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  87. .subvendor = PCI_ANY_ID,
  88. .subdevice = PCI_ANY_ID,
  89. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  90. SDHCI_QUIRK_BROKEN_DMA,
  91. },
  92. {
  93. .vendor = PCI_VENDOR_ID_ENE,
  94. .device = PCI_DEVICE_ID_ENE_CB712_SD_2,
  95. .subvendor = PCI_ANY_ID,
  96. .subdevice = PCI_ANY_ID,
  97. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  98. SDHCI_QUIRK_BROKEN_DMA,
  99. },
  100. {
  101. .vendor = PCI_VENDOR_ID_ENE,
  102. .device = PCI_DEVICE_ID_ENE_CB714_SD,
  103. .subvendor = PCI_ANY_ID,
  104. .subdevice = PCI_ANY_ID,
  105. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  106. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS |
  107. SDHCI_QUIRK_BROKEN_DMA,
  108. },
  109. {
  110. .vendor = PCI_VENDOR_ID_ENE,
  111. .device = PCI_DEVICE_ID_ENE_CB714_SD_2,
  112. .subvendor = PCI_ANY_ID,
  113. .subdevice = PCI_ANY_ID,
  114. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  115. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS |
  116. SDHCI_QUIRK_BROKEN_DMA,
  117. },
  118. {
  119. .vendor = PCI_VENDOR_ID_MARVELL,
  120. .device = PCI_DEVICE_ID_MARVELL_CAFE_SD,
  121. .subvendor = PCI_ANY_ID,
  122. .subdevice = PCI_ANY_ID,
  123. .driver_data = SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER |
  124. SDHCI_QUIRK_INCR_TIMEOUT_CONTROL,
  125. },
  126. {
  127. .vendor = PCI_VENDOR_ID_JMICRON,
  128. .device = PCI_DEVICE_ID_JMICRON_JMB38X_SD,
  129. .subvendor = PCI_ANY_ID,
  130. .subdevice = PCI_ANY_ID,
  131. .driver_data = SDHCI_QUIRK_32BIT_DMA_ADDR |
  132. SDHCI_QUIRK_32BIT_DMA_SIZE |
  133. SDHCI_QUIRK_RESET_AFTER_REQUEST,
  134. },
  135. { /* Generic SD host controller */
  136. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  137. },
  138. { /* end: all zeroes */ },
  139. };
  140. MODULE_DEVICE_TABLE(pci, pci_ids);
  141. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  142. static void sdhci_finish_data(struct sdhci_host *);
  143. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  144. static void sdhci_finish_command(struct sdhci_host *);
  145. static void sdhci_dumpregs(struct sdhci_host *host)
  146. {
  147. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  148. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  149. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  150. readw(host->ioaddr + SDHCI_HOST_VERSION));
  151. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  152. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  153. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  154. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  155. readl(host->ioaddr + SDHCI_ARGUMENT),
  156. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  157. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  158. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  159. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  160. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  161. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  162. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  163. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  164. readb(host->ioaddr + SDHCI_WAKE_UP_CONTROL),
  165. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  166. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  167. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  168. readl(host->ioaddr + SDHCI_INT_STATUS));
  169. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  170. readl(host->ioaddr + SDHCI_INT_ENABLE),
  171. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  172. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  173. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  174. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  175. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  176. readl(host->ioaddr + SDHCI_CAPABILITIES),
  177. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  178. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  179. }
  180. /*****************************************************************************\
  181. * *
  182. * Low level functions *
  183. * *
  184. \*****************************************************************************/
  185. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  186. {
  187. unsigned long timeout;
  188. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  189. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  190. SDHCI_CARD_PRESENT))
  191. return;
  192. }
  193. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  194. if (mask & SDHCI_RESET_ALL)
  195. host->clock = 0;
  196. /* Wait max 100 ms */
  197. timeout = 100;
  198. /* hw clears the bit when it's done */
  199. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  200. if (timeout == 0) {
  201. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  202. mmc_hostname(host->mmc), (int)mask);
  203. sdhci_dumpregs(host);
  204. return;
  205. }
  206. timeout--;
  207. mdelay(1);
  208. }
  209. }
  210. static void sdhci_init(struct sdhci_host *host)
  211. {
  212. u32 intmask;
  213. sdhci_reset(host, SDHCI_RESET_ALL);
  214. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  215. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  216. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  217. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  218. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  219. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  220. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  221. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  222. }
  223. static void sdhci_activate_led(struct sdhci_host *host)
  224. {
  225. u8 ctrl;
  226. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  227. ctrl |= SDHCI_CTRL_LED;
  228. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  229. }
  230. static void sdhci_deactivate_led(struct sdhci_host *host)
  231. {
  232. u8 ctrl;
  233. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  234. ctrl &= ~SDHCI_CTRL_LED;
  235. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  236. }
  237. #ifdef CONFIG_LEDS_CLASS
  238. static void sdhci_led_control(struct led_classdev *led,
  239. enum led_brightness brightness)
  240. {
  241. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  242. unsigned long flags;
  243. spin_lock_irqsave(&host->lock, flags);
  244. if (brightness == LED_OFF)
  245. sdhci_deactivate_led(host);
  246. else
  247. sdhci_activate_led(host);
  248. spin_unlock_irqrestore(&host->lock, flags);
  249. }
  250. #endif
  251. /*****************************************************************************\
  252. * *
  253. * Core functions *
  254. * *
  255. \*****************************************************************************/
  256. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  257. {
  258. return sg_virt(host->cur_sg);
  259. }
  260. static inline int sdhci_next_sg(struct sdhci_host* host)
  261. {
  262. /*
  263. * Skip to next SG entry.
  264. */
  265. host->cur_sg++;
  266. host->num_sg--;
  267. /*
  268. * Any entries left?
  269. */
  270. if (host->num_sg > 0) {
  271. host->offset = 0;
  272. host->remain = host->cur_sg->length;
  273. }
  274. return host->num_sg;
  275. }
  276. static void sdhci_read_block_pio(struct sdhci_host *host)
  277. {
  278. int blksize, chunk_remain;
  279. u32 data;
  280. char *buffer;
  281. int size;
  282. DBG("PIO reading\n");
  283. blksize = host->data->blksz;
  284. chunk_remain = 0;
  285. data = 0;
  286. buffer = sdhci_sg_to_buffer(host) + host->offset;
  287. while (blksize) {
  288. if (chunk_remain == 0) {
  289. data = readl(host->ioaddr + SDHCI_BUFFER);
  290. chunk_remain = min(blksize, 4);
  291. }
  292. size = min(host->remain, chunk_remain);
  293. chunk_remain -= size;
  294. blksize -= size;
  295. host->offset += size;
  296. host->remain -= size;
  297. while (size) {
  298. *buffer = data & 0xFF;
  299. buffer++;
  300. data >>= 8;
  301. size--;
  302. }
  303. if (host->remain == 0) {
  304. if (sdhci_next_sg(host) == 0) {
  305. BUG_ON(blksize != 0);
  306. return;
  307. }
  308. buffer = sdhci_sg_to_buffer(host);
  309. }
  310. }
  311. }
  312. static void sdhci_write_block_pio(struct sdhci_host *host)
  313. {
  314. int blksize, chunk_remain;
  315. u32 data;
  316. char *buffer;
  317. int bytes, size;
  318. DBG("PIO writing\n");
  319. blksize = host->data->blksz;
  320. chunk_remain = 4;
  321. data = 0;
  322. bytes = 0;
  323. buffer = sdhci_sg_to_buffer(host) + host->offset;
  324. while (blksize) {
  325. size = min(host->remain, chunk_remain);
  326. chunk_remain -= size;
  327. blksize -= size;
  328. host->offset += size;
  329. host->remain -= size;
  330. while (size) {
  331. data >>= 8;
  332. data |= (u32)*buffer << 24;
  333. buffer++;
  334. size--;
  335. }
  336. if (chunk_remain == 0) {
  337. writel(data, host->ioaddr + SDHCI_BUFFER);
  338. chunk_remain = min(blksize, 4);
  339. }
  340. if (host->remain == 0) {
  341. if (sdhci_next_sg(host) == 0) {
  342. BUG_ON(blksize != 0);
  343. return;
  344. }
  345. buffer = sdhci_sg_to_buffer(host);
  346. }
  347. }
  348. }
  349. static void sdhci_transfer_pio(struct sdhci_host *host)
  350. {
  351. u32 mask;
  352. BUG_ON(!host->data);
  353. if (host->num_sg == 0)
  354. return;
  355. if (host->data->flags & MMC_DATA_READ)
  356. mask = SDHCI_DATA_AVAILABLE;
  357. else
  358. mask = SDHCI_SPACE_AVAILABLE;
  359. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  360. if (host->data->flags & MMC_DATA_READ)
  361. sdhci_read_block_pio(host);
  362. else
  363. sdhci_write_block_pio(host);
  364. if (host->num_sg == 0)
  365. break;
  366. }
  367. DBG("PIO transfer complete.\n");
  368. }
  369. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  370. {
  371. u8 count;
  372. unsigned target_timeout, current_timeout;
  373. WARN_ON(host->data);
  374. if (data == NULL)
  375. return;
  376. /* Sanity checks */
  377. BUG_ON(data->blksz * data->blocks > 524288);
  378. BUG_ON(data->blksz > host->mmc->max_blk_size);
  379. BUG_ON(data->blocks > 65535);
  380. host->data = data;
  381. host->data_early = 0;
  382. /* timeout in us */
  383. target_timeout = data->timeout_ns / 1000 +
  384. data->timeout_clks / host->clock;
  385. /*
  386. * Figure out needed cycles.
  387. * We do this in steps in order to fit inside a 32 bit int.
  388. * The first step is the minimum timeout, which will have a
  389. * minimum resolution of 6 bits:
  390. * (1) 2^13*1000 > 2^22,
  391. * (2) host->timeout_clk < 2^16
  392. * =>
  393. * (1) / (2) > 2^6
  394. */
  395. count = 0;
  396. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  397. while (current_timeout < target_timeout) {
  398. count++;
  399. current_timeout <<= 1;
  400. if (count >= 0xF)
  401. break;
  402. }
  403. /*
  404. * Compensate for an off-by-one error in the CaFe hardware; otherwise,
  405. * a too-small count gives us interrupt timeouts.
  406. */
  407. if ((host->chip->quirks & SDHCI_QUIRK_INCR_TIMEOUT_CONTROL))
  408. count++;
  409. if (count >= 0xF) {
  410. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  411. mmc_hostname(host->mmc));
  412. count = 0xE;
  413. }
  414. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  415. if (host->flags & SDHCI_USE_DMA)
  416. host->flags |= SDHCI_REQ_USE_DMA;
  417. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  418. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) &&
  419. ((data->blksz * data->blocks) & 0x3))) {
  420. DBG("Reverting to PIO because of transfer size (%d)\n",
  421. data->blksz * data->blocks);
  422. host->flags &= ~SDHCI_REQ_USE_DMA;
  423. }
  424. /*
  425. * The assumption here being that alignment is the same after
  426. * translation to device address space.
  427. */
  428. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  429. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  430. (data->sg->offset & 0x3))) {
  431. DBG("Reverting to PIO because of bad alignment\n");
  432. host->flags &= ~SDHCI_REQ_USE_DMA;
  433. }
  434. if (host->flags & SDHCI_REQ_USE_DMA) {
  435. int count;
  436. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  437. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  438. BUG_ON(count != 1);
  439. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  440. } else {
  441. host->cur_sg = data->sg;
  442. host->num_sg = data->sg_len;
  443. host->offset = 0;
  444. host->remain = host->cur_sg->length;
  445. }
  446. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  447. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  448. host->ioaddr + SDHCI_BLOCK_SIZE);
  449. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  450. }
  451. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  452. struct mmc_data *data)
  453. {
  454. u16 mode;
  455. if (data == NULL)
  456. return;
  457. WARN_ON(!host->data);
  458. mode = SDHCI_TRNS_BLK_CNT_EN;
  459. if (data->blocks > 1)
  460. mode |= SDHCI_TRNS_MULTI;
  461. if (data->flags & MMC_DATA_READ)
  462. mode |= SDHCI_TRNS_READ;
  463. if (host->flags & SDHCI_REQ_USE_DMA)
  464. mode |= SDHCI_TRNS_DMA;
  465. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  466. }
  467. static void sdhci_finish_data(struct sdhci_host *host)
  468. {
  469. struct mmc_data *data;
  470. u16 blocks;
  471. BUG_ON(!host->data);
  472. data = host->data;
  473. host->data = NULL;
  474. if (host->flags & SDHCI_REQ_USE_DMA) {
  475. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  476. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  477. }
  478. /*
  479. * Controller doesn't count down when in single block mode.
  480. */
  481. if (data->blocks == 1)
  482. blocks = (data->error == 0) ? 0 : 1;
  483. else
  484. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  485. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  486. if (!data->error && blocks) {
  487. printk(KERN_ERR "%s: Controller signalled completion even "
  488. "though there were blocks left.\n",
  489. mmc_hostname(host->mmc));
  490. data->error = -EIO;
  491. }
  492. if (data->stop) {
  493. /*
  494. * The controller needs a reset of internal state machines
  495. * upon error conditions.
  496. */
  497. if (data->error) {
  498. sdhci_reset(host, SDHCI_RESET_CMD);
  499. sdhci_reset(host, SDHCI_RESET_DATA);
  500. }
  501. sdhci_send_command(host, data->stop);
  502. } else
  503. tasklet_schedule(&host->finish_tasklet);
  504. }
  505. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  506. {
  507. int flags;
  508. u32 mask;
  509. unsigned long timeout;
  510. WARN_ON(host->cmd);
  511. /* Wait max 10 ms */
  512. timeout = 10;
  513. mask = SDHCI_CMD_INHIBIT;
  514. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  515. mask |= SDHCI_DATA_INHIBIT;
  516. /* We shouldn't wait for data inihibit for stop commands, even
  517. though they might use busy signaling */
  518. if (host->mrq->data && (cmd == host->mrq->data->stop))
  519. mask &= ~SDHCI_DATA_INHIBIT;
  520. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  521. if (timeout == 0) {
  522. printk(KERN_ERR "%s: Controller never released "
  523. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  524. sdhci_dumpregs(host);
  525. cmd->error = -EIO;
  526. tasklet_schedule(&host->finish_tasklet);
  527. return;
  528. }
  529. timeout--;
  530. mdelay(1);
  531. }
  532. mod_timer(&host->timer, jiffies + 10 * HZ);
  533. host->cmd = cmd;
  534. sdhci_prepare_data(host, cmd->data);
  535. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  536. sdhci_set_transfer_mode(host, cmd->data);
  537. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  538. printk(KERN_ERR "%s: Unsupported response type!\n",
  539. mmc_hostname(host->mmc));
  540. cmd->error = -EINVAL;
  541. tasklet_schedule(&host->finish_tasklet);
  542. return;
  543. }
  544. if (!(cmd->flags & MMC_RSP_PRESENT))
  545. flags = SDHCI_CMD_RESP_NONE;
  546. else if (cmd->flags & MMC_RSP_136)
  547. flags = SDHCI_CMD_RESP_LONG;
  548. else if (cmd->flags & MMC_RSP_BUSY)
  549. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  550. else
  551. flags = SDHCI_CMD_RESP_SHORT;
  552. if (cmd->flags & MMC_RSP_CRC)
  553. flags |= SDHCI_CMD_CRC;
  554. if (cmd->flags & MMC_RSP_OPCODE)
  555. flags |= SDHCI_CMD_INDEX;
  556. if (cmd->data)
  557. flags |= SDHCI_CMD_DATA;
  558. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  559. host->ioaddr + SDHCI_COMMAND);
  560. }
  561. static void sdhci_finish_command(struct sdhci_host *host)
  562. {
  563. int i;
  564. BUG_ON(host->cmd == NULL);
  565. if (host->cmd->flags & MMC_RSP_PRESENT) {
  566. if (host->cmd->flags & MMC_RSP_136) {
  567. /* CRC is stripped so we need to do some shifting. */
  568. for (i = 0;i < 4;i++) {
  569. host->cmd->resp[i] = readl(host->ioaddr +
  570. SDHCI_RESPONSE + (3-i)*4) << 8;
  571. if (i != 3)
  572. host->cmd->resp[i] |=
  573. readb(host->ioaddr +
  574. SDHCI_RESPONSE + (3-i)*4-1);
  575. }
  576. } else {
  577. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  578. }
  579. }
  580. host->cmd->error = 0;
  581. if (host->data && host->data_early)
  582. sdhci_finish_data(host);
  583. if (!host->cmd->data)
  584. tasklet_schedule(&host->finish_tasklet);
  585. host->cmd = NULL;
  586. }
  587. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  588. {
  589. int div;
  590. u16 clk;
  591. unsigned long timeout;
  592. if (clock == host->clock)
  593. return;
  594. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  595. if (clock == 0)
  596. goto out;
  597. for (div = 1;div < 256;div *= 2) {
  598. if ((host->max_clk / div) <= clock)
  599. break;
  600. }
  601. div >>= 1;
  602. clk = div << SDHCI_DIVIDER_SHIFT;
  603. clk |= SDHCI_CLOCK_INT_EN;
  604. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  605. /* Wait max 10 ms */
  606. timeout = 10;
  607. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  608. & SDHCI_CLOCK_INT_STABLE)) {
  609. if (timeout == 0) {
  610. printk(KERN_ERR "%s: Internal clock never "
  611. "stabilised.\n", mmc_hostname(host->mmc));
  612. sdhci_dumpregs(host);
  613. return;
  614. }
  615. timeout--;
  616. mdelay(1);
  617. }
  618. clk |= SDHCI_CLOCK_CARD_EN;
  619. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  620. out:
  621. host->clock = clock;
  622. }
  623. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  624. {
  625. u8 pwr;
  626. if (host->power == power)
  627. return;
  628. if (power == (unsigned short)-1) {
  629. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  630. goto out;
  631. }
  632. /*
  633. * Spec says that we should clear the power reg before setting
  634. * a new value. Some controllers don't seem to like this though.
  635. */
  636. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  637. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  638. pwr = SDHCI_POWER_ON;
  639. switch (1 << power) {
  640. case MMC_VDD_165_195:
  641. pwr |= SDHCI_POWER_180;
  642. break;
  643. case MMC_VDD_29_30:
  644. case MMC_VDD_30_31:
  645. pwr |= SDHCI_POWER_300;
  646. break;
  647. case MMC_VDD_32_33:
  648. case MMC_VDD_33_34:
  649. pwr |= SDHCI_POWER_330;
  650. break;
  651. default:
  652. BUG();
  653. }
  654. /*
  655. * At least the CaFe chip gets confused if we set the voltage
  656. * and set turn on power at the same time, so set the voltage first.
  657. */
  658. if ((host->chip->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER))
  659. writeb(pwr & ~SDHCI_POWER_ON,
  660. host->ioaddr + SDHCI_POWER_CONTROL);
  661. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  662. out:
  663. host->power = power;
  664. }
  665. /*****************************************************************************\
  666. * *
  667. * MMC callbacks *
  668. * *
  669. \*****************************************************************************/
  670. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  671. {
  672. struct sdhci_host *host;
  673. unsigned long flags;
  674. host = mmc_priv(mmc);
  675. spin_lock_irqsave(&host->lock, flags);
  676. WARN_ON(host->mrq != NULL);
  677. #ifndef CONFIG_LEDS_CLASS
  678. sdhci_activate_led(host);
  679. #endif
  680. host->mrq = mrq;
  681. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  682. host->mrq->cmd->error = -ENOMEDIUM;
  683. tasklet_schedule(&host->finish_tasklet);
  684. } else
  685. sdhci_send_command(host, mrq->cmd);
  686. mmiowb();
  687. spin_unlock_irqrestore(&host->lock, flags);
  688. }
  689. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  690. {
  691. struct sdhci_host *host;
  692. unsigned long flags;
  693. u8 ctrl;
  694. host = mmc_priv(mmc);
  695. spin_lock_irqsave(&host->lock, flags);
  696. /*
  697. * Reset the chip on each power off.
  698. * Should clear out any weird states.
  699. */
  700. if (ios->power_mode == MMC_POWER_OFF) {
  701. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  702. sdhci_init(host);
  703. }
  704. sdhci_set_clock(host, ios->clock);
  705. if (ios->power_mode == MMC_POWER_OFF)
  706. sdhci_set_power(host, -1);
  707. else
  708. sdhci_set_power(host, ios->vdd);
  709. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  710. if (ios->bus_width == MMC_BUS_WIDTH_4)
  711. ctrl |= SDHCI_CTRL_4BITBUS;
  712. else
  713. ctrl &= ~SDHCI_CTRL_4BITBUS;
  714. if (ios->timing == MMC_TIMING_SD_HS)
  715. ctrl |= SDHCI_CTRL_HISPD;
  716. else
  717. ctrl &= ~SDHCI_CTRL_HISPD;
  718. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  719. /*
  720. * Some (ENE) controllers go apeshit on some ios operation,
  721. * signalling timeout and CRC errors even on CMD0. Resetting
  722. * it on each ios seems to solve the problem.
  723. */
  724. if(host->chip->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  725. sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  726. mmiowb();
  727. spin_unlock_irqrestore(&host->lock, flags);
  728. }
  729. static int sdhci_get_ro(struct mmc_host *mmc)
  730. {
  731. struct sdhci_host *host;
  732. unsigned long flags;
  733. int present;
  734. host = mmc_priv(mmc);
  735. spin_lock_irqsave(&host->lock, flags);
  736. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  737. spin_unlock_irqrestore(&host->lock, flags);
  738. return !(present & SDHCI_WRITE_PROTECT);
  739. }
  740. static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  741. {
  742. struct sdhci_host *host;
  743. unsigned long flags;
  744. u32 ier;
  745. host = mmc_priv(mmc);
  746. spin_lock_irqsave(&host->lock, flags);
  747. ier = readl(host->ioaddr + SDHCI_INT_ENABLE);
  748. ier &= ~SDHCI_INT_CARD_INT;
  749. if (enable)
  750. ier |= SDHCI_INT_CARD_INT;
  751. writel(ier, host->ioaddr + SDHCI_INT_ENABLE);
  752. writel(ier, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  753. mmiowb();
  754. spin_unlock_irqrestore(&host->lock, flags);
  755. }
  756. static const struct mmc_host_ops sdhci_ops = {
  757. .request = sdhci_request,
  758. .set_ios = sdhci_set_ios,
  759. .get_ro = sdhci_get_ro,
  760. .enable_sdio_irq = sdhci_enable_sdio_irq,
  761. };
  762. /*****************************************************************************\
  763. * *
  764. * Tasklets *
  765. * *
  766. \*****************************************************************************/
  767. static void sdhci_tasklet_card(unsigned long param)
  768. {
  769. struct sdhci_host *host;
  770. unsigned long flags;
  771. host = (struct sdhci_host*)param;
  772. spin_lock_irqsave(&host->lock, flags);
  773. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  774. if (host->mrq) {
  775. printk(KERN_ERR "%s: Card removed during transfer!\n",
  776. mmc_hostname(host->mmc));
  777. printk(KERN_ERR "%s: Resetting controller.\n",
  778. mmc_hostname(host->mmc));
  779. sdhci_reset(host, SDHCI_RESET_CMD);
  780. sdhci_reset(host, SDHCI_RESET_DATA);
  781. host->mrq->cmd->error = -ENOMEDIUM;
  782. tasklet_schedule(&host->finish_tasklet);
  783. }
  784. }
  785. spin_unlock_irqrestore(&host->lock, flags);
  786. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  787. }
  788. static void sdhci_tasklet_finish(unsigned long param)
  789. {
  790. struct sdhci_host *host;
  791. unsigned long flags;
  792. struct mmc_request *mrq;
  793. host = (struct sdhci_host*)param;
  794. spin_lock_irqsave(&host->lock, flags);
  795. del_timer(&host->timer);
  796. mrq = host->mrq;
  797. /*
  798. * The controller needs a reset of internal state machines
  799. * upon error conditions.
  800. */
  801. if (mrq->cmd->error ||
  802. (mrq->data && (mrq->data->error ||
  803. (mrq->data->stop && mrq->data->stop->error))) ||
  804. (host->chip->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) {
  805. /* Some controllers need this kick or reset won't work here */
  806. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  807. unsigned int clock;
  808. /* This is to force an update */
  809. clock = host->clock;
  810. host->clock = 0;
  811. sdhci_set_clock(host, clock);
  812. }
  813. /* Spec says we should do both at the same time, but Ricoh
  814. controllers do not like that. */
  815. sdhci_reset(host, SDHCI_RESET_CMD);
  816. sdhci_reset(host, SDHCI_RESET_DATA);
  817. }
  818. host->mrq = NULL;
  819. host->cmd = NULL;
  820. host->data = NULL;
  821. #ifndef CONFIG_LEDS_CLASS
  822. sdhci_deactivate_led(host);
  823. #endif
  824. mmiowb();
  825. spin_unlock_irqrestore(&host->lock, flags);
  826. mmc_request_done(host->mmc, mrq);
  827. }
  828. static void sdhci_timeout_timer(unsigned long data)
  829. {
  830. struct sdhci_host *host;
  831. unsigned long flags;
  832. host = (struct sdhci_host*)data;
  833. spin_lock_irqsave(&host->lock, flags);
  834. if (host->mrq) {
  835. printk(KERN_ERR "%s: Timeout waiting for hardware "
  836. "interrupt.\n", mmc_hostname(host->mmc));
  837. sdhci_dumpregs(host);
  838. if (host->data) {
  839. host->data->error = -ETIMEDOUT;
  840. sdhci_finish_data(host);
  841. } else {
  842. if (host->cmd)
  843. host->cmd->error = -ETIMEDOUT;
  844. else
  845. host->mrq->cmd->error = -ETIMEDOUT;
  846. tasklet_schedule(&host->finish_tasklet);
  847. }
  848. }
  849. mmiowb();
  850. spin_unlock_irqrestore(&host->lock, flags);
  851. }
  852. /*****************************************************************************\
  853. * *
  854. * Interrupt handling *
  855. * *
  856. \*****************************************************************************/
  857. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  858. {
  859. BUG_ON(intmask == 0);
  860. if (!host->cmd) {
  861. printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
  862. "though no command operation was in progress.\n",
  863. mmc_hostname(host->mmc), (unsigned)intmask);
  864. sdhci_dumpregs(host);
  865. return;
  866. }
  867. if (intmask & SDHCI_INT_TIMEOUT)
  868. host->cmd->error = -ETIMEDOUT;
  869. else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
  870. SDHCI_INT_INDEX))
  871. host->cmd->error = -EILSEQ;
  872. if (host->cmd->error)
  873. tasklet_schedule(&host->finish_tasklet);
  874. else if (intmask & SDHCI_INT_RESPONSE)
  875. sdhci_finish_command(host);
  876. }
  877. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  878. {
  879. BUG_ON(intmask == 0);
  880. if (!host->data) {
  881. /*
  882. * A data end interrupt is sent together with the response
  883. * for the stop command.
  884. */
  885. if (intmask & SDHCI_INT_DATA_END)
  886. return;
  887. printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
  888. "though no data operation was in progress.\n",
  889. mmc_hostname(host->mmc), (unsigned)intmask);
  890. sdhci_dumpregs(host);
  891. return;
  892. }
  893. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  894. host->data->error = -ETIMEDOUT;
  895. else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
  896. host->data->error = -EILSEQ;
  897. if (host->data->error)
  898. sdhci_finish_data(host);
  899. else {
  900. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  901. sdhci_transfer_pio(host);
  902. /*
  903. * We currently don't do anything fancy with DMA
  904. * boundaries, but as we can't disable the feature
  905. * we need to at least restart the transfer.
  906. */
  907. if (intmask & SDHCI_INT_DMA_END)
  908. writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  909. host->ioaddr + SDHCI_DMA_ADDRESS);
  910. if (intmask & SDHCI_INT_DATA_END) {
  911. if (host->cmd) {
  912. /*
  913. * Data managed to finish before the
  914. * command completed. Make sure we do
  915. * things in the proper order.
  916. */
  917. host->data_early = 1;
  918. } else {
  919. sdhci_finish_data(host);
  920. }
  921. }
  922. }
  923. }
  924. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  925. {
  926. irqreturn_t result;
  927. struct sdhci_host* host = dev_id;
  928. u32 intmask;
  929. int cardint = 0;
  930. spin_lock(&host->lock);
  931. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  932. if (!intmask || intmask == 0xffffffff) {
  933. result = IRQ_NONE;
  934. goto out;
  935. }
  936. DBG("*** %s got interrupt: 0x%08x\n",
  937. mmc_hostname(host->mmc), intmask);
  938. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  939. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  940. host->ioaddr + SDHCI_INT_STATUS);
  941. tasklet_schedule(&host->card_tasklet);
  942. }
  943. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  944. if (intmask & SDHCI_INT_CMD_MASK) {
  945. writel(intmask & SDHCI_INT_CMD_MASK,
  946. host->ioaddr + SDHCI_INT_STATUS);
  947. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  948. }
  949. if (intmask & SDHCI_INT_DATA_MASK) {
  950. writel(intmask & SDHCI_INT_DATA_MASK,
  951. host->ioaddr + SDHCI_INT_STATUS);
  952. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  953. }
  954. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  955. intmask &= ~SDHCI_INT_ERROR;
  956. if (intmask & SDHCI_INT_BUS_POWER) {
  957. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  958. mmc_hostname(host->mmc));
  959. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  960. }
  961. intmask &= ~SDHCI_INT_BUS_POWER;
  962. if (intmask & SDHCI_INT_CARD_INT)
  963. cardint = 1;
  964. intmask &= ~SDHCI_INT_CARD_INT;
  965. if (intmask) {
  966. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  967. mmc_hostname(host->mmc), intmask);
  968. sdhci_dumpregs(host);
  969. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  970. }
  971. result = IRQ_HANDLED;
  972. mmiowb();
  973. out:
  974. spin_unlock(&host->lock);
  975. /*
  976. * We have to delay this as it calls back into the driver.
  977. */
  978. if (cardint)
  979. mmc_signal_sdio_irq(host->mmc);
  980. return result;
  981. }
  982. /*****************************************************************************\
  983. * *
  984. * Suspend/resume *
  985. * *
  986. \*****************************************************************************/
  987. #ifdef CONFIG_PM
  988. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  989. {
  990. struct sdhci_chip *chip;
  991. int i, ret;
  992. chip = pci_get_drvdata(pdev);
  993. if (!chip)
  994. return 0;
  995. DBG("Suspending...\n");
  996. for (i = 0;i < chip->num_slots;i++) {
  997. if (!chip->hosts[i])
  998. continue;
  999. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  1000. if (ret) {
  1001. for (i--;i >= 0;i--)
  1002. mmc_resume_host(chip->hosts[i]->mmc);
  1003. return ret;
  1004. }
  1005. }
  1006. pci_save_state(pdev);
  1007. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1008. for (i = 0;i < chip->num_slots;i++) {
  1009. if (!chip->hosts[i])
  1010. continue;
  1011. free_irq(chip->hosts[i]->irq, chip->hosts[i]);
  1012. }
  1013. pci_disable_device(pdev);
  1014. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1015. return 0;
  1016. }
  1017. static int sdhci_resume (struct pci_dev *pdev)
  1018. {
  1019. struct sdhci_chip *chip;
  1020. int i, ret;
  1021. chip = pci_get_drvdata(pdev);
  1022. if (!chip)
  1023. return 0;
  1024. DBG("Resuming...\n");
  1025. pci_set_power_state(pdev, PCI_D0);
  1026. pci_restore_state(pdev);
  1027. ret = pci_enable_device(pdev);
  1028. if (ret)
  1029. return ret;
  1030. for (i = 0;i < chip->num_slots;i++) {
  1031. if (!chip->hosts[i])
  1032. continue;
  1033. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  1034. pci_set_master(pdev);
  1035. ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
  1036. IRQF_SHARED, mmc_hostname(chip->hosts[i]->mmc),
  1037. chip->hosts[i]);
  1038. if (ret)
  1039. return ret;
  1040. sdhci_init(chip->hosts[i]);
  1041. mmiowb();
  1042. ret = mmc_resume_host(chip->hosts[i]->mmc);
  1043. if (ret)
  1044. return ret;
  1045. }
  1046. return 0;
  1047. }
  1048. #else /* CONFIG_PM */
  1049. #define sdhci_suspend NULL
  1050. #define sdhci_resume NULL
  1051. #endif /* CONFIG_PM */
  1052. /*****************************************************************************\
  1053. * *
  1054. * Device probing/removal *
  1055. * *
  1056. \*****************************************************************************/
  1057. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  1058. {
  1059. int ret;
  1060. unsigned int version;
  1061. struct sdhci_chip *chip;
  1062. struct mmc_host *mmc;
  1063. struct sdhci_host *host;
  1064. u8 first_bar;
  1065. unsigned int caps;
  1066. chip = pci_get_drvdata(pdev);
  1067. BUG_ON(!chip);
  1068. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  1069. if (ret)
  1070. return ret;
  1071. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  1072. if (first_bar > 5) {
  1073. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  1074. return -ENODEV;
  1075. }
  1076. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  1077. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  1078. return -ENODEV;
  1079. }
  1080. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  1081. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  1082. "You may experience problems.\n");
  1083. }
  1084. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  1085. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  1086. return -ENODEV;
  1087. }
  1088. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  1089. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  1090. return -ENODEV;
  1091. }
  1092. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  1093. if (!mmc)
  1094. return -ENOMEM;
  1095. host = mmc_priv(mmc);
  1096. host->mmc = mmc;
  1097. host->chip = chip;
  1098. chip->hosts[slot] = host;
  1099. host->bar = first_bar + slot;
  1100. host->addr = pci_resource_start(pdev, host->bar);
  1101. host->irq = pdev->irq;
  1102. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  1103. ret = pci_request_region(pdev, host->bar, mmc_hostname(mmc));
  1104. if (ret)
  1105. goto free;
  1106. host->ioaddr = ioremap_nocache(host->addr,
  1107. pci_resource_len(pdev, host->bar));
  1108. if (!host->ioaddr) {
  1109. ret = -ENOMEM;
  1110. goto release;
  1111. }
  1112. sdhci_reset(host, SDHCI_RESET_ALL);
  1113. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  1114. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  1115. if (version > 1) {
  1116. printk(KERN_ERR "%s: Unknown controller version (%d). "
  1117. "You may experience problems.\n", mmc_hostname(mmc),
  1118. version);
  1119. }
  1120. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  1121. if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  1122. host->flags |= SDHCI_USE_DMA;
  1123. else if (!(caps & SDHCI_CAN_DO_DMA))
  1124. DBG("Controller doesn't have DMA capability\n");
  1125. else
  1126. host->flags |= SDHCI_USE_DMA;
  1127. if ((chip->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  1128. (host->flags & SDHCI_USE_DMA)) {
  1129. DBG("Disabling DMA as it is marked broken\n");
  1130. host->flags &= ~SDHCI_USE_DMA;
  1131. }
  1132. if (((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
  1133. (host->flags & SDHCI_USE_DMA)) {
  1134. printk(KERN_WARNING "%s: Will use DMA "
  1135. "mode even though HW doesn't fully "
  1136. "claim to support it.\n", mmc_hostname(mmc));
  1137. }
  1138. if (host->flags & SDHCI_USE_DMA) {
  1139. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  1140. printk(KERN_WARNING "%s: No suitable DMA available. "
  1141. "Falling back to PIO.\n", mmc_hostname(mmc));
  1142. host->flags &= ~SDHCI_USE_DMA;
  1143. }
  1144. }
  1145. if (host->flags & SDHCI_USE_DMA)
  1146. pci_set_master(pdev);
  1147. else /* XXX: Hack to get MMC layer to avoid highmem */
  1148. pdev->dma_mask = 0;
  1149. host->max_clk =
  1150. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  1151. if (host->max_clk == 0) {
  1152. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  1153. "frequency.\n", mmc_hostname(mmc));
  1154. ret = -ENODEV;
  1155. goto unmap;
  1156. }
  1157. host->max_clk *= 1000000;
  1158. host->timeout_clk =
  1159. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  1160. if (host->timeout_clk == 0) {
  1161. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  1162. "frequency.\n", mmc_hostname(mmc));
  1163. ret = -ENODEV;
  1164. goto unmap;
  1165. }
  1166. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1167. host->timeout_clk *= 1000;
  1168. /*
  1169. * Set host parameters.
  1170. */
  1171. mmc->ops = &sdhci_ops;
  1172. mmc->f_min = host->max_clk / 256;
  1173. mmc->f_max = host->max_clk;
  1174. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_SDIO_IRQ;
  1175. if (caps & SDHCI_CAN_DO_HISPD)
  1176. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1177. mmc->ocr_avail = 0;
  1178. if (caps & SDHCI_CAN_VDD_330)
  1179. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1180. if (caps & SDHCI_CAN_VDD_300)
  1181. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1182. if (caps & SDHCI_CAN_VDD_180)
  1183. mmc->ocr_avail |= MMC_VDD_165_195;
  1184. if (mmc->ocr_avail == 0) {
  1185. printk(KERN_ERR "%s: Hardware doesn't report any "
  1186. "support voltages.\n", mmc_hostname(mmc));
  1187. ret = -ENODEV;
  1188. goto unmap;
  1189. }
  1190. spin_lock_init(&host->lock);
  1191. /*
  1192. * Maximum number of segments. Hardware cannot do scatter lists.
  1193. */
  1194. if (host->flags & SDHCI_USE_DMA)
  1195. mmc->max_hw_segs = 1;
  1196. else
  1197. mmc->max_hw_segs = 16;
  1198. mmc->max_phys_segs = 16;
  1199. /*
  1200. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1201. * size (512KiB).
  1202. */
  1203. mmc->max_req_size = 524288;
  1204. /*
  1205. * Maximum segment size. Could be one segment with the maximum number
  1206. * of bytes.
  1207. */
  1208. mmc->max_seg_size = mmc->max_req_size;
  1209. /*
  1210. * Maximum block size. This varies from controller to controller and
  1211. * is specified in the capabilities register.
  1212. */
  1213. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1214. if (mmc->max_blk_size >= 3) {
  1215. printk(KERN_WARNING "%s: Invalid maximum block size, "
  1216. "assuming 512 bytes\n", mmc_hostname(mmc));
  1217. mmc->max_blk_size = 512;
  1218. } else
  1219. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1220. /*
  1221. * Maximum block count.
  1222. */
  1223. mmc->max_blk_count = 65535;
  1224. /*
  1225. * Init tasklets.
  1226. */
  1227. tasklet_init(&host->card_tasklet,
  1228. sdhci_tasklet_card, (unsigned long)host);
  1229. tasklet_init(&host->finish_tasklet,
  1230. sdhci_tasklet_finish, (unsigned long)host);
  1231. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1232. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1233. mmc_hostname(mmc), host);
  1234. if (ret)
  1235. goto untasklet;
  1236. sdhci_init(host);
  1237. #ifdef CONFIG_MMC_DEBUG
  1238. sdhci_dumpregs(host);
  1239. #endif
  1240. #ifdef CONFIG_LEDS_CLASS
  1241. host->led.name = mmc_hostname(mmc);
  1242. host->led.brightness = LED_OFF;
  1243. host->led.default_trigger = mmc_hostname(mmc);
  1244. host->led.brightness_set = sdhci_led_control;
  1245. ret = led_classdev_register(&pdev->dev, &host->led);
  1246. if (ret)
  1247. goto reset;
  1248. #endif
  1249. mmiowb();
  1250. mmc_add_host(mmc);
  1251. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n",
  1252. mmc_hostname(mmc), host->addr, host->irq,
  1253. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1254. return 0;
  1255. #ifdef CONFIG_LEDS_CLASS
  1256. reset:
  1257. sdhci_reset(host, SDHCI_RESET_ALL);
  1258. free_irq(host->irq, host);
  1259. #endif
  1260. untasklet:
  1261. tasklet_kill(&host->card_tasklet);
  1262. tasklet_kill(&host->finish_tasklet);
  1263. unmap:
  1264. iounmap(host->ioaddr);
  1265. release:
  1266. pci_release_region(pdev, host->bar);
  1267. free:
  1268. mmc_free_host(mmc);
  1269. return ret;
  1270. }
  1271. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1272. {
  1273. struct sdhci_chip *chip;
  1274. struct mmc_host *mmc;
  1275. struct sdhci_host *host;
  1276. chip = pci_get_drvdata(pdev);
  1277. host = chip->hosts[slot];
  1278. mmc = host->mmc;
  1279. chip->hosts[slot] = NULL;
  1280. mmc_remove_host(mmc);
  1281. #ifdef CONFIG_LEDS_CLASS
  1282. led_classdev_unregister(&host->led);
  1283. #endif
  1284. sdhci_reset(host, SDHCI_RESET_ALL);
  1285. free_irq(host->irq, host);
  1286. del_timer_sync(&host->timer);
  1287. tasklet_kill(&host->card_tasklet);
  1288. tasklet_kill(&host->finish_tasklet);
  1289. iounmap(host->ioaddr);
  1290. pci_release_region(pdev, host->bar);
  1291. mmc_free_host(mmc);
  1292. }
  1293. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1294. const struct pci_device_id *ent)
  1295. {
  1296. int ret, i;
  1297. u8 slots, rev;
  1298. struct sdhci_chip *chip;
  1299. BUG_ON(pdev == NULL);
  1300. BUG_ON(ent == NULL);
  1301. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1302. printk(KERN_INFO DRIVER_NAME
  1303. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1304. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1305. (int)rev);
  1306. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1307. if (ret)
  1308. return ret;
  1309. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1310. DBG("found %d slot(s)\n", slots);
  1311. if (slots == 0)
  1312. return -ENODEV;
  1313. ret = pci_enable_device(pdev);
  1314. if (ret)
  1315. return ret;
  1316. chip = kzalloc(sizeof(struct sdhci_chip) +
  1317. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1318. if (!chip) {
  1319. ret = -ENOMEM;
  1320. goto err;
  1321. }
  1322. chip->pdev = pdev;
  1323. chip->quirks = ent->driver_data;
  1324. if (debug_quirks)
  1325. chip->quirks = debug_quirks;
  1326. chip->num_slots = slots;
  1327. pci_set_drvdata(pdev, chip);
  1328. for (i = 0;i < slots;i++) {
  1329. ret = sdhci_probe_slot(pdev, i);
  1330. if (ret) {
  1331. for (i--;i >= 0;i--)
  1332. sdhci_remove_slot(pdev, i);
  1333. goto free;
  1334. }
  1335. }
  1336. return 0;
  1337. free:
  1338. pci_set_drvdata(pdev, NULL);
  1339. kfree(chip);
  1340. err:
  1341. pci_disable_device(pdev);
  1342. return ret;
  1343. }
  1344. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1345. {
  1346. int i;
  1347. struct sdhci_chip *chip;
  1348. chip = pci_get_drvdata(pdev);
  1349. if (chip) {
  1350. for (i = 0;i < chip->num_slots;i++)
  1351. sdhci_remove_slot(pdev, i);
  1352. pci_set_drvdata(pdev, NULL);
  1353. kfree(chip);
  1354. }
  1355. pci_disable_device(pdev);
  1356. }
  1357. static struct pci_driver sdhci_driver = {
  1358. .name = DRIVER_NAME,
  1359. .id_table = pci_ids,
  1360. .probe = sdhci_probe,
  1361. .remove = __devexit_p(sdhci_remove),
  1362. .suspend = sdhci_suspend,
  1363. .resume = sdhci_resume,
  1364. };
  1365. /*****************************************************************************\
  1366. * *
  1367. * Driver init/exit *
  1368. * *
  1369. \*****************************************************************************/
  1370. static int __init sdhci_drv_init(void)
  1371. {
  1372. printk(KERN_INFO DRIVER_NAME
  1373. ": Secure Digital Host Controller Interface driver\n");
  1374. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1375. return pci_register_driver(&sdhci_driver);
  1376. }
  1377. static void __exit sdhci_drv_exit(void)
  1378. {
  1379. DBG("Exiting\n");
  1380. pci_unregister_driver(&sdhci_driver);
  1381. }
  1382. module_init(sdhci_drv_init);
  1383. module_exit(sdhci_drv_exit);
  1384. module_param(debug_quirks, uint, 0444);
  1385. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1386. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1387. MODULE_LICENSE("GPL");
  1388. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");