ohci.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bug.h>
  21. #include <linux/compiler.h>
  22. #include <linux/delay.h>
  23. #include <linux/device.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/firewire.h>
  26. #include <linux/firewire-constants.h>
  27. #include <linux/gfp.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/string.h>
  41. #include <asm/byteorder.h>
  42. #include <asm/page.h>
  43. #include <asm/system.h>
  44. #ifdef CONFIG_PPC_PMAC
  45. #include <asm/pmac_feature.h>
  46. #endif
  47. #include "core.h"
  48. #include "ohci.h"
  49. #define DESCRIPTOR_OUTPUT_MORE 0
  50. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  51. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  52. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  53. #define DESCRIPTOR_STATUS (1 << 11)
  54. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  55. #define DESCRIPTOR_PING (1 << 7)
  56. #define DESCRIPTOR_YY (1 << 6)
  57. #define DESCRIPTOR_NO_IRQ (0 << 4)
  58. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  59. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  60. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  61. #define DESCRIPTOR_WAIT (3 << 0)
  62. struct descriptor {
  63. __le16 req_count;
  64. __le16 control;
  65. __le32 data_address;
  66. __le32 branch_address;
  67. __le16 res_count;
  68. __le16 transfer_status;
  69. } __attribute__((aligned(16)));
  70. #define CONTROL_SET(regs) (regs)
  71. #define CONTROL_CLEAR(regs) ((regs) + 4)
  72. #define COMMAND_PTR(regs) ((regs) + 12)
  73. #define CONTEXT_MATCH(regs) ((regs) + 16)
  74. struct ar_buffer {
  75. struct descriptor descriptor;
  76. struct ar_buffer *next;
  77. __le32 data[0];
  78. };
  79. struct ar_context {
  80. struct fw_ohci *ohci;
  81. struct ar_buffer *current_buffer;
  82. struct ar_buffer *last_buffer;
  83. void *pointer;
  84. u32 regs;
  85. struct tasklet_struct tasklet;
  86. };
  87. struct context;
  88. typedef int (*descriptor_callback_t)(struct context *ctx,
  89. struct descriptor *d,
  90. struct descriptor *last);
  91. /*
  92. * A buffer that contains a block of DMA-able coherent memory used for
  93. * storing a portion of a DMA descriptor program.
  94. */
  95. struct descriptor_buffer {
  96. struct list_head list;
  97. dma_addr_t buffer_bus;
  98. size_t buffer_size;
  99. size_t used;
  100. struct descriptor buffer[0];
  101. };
  102. struct context {
  103. struct fw_ohci *ohci;
  104. u32 regs;
  105. int total_allocation;
  106. /*
  107. * List of page-sized buffers for storing DMA descriptors.
  108. * Head of list contains buffers in use and tail of list contains
  109. * free buffers.
  110. */
  111. struct list_head buffer_list;
  112. /*
  113. * Pointer to a buffer inside buffer_list that contains the tail
  114. * end of the current DMA program.
  115. */
  116. struct descriptor_buffer *buffer_tail;
  117. /*
  118. * The descriptor containing the branch address of the first
  119. * descriptor that has not yet been filled by the device.
  120. */
  121. struct descriptor *last;
  122. /*
  123. * The last descriptor in the DMA program. It contains the branch
  124. * address that must be updated upon appending a new descriptor.
  125. */
  126. struct descriptor *prev;
  127. descriptor_callback_t callback;
  128. struct tasklet_struct tasklet;
  129. };
  130. #define IT_HEADER_SY(v) ((v) << 0)
  131. #define IT_HEADER_TCODE(v) ((v) << 4)
  132. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  133. #define IT_HEADER_TAG(v) ((v) << 14)
  134. #define IT_HEADER_SPEED(v) ((v) << 16)
  135. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  136. struct iso_context {
  137. struct fw_iso_context base;
  138. struct context context;
  139. int excess_bytes;
  140. void *header;
  141. size_t header_length;
  142. };
  143. #define CONFIG_ROM_SIZE 1024
  144. struct fw_ohci {
  145. struct fw_card card;
  146. __iomem char *registers;
  147. int node_id;
  148. int generation;
  149. int request_generation; /* for timestamping incoming requests */
  150. unsigned quirks;
  151. unsigned int pri_req_max;
  152. u32 bus_time;
  153. bool is_root;
  154. bool csr_state_setclear_abdicate;
  155. /*
  156. * Spinlock for accessing fw_ohci data. Never call out of
  157. * this driver with this lock held.
  158. */
  159. spinlock_t lock;
  160. struct mutex phy_reg_mutex;
  161. struct ar_context ar_request_ctx;
  162. struct ar_context ar_response_ctx;
  163. struct context at_request_ctx;
  164. struct context at_response_ctx;
  165. u32 it_context_mask;
  166. struct iso_context *it_context_list;
  167. u64 ir_context_channels;
  168. u32 ir_context_mask;
  169. struct iso_context *ir_context_list;
  170. __be32 *config_rom;
  171. dma_addr_t config_rom_bus;
  172. __be32 *next_config_rom;
  173. dma_addr_t next_config_rom_bus;
  174. __be32 next_header;
  175. __le32 *self_id_cpu;
  176. dma_addr_t self_id_bus;
  177. struct tasklet_struct bus_reset_tasklet;
  178. u32 self_id_buffer[512];
  179. };
  180. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  181. {
  182. return container_of(card, struct fw_ohci, card);
  183. }
  184. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  185. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  186. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  187. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  188. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  189. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  190. #define CONTEXT_RUN 0x8000
  191. #define CONTEXT_WAKE 0x1000
  192. #define CONTEXT_DEAD 0x0800
  193. #define CONTEXT_ACTIVE 0x0400
  194. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  195. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  196. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  197. #define OHCI1394_REGISTER_SIZE 0x800
  198. #define OHCI_LOOP_COUNT 500
  199. #define OHCI1394_PCI_HCI_Control 0x40
  200. #define SELF_ID_BUF_SIZE 0x800
  201. #define OHCI_TCODE_PHY_PACKET 0x0e
  202. #define OHCI_VERSION_1_1 0x010010
  203. static char ohci_driver_name[] = KBUILD_MODNAME;
  204. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  205. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  206. #define QUIRK_CYCLE_TIMER 1
  207. #define QUIRK_RESET_PACKET 2
  208. #define QUIRK_BE_HEADERS 4
  209. #define QUIRK_NO_1394A 8
  210. #define QUIRK_NO_MSI 16
  211. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  212. static const struct {
  213. unsigned short vendor, device, flags;
  214. } ohci_quirks[] = {
  215. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
  216. QUIRK_RESET_PACKET |
  217. QUIRK_NO_1394A},
  218. {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
  219. {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  220. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
  221. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  222. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  223. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
  224. };
  225. /* This overrides anything that was found in ohci_quirks[]. */
  226. static int param_quirks;
  227. module_param_named(quirks, param_quirks, int, 0644);
  228. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  229. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  230. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  231. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  232. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  233. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  234. ")");
  235. #define OHCI_PARAM_DEBUG_AT_AR 1
  236. #define OHCI_PARAM_DEBUG_SELFIDS 2
  237. #define OHCI_PARAM_DEBUG_IRQS 4
  238. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  239. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  240. static int param_debug;
  241. module_param_named(debug, param_debug, int, 0644);
  242. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  243. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  244. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  245. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  246. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  247. ", or a combination, or all = -1)");
  248. static void log_irqs(u32 evt)
  249. {
  250. if (likely(!(param_debug &
  251. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  252. return;
  253. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  254. !(evt & OHCI1394_busReset))
  255. return;
  256. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  257. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  258. evt & OHCI1394_RQPkt ? " AR_req" : "",
  259. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  260. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  261. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  262. evt & OHCI1394_isochRx ? " IR" : "",
  263. evt & OHCI1394_isochTx ? " IT" : "",
  264. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  265. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  266. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  267. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  268. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  269. evt & OHCI1394_busReset ? " busReset" : "",
  270. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  271. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  272. OHCI1394_respTxComplete | OHCI1394_isochRx |
  273. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  274. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  275. OHCI1394_cycleInconsistent |
  276. OHCI1394_regAccessFail | OHCI1394_busReset)
  277. ? " ?" : "");
  278. }
  279. static const char *speed[] = {
  280. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  281. };
  282. static const char *power[] = {
  283. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  284. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  285. };
  286. static const char port[] = { '.', '-', 'p', 'c', };
  287. static char _p(u32 *s, int shift)
  288. {
  289. return port[*s >> shift & 3];
  290. }
  291. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  292. {
  293. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  294. return;
  295. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  296. self_id_count, generation, node_id);
  297. for (; self_id_count--; ++s)
  298. if ((*s & 1 << 23) == 0)
  299. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  300. "%s gc=%d %s %s%s%s\n",
  301. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  302. speed[*s >> 14 & 3], *s >> 16 & 63,
  303. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  304. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  305. else
  306. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  307. *s, *s >> 24 & 63,
  308. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  309. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  310. }
  311. static const char *evts[] = {
  312. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  313. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  314. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  315. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  316. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  317. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  318. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  319. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  320. [0x10] = "-reserved-", [0x11] = "ack_complete",
  321. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  322. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  323. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  324. [0x18] = "-reserved-", [0x19] = "-reserved-",
  325. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  326. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  327. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  328. [0x20] = "pending/cancelled",
  329. };
  330. static const char *tcodes[] = {
  331. [0x0] = "QW req", [0x1] = "BW req",
  332. [0x2] = "W resp", [0x3] = "-reserved-",
  333. [0x4] = "QR req", [0x5] = "BR req",
  334. [0x6] = "QR resp", [0x7] = "BR resp",
  335. [0x8] = "cycle start", [0x9] = "Lk req",
  336. [0xa] = "async stream packet", [0xb] = "Lk resp",
  337. [0xc] = "-reserved-", [0xd] = "-reserved-",
  338. [0xe] = "link internal", [0xf] = "-reserved-",
  339. };
  340. static const char *phys[] = {
  341. [0x0] = "phy config packet", [0x1] = "link-on packet",
  342. [0x2] = "self-id packet", [0x3] = "-reserved-",
  343. };
  344. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  345. {
  346. int tcode = header[0] >> 4 & 0xf;
  347. char specific[12];
  348. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  349. return;
  350. if (unlikely(evt >= ARRAY_SIZE(evts)))
  351. evt = 0x1f;
  352. if (evt == OHCI1394_evt_bus_reset) {
  353. fw_notify("A%c evt_bus_reset, generation %d\n",
  354. dir, (header[2] >> 16) & 0xff);
  355. return;
  356. }
  357. if (header[0] == ~header[1]) {
  358. fw_notify("A%c %s, %s, %08x\n",
  359. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  360. return;
  361. }
  362. switch (tcode) {
  363. case 0x0: case 0x6: case 0x8:
  364. snprintf(specific, sizeof(specific), " = %08x",
  365. be32_to_cpu((__force __be32)header[3]));
  366. break;
  367. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  368. snprintf(specific, sizeof(specific), " %x,%x",
  369. header[3] >> 16, header[3] & 0xffff);
  370. break;
  371. default:
  372. specific[0] = '\0';
  373. }
  374. switch (tcode) {
  375. case 0xe: case 0xa:
  376. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  377. break;
  378. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  379. fw_notify("A%c spd %x tl %02x, "
  380. "%04x -> %04x, %s, "
  381. "%s, %04x%08x%s\n",
  382. dir, speed, header[0] >> 10 & 0x3f,
  383. header[1] >> 16, header[0] >> 16, evts[evt],
  384. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  385. break;
  386. default:
  387. fw_notify("A%c spd %x tl %02x, "
  388. "%04x -> %04x, %s, "
  389. "%s%s\n",
  390. dir, speed, header[0] >> 10 & 0x3f,
  391. header[1] >> 16, header[0] >> 16, evts[evt],
  392. tcodes[tcode], specific);
  393. }
  394. }
  395. #else
  396. #define param_debug 0
  397. static inline void log_irqs(u32 evt) {}
  398. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  399. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  400. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  401. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  402. {
  403. writel(data, ohci->registers + offset);
  404. }
  405. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  406. {
  407. return readl(ohci->registers + offset);
  408. }
  409. static inline void flush_writes(const struct fw_ohci *ohci)
  410. {
  411. /* Do a dummy read to flush writes. */
  412. reg_read(ohci, OHCI1394_Version);
  413. }
  414. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  415. {
  416. u32 val;
  417. int i;
  418. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  419. for (i = 0; i < 3 + 100; i++) {
  420. val = reg_read(ohci, OHCI1394_PhyControl);
  421. if (val & OHCI1394_PhyControl_ReadDone)
  422. return OHCI1394_PhyControl_ReadData(val);
  423. /*
  424. * Try a few times without waiting. Sleeping is necessary
  425. * only when the link/PHY interface is busy.
  426. */
  427. if (i >= 3)
  428. msleep(1);
  429. }
  430. fw_error("failed to read phy reg\n");
  431. return -EBUSY;
  432. }
  433. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  434. {
  435. int i;
  436. reg_write(ohci, OHCI1394_PhyControl,
  437. OHCI1394_PhyControl_Write(addr, val));
  438. for (i = 0; i < 3 + 100; i++) {
  439. val = reg_read(ohci, OHCI1394_PhyControl);
  440. if (!(val & OHCI1394_PhyControl_WritePending))
  441. return 0;
  442. if (i >= 3)
  443. msleep(1);
  444. }
  445. fw_error("failed to write phy reg\n");
  446. return -EBUSY;
  447. }
  448. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  449. int clear_bits, int set_bits)
  450. {
  451. int ret = read_phy_reg(ohci, addr);
  452. if (ret < 0)
  453. return ret;
  454. /*
  455. * The interrupt status bits are cleared by writing a one bit.
  456. * Avoid clearing them unless explicitly requested in set_bits.
  457. */
  458. if (addr == 5)
  459. clear_bits |= PHY_INT_STATUS_BITS;
  460. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  461. }
  462. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  463. {
  464. int ret;
  465. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  466. if (ret < 0)
  467. return ret;
  468. return read_phy_reg(ohci, addr);
  469. }
  470. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  471. {
  472. struct fw_ohci *ohci = fw_ohci(card);
  473. int ret;
  474. mutex_lock(&ohci->phy_reg_mutex);
  475. ret = read_phy_reg(ohci, addr);
  476. mutex_unlock(&ohci->phy_reg_mutex);
  477. return ret;
  478. }
  479. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  480. int clear_bits, int set_bits)
  481. {
  482. struct fw_ohci *ohci = fw_ohci(card);
  483. int ret;
  484. mutex_lock(&ohci->phy_reg_mutex);
  485. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  486. mutex_unlock(&ohci->phy_reg_mutex);
  487. return ret;
  488. }
  489. static int ar_context_add_page(struct ar_context *ctx)
  490. {
  491. struct device *dev = ctx->ohci->card.device;
  492. struct ar_buffer *ab;
  493. dma_addr_t uninitialized_var(ab_bus);
  494. size_t offset;
  495. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  496. if (ab == NULL)
  497. return -ENOMEM;
  498. ab->next = NULL;
  499. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  500. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  501. DESCRIPTOR_STATUS |
  502. DESCRIPTOR_BRANCH_ALWAYS);
  503. offset = offsetof(struct ar_buffer, data);
  504. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  505. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  506. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  507. ab->descriptor.branch_address = 0;
  508. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  509. ctx->last_buffer->next = ab;
  510. ctx->last_buffer = ab;
  511. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  512. flush_writes(ctx->ohci);
  513. return 0;
  514. }
  515. static void ar_context_release(struct ar_context *ctx)
  516. {
  517. struct ar_buffer *ab, *ab_next;
  518. size_t offset;
  519. dma_addr_t ab_bus;
  520. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  521. ab_next = ab->next;
  522. offset = offsetof(struct ar_buffer, data);
  523. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  524. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  525. ab, ab_bus);
  526. }
  527. }
  528. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  529. #define cond_le32_to_cpu(v) \
  530. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  531. #else
  532. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  533. #endif
  534. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  535. {
  536. struct fw_ohci *ohci = ctx->ohci;
  537. struct fw_packet p;
  538. u32 status, length, tcode;
  539. int evt;
  540. p.header[0] = cond_le32_to_cpu(buffer[0]);
  541. p.header[1] = cond_le32_to_cpu(buffer[1]);
  542. p.header[2] = cond_le32_to_cpu(buffer[2]);
  543. tcode = (p.header[0] >> 4) & 0x0f;
  544. switch (tcode) {
  545. case TCODE_WRITE_QUADLET_REQUEST:
  546. case TCODE_READ_QUADLET_RESPONSE:
  547. p.header[3] = (__force __u32) buffer[3];
  548. p.header_length = 16;
  549. p.payload_length = 0;
  550. break;
  551. case TCODE_READ_BLOCK_REQUEST :
  552. p.header[3] = cond_le32_to_cpu(buffer[3]);
  553. p.header_length = 16;
  554. p.payload_length = 0;
  555. break;
  556. case TCODE_WRITE_BLOCK_REQUEST:
  557. case TCODE_READ_BLOCK_RESPONSE:
  558. case TCODE_LOCK_REQUEST:
  559. case TCODE_LOCK_RESPONSE:
  560. p.header[3] = cond_le32_to_cpu(buffer[3]);
  561. p.header_length = 16;
  562. p.payload_length = p.header[3] >> 16;
  563. break;
  564. case TCODE_WRITE_RESPONSE:
  565. case TCODE_READ_QUADLET_REQUEST:
  566. case OHCI_TCODE_PHY_PACKET:
  567. p.header_length = 12;
  568. p.payload_length = 0;
  569. break;
  570. default:
  571. /* FIXME: Stop context, discard everything, and restart? */
  572. p.header_length = 0;
  573. p.payload_length = 0;
  574. }
  575. p.payload = (void *) buffer + p.header_length;
  576. /* FIXME: What to do about evt_* errors? */
  577. length = (p.header_length + p.payload_length + 3) / 4;
  578. status = cond_le32_to_cpu(buffer[length]);
  579. evt = (status >> 16) & 0x1f;
  580. p.ack = evt - 16;
  581. p.speed = (status >> 21) & 0x7;
  582. p.timestamp = status & 0xffff;
  583. p.generation = ohci->request_generation;
  584. log_ar_at_event('R', p.speed, p.header, evt);
  585. /*
  586. * The OHCI bus reset handler synthesizes a phy packet with
  587. * the new generation number when a bus reset happens (see
  588. * section 8.4.2.3). This helps us determine when a request
  589. * was received and make sure we send the response in the same
  590. * generation. We only need this for requests; for responses
  591. * we use the unique tlabel for finding the matching
  592. * request.
  593. *
  594. * Alas some chips sometimes emit bus reset packets with a
  595. * wrong generation. We set the correct generation for these
  596. * at a slightly incorrect time (in bus_reset_tasklet).
  597. */
  598. if (evt == OHCI1394_evt_bus_reset) {
  599. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  600. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  601. } else if (ctx == &ohci->ar_request_ctx) {
  602. fw_core_handle_request(&ohci->card, &p);
  603. } else {
  604. fw_core_handle_response(&ohci->card, &p);
  605. }
  606. return buffer + length + 1;
  607. }
  608. static void ar_context_tasklet(unsigned long data)
  609. {
  610. struct ar_context *ctx = (struct ar_context *)data;
  611. struct fw_ohci *ohci = ctx->ohci;
  612. struct ar_buffer *ab;
  613. struct descriptor *d;
  614. void *buffer, *end;
  615. ab = ctx->current_buffer;
  616. d = &ab->descriptor;
  617. if (d->res_count == 0) {
  618. size_t size, rest, offset;
  619. dma_addr_t start_bus;
  620. void *start;
  621. /*
  622. * This descriptor is finished and we may have a
  623. * packet split across this and the next buffer. We
  624. * reuse the page for reassembling the split packet.
  625. */
  626. offset = offsetof(struct ar_buffer, data);
  627. start = buffer = ab;
  628. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  629. ab = ab->next;
  630. d = &ab->descriptor;
  631. size = buffer + PAGE_SIZE - ctx->pointer;
  632. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  633. memmove(buffer, ctx->pointer, size);
  634. memcpy(buffer + size, ab->data, rest);
  635. ctx->current_buffer = ab;
  636. ctx->pointer = (void *) ab->data + rest;
  637. end = buffer + size + rest;
  638. while (buffer < end)
  639. buffer = handle_ar_packet(ctx, buffer);
  640. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  641. start, start_bus);
  642. ar_context_add_page(ctx);
  643. } else {
  644. buffer = ctx->pointer;
  645. ctx->pointer = end =
  646. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  647. while (buffer < end)
  648. buffer = handle_ar_packet(ctx, buffer);
  649. }
  650. }
  651. static int ar_context_init(struct ar_context *ctx,
  652. struct fw_ohci *ohci, u32 regs)
  653. {
  654. struct ar_buffer ab;
  655. ctx->regs = regs;
  656. ctx->ohci = ohci;
  657. ctx->last_buffer = &ab;
  658. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  659. ar_context_add_page(ctx);
  660. ar_context_add_page(ctx);
  661. ctx->current_buffer = ab.next;
  662. ctx->pointer = ctx->current_buffer->data;
  663. return 0;
  664. }
  665. static void ar_context_run(struct ar_context *ctx)
  666. {
  667. struct ar_buffer *ab = ctx->current_buffer;
  668. dma_addr_t ab_bus;
  669. size_t offset;
  670. offset = offsetof(struct ar_buffer, data);
  671. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  672. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  673. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  674. flush_writes(ctx->ohci);
  675. }
  676. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  677. {
  678. int b, key;
  679. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  680. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  681. /* figure out which descriptor the branch address goes in */
  682. if (z == 2 && (b == 3 || key == 2))
  683. return d;
  684. else
  685. return d + z - 1;
  686. }
  687. static void context_tasklet(unsigned long data)
  688. {
  689. struct context *ctx = (struct context *) data;
  690. struct descriptor *d, *last;
  691. u32 address;
  692. int z;
  693. struct descriptor_buffer *desc;
  694. desc = list_entry(ctx->buffer_list.next,
  695. struct descriptor_buffer, list);
  696. last = ctx->last;
  697. while (last->branch_address != 0) {
  698. struct descriptor_buffer *old_desc = desc;
  699. address = le32_to_cpu(last->branch_address);
  700. z = address & 0xf;
  701. address &= ~0xf;
  702. /* If the branch address points to a buffer outside of the
  703. * current buffer, advance to the next buffer. */
  704. if (address < desc->buffer_bus ||
  705. address >= desc->buffer_bus + desc->used)
  706. desc = list_entry(desc->list.next,
  707. struct descriptor_buffer, list);
  708. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  709. last = find_branch_descriptor(d, z);
  710. if (!ctx->callback(ctx, d, last))
  711. break;
  712. if (old_desc != desc) {
  713. /* If we've advanced to the next buffer, move the
  714. * previous buffer to the free list. */
  715. unsigned long flags;
  716. old_desc->used = 0;
  717. spin_lock_irqsave(&ctx->ohci->lock, flags);
  718. list_move_tail(&old_desc->list, &ctx->buffer_list);
  719. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  720. }
  721. ctx->last = last;
  722. }
  723. }
  724. /*
  725. * Allocate a new buffer and add it to the list of free buffers for this
  726. * context. Must be called with ohci->lock held.
  727. */
  728. static int context_add_buffer(struct context *ctx)
  729. {
  730. struct descriptor_buffer *desc;
  731. dma_addr_t uninitialized_var(bus_addr);
  732. int offset;
  733. /*
  734. * 16MB of descriptors should be far more than enough for any DMA
  735. * program. This will catch run-away userspace or DoS attacks.
  736. */
  737. if (ctx->total_allocation >= 16*1024*1024)
  738. return -ENOMEM;
  739. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  740. &bus_addr, GFP_ATOMIC);
  741. if (!desc)
  742. return -ENOMEM;
  743. offset = (void *)&desc->buffer - (void *)desc;
  744. desc->buffer_size = PAGE_SIZE - offset;
  745. desc->buffer_bus = bus_addr + offset;
  746. desc->used = 0;
  747. list_add_tail(&desc->list, &ctx->buffer_list);
  748. ctx->total_allocation += PAGE_SIZE;
  749. return 0;
  750. }
  751. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  752. u32 regs, descriptor_callback_t callback)
  753. {
  754. ctx->ohci = ohci;
  755. ctx->regs = regs;
  756. ctx->total_allocation = 0;
  757. INIT_LIST_HEAD(&ctx->buffer_list);
  758. if (context_add_buffer(ctx) < 0)
  759. return -ENOMEM;
  760. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  761. struct descriptor_buffer, list);
  762. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  763. ctx->callback = callback;
  764. /*
  765. * We put a dummy descriptor in the buffer that has a NULL
  766. * branch address and looks like it's been sent. That way we
  767. * have a descriptor to append DMA programs to.
  768. */
  769. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  770. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  771. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  772. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  773. ctx->last = ctx->buffer_tail->buffer;
  774. ctx->prev = ctx->buffer_tail->buffer;
  775. return 0;
  776. }
  777. static void context_release(struct context *ctx)
  778. {
  779. struct fw_card *card = &ctx->ohci->card;
  780. struct descriptor_buffer *desc, *tmp;
  781. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  782. dma_free_coherent(card->device, PAGE_SIZE, desc,
  783. desc->buffer_bus -
  784. ((void *)&desc->buffer - (void *)desc));
  785. }
  786. /* Must be called with ohci->lock held */
  787. static struct descriptor *context_get_descriptors(struct context *ctx,
  788. int z, dma_addr_t *d_bus)
  789. {
  790. struct descriptor *d = NULL;
  791. struct descriptor_buffer *desc = ctx->buffer_tail;
  792. if (z * sizeof(*d) > desc->buffer_size)
  793. return NULL;
  794. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  795. /* No room for the descriptor in this buffer, so advance to the
  796. * next one. */
  797. if (desc->list.next == &ctx->buffer_list) {
  798. /* If there is no free buffer next in the list,
  799. * allocate one. */
  800. if (context_add_buffer(ctx) < 0)
  801. return NULL;
  802. }
  803. desc = list_entry(desc->list.next,
  804. struct descriptor_buffer, list);
  805. ctx->buffer_tail = desc;
  806. }
  807. d = desc->buffer + desc->used / sizeof(*d);
  808. memset(d, 0, z * sizeof(*d));
  809. *d_bus = desc->buffer_bus + desc->used;
  810. return d;
  811. }
  812. static void context_run(struct context *ctx, u32 extra)
  813. {
  814. struct fw_ohci *ohci = ctx->ohci;
  815. reg_write(ohci, COMMAND_PTR(ctx->regs),
  816. le32_to_cpu(ctx->last->branch_address));
  817. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  818. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  819. flush_writes(ohci);
  820. }
  821. static void context_append(struct context *ctx,
  822. struct descriptor *d, int z, int extra)
  823. {
  824. dma_addr_t d_bus;
  825. struct descriptor_buffer *desc = ctx->buffer_tail;
  826. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  827. desc->used += (z + extra) * sizeof(*d);
  828. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  829. ctx->prev = find_branch_descriptor(d, z);
  830. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  831. flush_writes(ctx->ohci);
  832. }
  833. static void context_stop(struct context *ctx)
  834. {
  835. u32 reg;
  836. int i;
  837. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  838. flush_writes(ctx->ohci);
  839. for (i = 0; i < 10; i++) {
  840. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  841. if ((reg & CONTEXT_ACTIVE) == 0)
  842. return;
  843. mdelay(1);
  844. }
  845. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  846. }
  847. struct driver_data {
  848. struct fw_packet *packet;
  849. };
  850. /*
  851. * This function apppends a packet to the DMA queue for transmission.
  852. * Must always be called with the ochi->lock held to ensure proper
  853. * generation handling and locking around packet queue manipulation.
  854. */
  855. static int at_context_queue_packet(struct context *ctx,
  856. struct fw_packet *packet)
  857. {
  858. struct fw_ohci *ohci = ctx->ohci;
  859. dma_addr_t d_bus, uninitialized_var(payload_bus);
  860. struct driver_data *driver_data;
  861. struct descriptor *d, *last;
  862. __le32 *header;
  863. int z, tcode;
  864. u32 reg;
  865. d = context_get_descriptors(ctx, 4, &d_bus);
  866. if (d == NULL) {
  867. packet->ack = RCODE_SEND_ERROR;
  868. return -1;
  869. }
  870. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  871. d[0].res_count = cpu_to_le16(packet->timestamp);
  872. /*
  873. * The DMA format for asyncronous link packets is different
  874. * from the IEEE1394 layout, so shift the fields around
  875. * accordingly. If header_length is 8, it's a PHY packet, to
  876. * which we need to prepend an extra quadlet.
  877. */
  878. header = (__le32 *) &d[1];
  879. switch (packet->header_length) {
  880. case 16:
  881. case 12:
  882. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  883. (packet->speed << 16));
  884. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  885. (packet->header[0] & 0xffff0000));
  886. header[2] = cpu_to_le32(packet->header[2]);
  887. tcode = (packet->header[0] >> 4) & 0x0f;
  888. if (TCODE_IS_BLOCK_PACKET(tcode))
  889. header[3] = cpu_to_le32(packet->header[3]);
  890. else
  891. header[3] = (__force __le32) packet->header[3];
  892. d[0].req_count = cpu_to_le16(packet->header_length);
  893. break;
  894. case 8:
  895. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  896. (packet->speed << 16));
  897. header[1] = cpu_to_le32(packet->header[0]);
  898. header[2] = cpu_to_le32(packet->header[1]);
  899. d[0].req_count = cpu_to_le16(12);
  900. break;
  901. case 4:
  902. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  903. (packet->speed << 16));
  904. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  905. d[0].req_count = cpu_to_le16(8);
  906. break;
  907. default:
  908. /* BUG(); */
  909. packet->ack = RCODE_SEND_ERROR;
  910. return -1;
  911. }
  912. driver_data = (struct driver_data *) &d[3];
  913. driver_data->packet = packet;
  914. packet->driver_data = driver_data;
  915. if (packet->payload_length > 0) {
  916. payload_bus =
  917. dma_map_single(ohci->card.device, packet->payload,
  918. packet->payload_length, DMA_TO_DEVICE);
  919. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  920. packet->ack = RCODE_SEND_ERROR;
  921. return -1;
  922. }
  923. packet->payload_bus = payload_bus;
  924. packet->payload_mapped = true;
  925. d[2].req_count = cpu_to_le16(packet->payload_length);
  926. d[2].data_address = cpu_to_le32(payload_bus);
  927. last = &d[2];
  928. z = 3;
  929. } else {
  930. last = &d[0];
  931. z = 2;
  932. }
  933. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  934. DESCRIPTOR_IRQ_ALWAYS |
  935. DESCRIPTOR_BRANCH_ALWAYS);
  936. /*
  937. * If the controller and packet generations don't match, we need to
  938. * bail out and try again. If IntEvent.busReset is set, the AT context
  939. * is halted, so appending to the context and trying to run it is
  940. * futile. Most controllers do the right thing and just flush the AT
  941. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  942. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  943. * up stalling out. So we just bail out in software and try again
  944. * later, and everyone is happy.
  945. * FIXME: Document how the locking works.
  946. */
  947. if (ohci->generation != packet->generation ||
  948. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  949. if (packet->payload_mapped)
  950. dma_unmap_single(ohci->card.device, payload_bus,
  951. packet->payload_length, DMA_TO_DEVICE);
  952. packet->ack = RCODE_GENERATION;
  953. return -1;
  954. }
  955. context_append(ctx, d, z, 4 - z);
  956. /* If the context isn't already running, start it up. */
  957. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  958. if ((reg & CONTEXT_RUN) == 0)
  959. context_run(ctx, 0);
  960. return 0;
  961. }
  962. static int handle_at_packet(struct context *context,
  963. struct descriptor *d,
  964. struct descriptor *last)
  965. {
  966. struct driver_data *driver_data;
  967. struct fw_packet *packet;
  968. struct fw_ohci *ohci = context->ohci;
  969. int evt;
  970. if (last->transfer_status == 0)
  971. /* This descriptor isn't done yet, stop iteration. */
  972. return 0;
  973. driver_data = (struct driver_data *) &d[3];
  974. packet = driver_data->packet;
  975. if (packet == NULL)
  976. /* This packet was cancelled, just continue. */
  977. return 1;
  978. if (packet->payload_mapped)
  979. dma_unmap_single(ohci->card.device, packet->payload_bus,
  980. packet->payload_length, DMA_TO_DEVICE);
  981. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  982. packet->timestamp = le16_to_cpu(last->res_count);
  983. log_ar_at_event('T', packet->speed, packet->header, evt);
  984. switch (evt) {
  985. case OHCI1394_evt_timeout:
  986. /* Async response transmit timed out. */
  987. packet->ack = RCODE_CANCELLED;
  988. break;
  989. case OHCI1394_evt_flushed:
  990. /*
  991. * The packet was flushed should give same error as
  992. * when we try to use a stale generation count.
  993. */
  994. packet->ack = RCODE_GENERATION;
  995. break;
  996. case OHCI1394_evt_missing_ack:
  997. /*
  998. * Using a valid (current) generation count, but the
  999. * node is not on the bus or not sending acks.
  1000. */
  1001. packet->ack = RCODE_NO_ACK;
  1002. break;
  1003. case ACK_COMPLETE + 0x10:
  1004. case ACK_PENDING + 0x10:
  1005. case ACK_BUSY_X + 0x10:
  1006. case ACK_BUSY_A + 0x10:
  1007. case ACK_BUSY_B + 0x10:
  1008. case ACK_DATA_ERROR + 0x10:
  1009. case ACK_TYPE_ERROR + 0x10:
  1010. packet->ack = evt - 0x10;
  1011. break;
  1012. default:
  1013. packet->ack = RCODE_SEND_ERROR;
  1014. break;
  1015. }
  1016. packet->callback(packet, &ohci->card, packet->ack);
  1017. return 1;
  1018. }
  1019. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1020. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1021. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1022. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1023. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1024. static void handle_local_rom(struct fw_ohci *ohci,
  1025. struct fw_packet *packet, u32 csr)
  1026. {
  1027. struct fw_packet response;
  1028. int tcode, length, i;
  1029. tcode = HEADER_GET_TCODE(packet->header[0]);
  1030. if (TCODE_IS_BLOCK_PACKET(tcode))
  1031. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1032. else
  1033. length = 4;
  1034. i = csr - CSR_CONFIG_ROM;
  1035. if (i + length > CONFIG_ROM_SIZE) {
  1036. fw_fill_response(&response, packet->header,
  1037. RCODE_ADDRESS_ERROR, NULL, 0);
  1038. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1039. fw_fill_response(&response, packet->header,
  1040. RCODE_TYPE_ERROR, NULL, 0);
  1041. } else {
  1042. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1043. (void *) ohci->config_rom + i, length);
  1044. }
  1045. fw_core_handle_response(&ohci->card, &response);
  1046. }
  1047. static void handle_local_lock(struct fw_ohci *ohci,
  1048. struct fw_packet *packet, u32 csr)
  1049. {
  1050. struct fw_packet response;
  1051. int tcode, length, ext_tcode, sel;
  1052. __be32 *payload, lock_old;
  1053. u32 lock_arg, lock_data;
  1054. tcode = HEADER_GET_TCODE(packet->header[0]);
  1055. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1056. payload = packet->payload;
  1057. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1058. if (tcode == TCODE_LOCK_REQUEST &&
  1059. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1060. lock_arg = be32_to_cpu(payload[0]);
  1061. lock_data = be32_to_cpu(payload[1]);
  1062. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1063. lock_arg = 0;
  1064. lock_data = 0;
  1065. } else {
  1066. fw_fill_response(&response, packet->header,
  1067. RCODE_TYPE_ERROR, NULL, 0);
  1068. goto out;
  1069. }
  1070. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1071. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1072. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1073. reg_write(ohci, OHCI1394_CSRControl, sel);
  1074. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  1075. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  1076. else
  1077. fw_notify("swap not done yet\n");
  1078. fw_fill_response(&response, packet->header,
  1079. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  1080. out:
  1081. fw_core_handle_response(&ohci->card, &response);
  1082. }
  1083. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1084. {
  1085. u64 offset;
  1086. u32 csr;
  1087. if (ctx == &ctx->ohci->at_request_ctx) {
  1088. packet->ack = ACK_PENDING;
  1089. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1090. }
  1091. offset =
  1092. ((unsigned long long)
  1093. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1094. packet->header[2];
  1095. csr = offset - CSR_REGISTER_BASE;
  1096. /* Handle config rom reads. */
  1097. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1098. handle_local_rom(ctx->ohci, packet, csr);
  1099. else switch (csr) {
  1100. case CSR_BUS_MANAGER_ID:
  1101. case CSR_BANDWIDTH_AVAILABLE:
  1102. case CSR_CHANNELS_AVAILABLE_HI:
  1103. case CSR_CHANNELS_AVAILABLE_LO:
  1104. handle_local_lock(ctx->ohci, packet, csr);
  1105. break;
  1106. default:
  1107. if (ctx == &ctx->ohci->at_request_ctx)
  1108. fw_core_handle_request(&ctx->ohci->card, packet);
  1109. else
  1110. fw_core_handle_response(&ctx->ohci->card, packet);
  1111. break;
  1112. }
  1113. if (ctx == &ctx->ohci->at_response_ctx) {
  1114. packet->ack = ACK_COMPLETE;
  1115. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1116. }
  1117. }
  1118. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1119. {
  1120. unsigned long flags;
  1121. int ret;
  1122. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1123. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1124. ctx->ohci->generation == packet->generation) {
  1125. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1126. handle_local_request(ctx, packet);
  1127. return;
  1128. }
  1129. ret = at_context_queue_packet(ctx, packet);
  1130. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1131. if (ret < 0)
  1132. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1133. }
  1134. static u32 cycle_timer_ticks(u32 cycle_timer)
  1135. {
  1136. u32 ticks;
  1137. ticks = cycle_timer & 0xfff;
  1138. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1139. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1140. return ticks;
  1141. }
  1142. /*
  1143. * Some controllers exhibit one or more of the following bugs when updating the
  1144. * iso cycle timer register:
  1145. * - When the lowest six bits are wrapping around to zero, a read that happens
  1146. * at the same time will return garbage in the lowest ten bits.
  1147. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1148. * not incremented for about 60 ns.
  1149. * - Occasionally, the entire register reads zero.
  1150. *
  1151. * To catch these, we read the register three times and ensure that the
  1152. * difference between each two consecutive reads is approximately the same, i.e.
  1153. * less than twice the other. Furthermore, any negative difference indicates an
  1154. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1155. * execute, so we have enough precision to compute the ratio of the differences.)
  1156. */
  1157. static u32 get_cycle_time(struct fw_ohci *ohci)
  1158. {
  1159. u32 c0, c1, c2;
  1160. u32 t0, t1, t2;
  1161. s32 diff01, diff12;
  1162. int i;
  1163. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1164. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1165. i = 0;
  1166. c1 = c2;
  1167. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1168. do {
  1169. c0 = c1;
  1170. c1 = c2;
  1171. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1172. t0 = cycle_timer_ticks(c0);
  1173. t1 = cycle_timer_ticks(c1);
  1174. t2 = cycle_timer_ticks(c2);
  1175. diff01 = t1 - t0;
  1176. diff12 = t2 - t1;
  1177. } while ((diff01 <= 0 || diff12 <= 0 ||
  1178. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1179. && i++ < 20);
  1180. }
  1181. return c2;
  1182. }
  1183. /*
  1184. * This function has to be called at least every 64 seconds. The bus_time
  1185. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1186. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1187. * changes in this bit.
  1188. */
  1189. static u32 update_bus_time(struct fw_ohci *ohci)
  1190. {
  1191. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1192. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1193. ohci->bus_time += 0x40;
  1194. return ohci->bus_time | cycle_time_seconds;
  1195. }
  1196. static void bus_reset_tasklet(unsigned long data)
  1197. {
  1198. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1199. int self_id_count, i, j, reg;
  1200. int generation, new_generation;
  1201. unsigned long flags;
  1202. void *free_rom = NULL;
  1203. dma_addr_t free_rom_bus = 0;
  1204. bool is_new_root;
  1205. reg = reg_read(ohci, OHCI1394_NodeID);
  1206. if (!(reg & OHCI1394_NodeID_idValid)) {
  1207. fw_notify("node ID not valid, new bus reset in progress\n");
  1208. return;
  1209. }
  1210. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1211. fw_notify("malconfigured bus\n");
  1212. return;
  1213. }
  1214. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1215. OHCI1394_NodeID_nodeNumber);
  1216. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1217. if (!(ohci->is_root && is_new_root))
  1218. reg_write(ohci, OHCI1394_LinkControlSet,
  1219. OHCI1394_LinkControl_cycleMaster);
  1220. ohci->is_root = is_new_root;
  1221. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1222. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1223. fw_notify("inconsistent self IDs\n");
  1224. return;
  1225. }
  1226. /*
  1227. * The count in the SelfIDCount register is the number of
  1228. * bytes in the self ID receive buffer. Since we also receive
  1229. * the inverted quadlets and a header quadlet, we shift one
  1230. * bit extra to get the actual number of self IDs.
  1231. */
  1232. self_id_count = (reg >> 3) & 0xff;
  1233. if (self_id_count == 0 || self_id_count > 252) {
  1234. fw_notify("inconsistent self IDs\n");
  1235. return;
  1236. }
  1237. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1238. rmb();
  1239. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1240. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1241. fw_notify("inconsistent self IDs\n");
  1242. return;
  1243. }
  1244. ohci->self_id_buffer[j] =
  1245. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1246. }
  1247. rmb();
  1248. /*
  1249. * Check the consistency of the self IDs we just read. The
  1250. * problem we face is that a new bus reset can start while we
  1251. * read out the self IDs from the DMA buffer. If this happens,
  1252. * the DMA buffer will be overwritten with new self IDs and we
  1253. * will read out inconsistent data. The OHCI specification
  1254. * (section 11.2) recommends a technique similar to
  1255. * linux/seqlock.h, where we remember the generation of the
  1256. * self IDs in the buffer before reading them out and compare
  1257. * it to the current generation after reading them out. If
  1258. * the two generations match we know we have a consistent set
  1259. * of self IDs.
  1260. */
  1261. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1262. if (new_generation != generation) {
  1263. fw_notify("recursive bus reset detected, "
  1264. "discarding self ids\n");
  1265. return;
  1266. }
  1267. /* FIXME: Document how the locking works. */
  1268. spin_lock_irqsave(&ohci->lock, flags);
  1269. ohci->generation = generation;
  1270. context_stop(&ohci->at_request_ctx);
  1271. context_stop(&ohci->at_response_ctx);
  1272. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1273. if (ohci->quirks & QUIRK_RESET_PACKET)
  1274. ohci->request_generation = generation;
  1275. /*
  1276. * This next bit is unrelated to the AT context stuff but we
  1277. * have to do it under the spinlock also. If a new config rom
  1278. * was set up before this reset, the old one is now no longer
  1279. * in use and we can free it. Update the config rom pointers
  1280. * to point to the current config rom and clear the
  1281. * next_config_rom pointer so a new udpate can take place.
  1282. */
  1283. if (ohci->next_config_rom != NULL) {
  1284. if (ohci->next_config_rom != ohci->config_rom) {
  1285. free_rom = ohci->config_rom;
  1286. free_rom_bus = ohci->config_rom_bus;
  1287. }
  1288. ohci->config_rom = ohci->next_config_rom;
  1289. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1290. ohci->next_config_rom = NULL;
  1291. /*
  1292. * Restore config_rom image and manually update
  1293. * config_rom registers. Writing the header quadlet
  1294. * will indicate that the config rom is ready, so we
  1295. * do that last.
  1296. */
  1297. reg_write(ohci, OHCI1394_BusOptions,
  1298. be32_to_cpu(ohci->config_rom[2]));
  1299. ohci->config_rom[0] = ohci->next_header;
  1300. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1301. be32_to_cpu(ohci->next_header));
  1302. }
  1303. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1304. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1305. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1306. #endif
  1307. spin_unlock_irqrestore(&ohci->lock, flags);
  1308. if (free_rom)
  1309. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1310. free_rom, free_rom_bus);
  1311. log_selfids(ohci->node_id, generation,
  1312. self_id_count, ohci->self_id_buffer);
  1313. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1314. self_id_count, ohci->self_id_buffer,
  1315. ohci->csr_state_setclear_abdicate);
  1316. ohci->csr_state_setclear_abdicate = false;
  1317. }
  1318. static irqreturn_t irq_handler(int irq, void *data)
  1319. {
  1320. struct fw_ohci *ohci = data;
  1321. u32 event, iso_event;
  1322. int i;
  1323. event = reg_read(ohci, OHCI1394_IntEventClear);
  1324. if (!event || !~event)
  1325. return IRQ_NONE;
  1326. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1327. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1328. log_irqs(event);
  1329. if (event & OHCI1394_selfIDComplete)
  1330. tasklet_schedule(&ohci->bus_reset_tasklet);
  1331. if (event & OHCI1394_RQPkt)
  1332. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1333. if (event & OHCI1394_RSPkt)
  1334. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1335. if (event & OHCI1394_reqTxComplete)
  1336. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1337. if (event & OHCI1394_respTxComplete)
  1338. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1339. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1340. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1341. while (iso_event) {
  1342. i = ffs(iso_event) - 1;
  1343. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1344. iso_event &= ~(1 << i);
  1345. }
  1346. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1347. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1348. while (iso_event) {
  1349. i = ffs(iso_event) - 1;
  1350. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1351. iso_event &= ~(1 << i);
  1352. }
  1353. if (unlikely(event & OHCI1394_regAccessFail))
  1354. fw_error("Register access failure - "
  1355. "please notify linux1394-devel@lists.sf.net\n");
  1356. if (unlikely(event & OHCI1394_postedWriteErr))
  1357. fw_error("PCI posted write error\n");
  1358. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1359. if (printk_ratelimit())
  1360. fw_notify("isochronous cycle too long\n");
  1361. reg_write(ohci, OHCI1394_LinkControlSet,
  1362. OHCI1394_LinkControl_cycleMaster);
  1363. }
  1364. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1365. /*
  1366. * We need to clear this event bit in order to make
  1367. * cycleMatch isochronous I/O work. In theory we should
  1368. * stop active cycleMatch iso contexts now and restart
  1369. * them at least two cycles later. (FIXME?)
  1370. */
  1371. if (printk_ratelimit())
  1372. fw_notify("isochronous cycle inconsistent\n");
  1373. }
  1374. if (event & OHCI1394_cycle64Seconds) {
  1375. spin_lock(&ohci->lock);
  1376. update_bus_time(ohci);
  1377. spin_unlock(&ohci->lock);
  1378. }
  1379. return IRQ_HANDLED;
  1380. }
  1381. static int software_reset(struct fw_ohci *ohci)
  1382. {
  1383. int i;
  1384. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1385. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1386. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1387. OHCI1394_HCControl_softReset) == 0)
  1388. return 0;
  1389. msleep(1);
  1390. }
  1391. return -EBUSY;
  1392. }
  1393. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1394. {
  1395. size_t size = length * 4;
  1396. memcpy(dest, src, size);
  1397. if (size < CONFIG_ROM_SIZE)
  1398. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1399. }
  1400. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1401. {
  1402. bool enable_1394a;
  1403. int ret, clear, set, offset;
  1404. /* Check if the driver should configure link and PHY. */
  1405. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1406. OHCI1394_HCControl_programPhyEnable))
  1407. return 0;
  1408. /* Paranoia: check whether the PHY supports 1394a, too. */
  1409. enable_1394a = false;
  1410. ret = read_phy_reg(ohci, 2);
  1411. if (ret < 0)
  1412. return ret;
  1413. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1414. ret = read_paged_phy_reg(ohci, 1, 8);
  1415. if (ret < 0)
  1416. return ret;
  1417. if (ret >= 1)
  1418. enable_1394a = true;
  1419. }
  1420. if (ohci->quirks & QUIRK_NO_1394A)
  1421. enable_1394a = false;
  1422. /* Configure PHY and link consistently. */
  1423. if (enable_1394a) {
  1424. clear = 0;
  1425. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1426. } else {
  1427. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1428. set = 0;
  1429. }
  1430. ret = update_phy_reg(ohci, 5, clear, set);
  1431. if (ret < 0)
  1432. return ret;
  1433. if (enable_1394a)
  1434. offset = OHCI1394_HCControlSet;
  1435. else
  1436. offset = OHCI1394_HCControlClear;
  1437. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1438. /* Clean up: configuration has been taken care of. */
  1439. reg_write(ohci, OHCI1394_HCControlClear,
  1440. OHCI1394_HCControl_programPhyEnable);
  1441. return 0;
  1442. }
  1443. static int ohci_enable(struct fw_card *card,
  1444. const __be32 *config_rom, size_t length)
  1445. {
  1446. struct fw_ohci *ohci = fw_ohci(card);
  1447. struct pci_dev *dev = to_pci_dev(card->device);
  1448. u32 lps, seconds, version, irqs;
  1449. int i, ret;
  1450. if (software_reset(ohci)) {
  1451. fw_error("Failed to reset ohci card.\n");
  1452. return -EBUSY;
  1453. }
  1454. /*
  1455. * Now enable LPS, which we need in order to start accessing
  1456. * most of the registers. In fact, on some cards (ALI M5251),
  1457. * accessing registers in the SClk domain without LPS enabled
  1458. * will lock up the machine. Wait 50msec to make sure we have
  1459. * full link enabled. However, with some cards (well, at least
  1460. * a JMicron PCIe card), we have to try again sometimes.
  1461. */
  1462. reg_write(ohci, OHCI1394_HCControlSet,
  1463. OHCI1394_HCControl_LPS |
  1464. OHCI1394_HCControl_postedWriteEnable);
  1465. flush_writes(ohci);
  1466. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1467. msleep(50);
  1468. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1469. OHCI1394_HCControl_LPS;
  1470. }
  1471. if (!lps) {
  1472. fw_error("Failed to set Link Power Status\n");
  1473. return -EIO;
  1474. }
  1475. reg_write(ohci, OHCI1394_HCControlClear,
  1476. OHCI1394_HCControl_noByteSwapData);
  1477. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1478. reg_write(ohci, OHCI1394_LinkControlSet,
  1479. OHCI1394_LinkControl_rcvSelfID |
  1480. OHCI1394_LinkControl_rcvPhyPkt |
  1481. OHCI1394_LinkControl_cycleTimerEnable |
  1482. OHCI1394_LinkControl_cycleMaster);
  1483. reg_write(ohci, OHCI1394_ATRetries,
  1484. OHCI1394_MAX_AT_REQ_RETRIES |
  1485. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1486. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1487. (200 << 16));
  1488. seconds = lower_32_bits(get_seconds());
  1489. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1490. ohci->bus_time = seconds & ~0x3f;
  1491. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1492. if (version >= OHCI_VERSION_1_1) {
  1493. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1494. 0xfffffffe);
  1495. card->broadcast_channel_auto_allocated = true;
  1496. }
  1497. /* Get implemented bits of the priority arbitration request counter. */
  1498. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1499. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1500. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1501. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1502. ar_context_run(&ohci->ar_request_ctx);
  1503. ar_context_run(&ohci->ar_response_ctx);
  1504. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1505. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1506. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1507. ret = configure_1394a_enhancements(ohci);
  1508. if (ret < 0)
  1509. return ret;
  1510. /* Activate link_on bit and contender bit in our self ID packets.*/
  1511. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1512. if (ret < 0)
  1513. return ret;
  1514. /*
  1515. * When the link is not yet enabled, the atomic config rom
  1516. * update mechanism described below in ohci_set_config_rom()
  1517. * is not active. We have to update ConfigRomHeader and
  1518. * BusOptions manually, and the write to ConfigROMmap takes
  1519. * effect immediately. We tie this to the enabling of the
  1520. * link, so we have a valid config rom before enabling - the
  1521. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1522. * values before enabling.
  1523. *
  1524. * However, when the ConfigROMmap is written, some controllers
  1525. * always read back quadlets 0 and 2 from the config rom to
  1526. * the ConfigRomHeader and BusOptions registers on bus reset.
  1527. * They shouldn't do that in this initial case where the link
  1528. * isn't enabled. This means we have to use the same
  1529. * workaround here, setting the bus header to 0 and then write
  1530. * the right values in the bus reset tasklet.
  1531. */
  1532. if (config_rom) {
  1533. ohci->next_config_rom =
  1534. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1535. &ohci->next_config_rom_bus,
  1536. GFP_KERNEL);
  1537. if (ohci->next_config_rom == NULL)
  1538. return -ENOMEM;
  1539. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1540. } else {
  1541. /*
  1542. * In the suspend case, config_rom is NULL, which
  1543. * means that we just reuse the old config rom.
  1544. */
  1545. ohci->next_config_rom = ohci->config_rom;
  1546. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1547. }
  1548. ohci->next_header = ohci->next_config_rom[0];
  1549. ohci->next_config_rom[0] = 0;
  1550. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1551. reg_write(ohci, OHCI1394_BusOptions,
  1552. be32_to_cpu(ohci->next_config_rom[2]));
  1553. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1554. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1555. if (!(ohci->quirks & QUIRK_NO_MSI))
  1556. pci_enable_msi(dev);
  1557. if (request_irq(dev->irq, irq_handler,
  1558. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1559. ohci_driver_name, ohci)) {
  1560. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1561. pci_disable_msi(dev);
  1562. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1563. ohci->config_rom, ohci->config_rom_bus);
  1564. return -EIO;
  1565. }
  1566. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1567. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1568. OHCI1394_isochTx | OHCI1394_isochRx |
  1569. OHCI1394_postedWriteErr |
  1570. OHCI1394_selfIDComplete |
  1571. OHCI1394_regAccessFail |
  1572. OHCI1394_cycle64Seconds |
  1573. OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
  1574. OHCI1394_masterIntEnable;
  1575. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1576. irqs |= OHCI1394_busReset;
  1577. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1578. reg_write(ohci, OHCI1394_HCControlSet,
  1579. OHCI1394_HCControl_linkEnable |
  1580. OHCI1394_HCControl_BIBimageValid);
  1581. flush_writes(ohci);
  1582. /* We are ready to go, reset bus to finish initialization. */
  1583. fw_schedule_bus_reset(&ohci->card, false, true);
  1584. return 0;
  1585. }
  1586. static int ohci_set_config_rom(struct fw_card *card,
  1587. const __be32 *config_rom, size_t length)
  1588. {
  1589. struct fw_ohci *ohci;
  1590. unsigned long flags;
  1591. int ret = -EBUSY;
  1592. __be32 *next_config_rom;
  1593. dma_addr_t uninitialized_var(next_config_rom_bus);
  1594. ohci = fw_ohci(card);
  1595. /*
  1596. * When the OHCI controller is enabled, the config rom update
  1597. * mechanism is a bit tricky, but easy enough to use. See
  1598. * section 5.5.6 in the OHCI specification.
  1599. *
  1600. * The OHCI controller caches the new config rom address in a
  1601. * shadow register (ConfigROMmapNext) and needs a bus reset
  1602. * for the changes to take place. When the bus reset is
  1603. * detected, the controller loads the new values for the
  1604. * ConfigRomHeader and BusOptions registers from the specified
  1605. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1606. * shadow register. All automatically and atomically.
  1607. *
  1608. * Now, there's a twist to this story. The automatic load of
  1609. * ConfigRomHeader and BusOptions doesn't honor the
  1610. * noByteSwapData bit, so with a be32 config rom, the
  1611. * controller will load be32 values in to these registers
  1612. * during the atomic update, even on litte endian
  1613. * architectures. The workaround we use is to put a 0 in the
  1614. * header quadlet; 0 is endian agnostic and means that the
  1615. * config rom isn't ready yet. In the bus reset tasklet we
  1616. * then set up the real values for the two registers.
  1617. *
  1618. * We use ohci->lock to avoid racing with the code that sets
  1619. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1620. */
  1621. next_config_rom =
  1622. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1623. &next_config_rom_bus, GFP_KERNEL);
  1624. if (next_config_rom == NULL)
  1625. return -ENOMEM;
  1626. spin_lock_irqsave(&ohci->lock, flags);
  1627. if (ohci->next_config_rom == NULL) {
  1628. ohci->next_config_rom = next_config_rom;
  1629. ohci->next_config_rom_bus = next_config_rom_bus;
  1630. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1631. ohci->next_header = config_rom[0];
  1632. ohci->next_config_rom[0] = 0;
  1633. reg_write(ohci, OHCI1394_ConfigROMmap,
  1634. ohci->next_config_rom_bus);
  1635. ret = 0;
  1636. }
  1637. spin_unlock_irqrestore(&ohci->lock, flags);
  1638. /*
  1639. * Now initiate a bus reset to have the changes take
  1640. * effect. We clean up the old config rom memory and DMA
  1641. * mappings in the bus reset tasklet, since the OHCI
  1642. * controller could need to access it before the bus reset
  1643. * takes effect.
  1644. */
  1645. if (ret == 0)
  1646. fw_schedule_bus_reset(&ohci->card, true, true);
  1647. else
  1648. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1649. next_config_rom, next_config_rom_bus);
  1650. return ret;
  1651. }
  1652. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1653. {
  1654. struct fw_ohci *ohci = fw_ohci(card);
  1655. at_context_transmit(&ohci->at_request_ctx, packet);
  1656. }
  1657. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1658. {
  1659. struct fw_ohci *ohci = fw_ohci(card);
  1660. at_context_transmit(&ohci->at_response_ctx, packet);
  1661. }
  1662. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1663. {
  1664. struct fw_ohci *ohci = fw_ohci(card);
  1665. struct context *ctx = &ohci->at_request_ctx;
  1666. struct driver_data *driver_data = packet->driver_data;
  1667. int ret = -ENOENT;
  1668. tasklet_disable(&ctx->tasklet);
  1669. if (packet->ack != 0)
  1670. goto out;
  1671. if (packet->payload_mapped)
  1672. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1673. packet->payload_length, DMA_TO_DEVICE);
  1674. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1675. driver_data->packet = NULL;
  1676. packet->ack = RCODE_CANCELLED;
  1677. packet->callback(packet, &ohci->card, packet->ack);
  1678. ret = 0;
  1679. out:
  1680. tasklet_enable(&ctx->tasklet);
  1681. return ret;
  1682. }
  1683. static int ohci_enable_phys_dma(struct fw_card *card,
  1684. int node_id, int generation)
  1685. {
  1686. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1687. return 0;
  1688. #else
  1689. struct fw_ohci *ohci = fw_ohci(card);
  1690. unsigned long flags;
  1691. int n, ret = 0;
  1692. /*
  1693. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1694. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1695. */
  1696. spin_lock_irqsave(&ohci->lock, flags);
  1697. if (ohci->generation != generation) {
  1698. ret = -ESTALE;
  1699. goto out;
  1700. }
  1701. /*
  1702. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1703. * enabled for _all_ nodes on remote buses.
  1704. */
  1705. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1706. if (n < 32)
  1707. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1708. else
  1709. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1710. flush_writes(ohci);
  1711. out:
  1712. spin_unlock_irqrestore(&ohci->lock, flags);
  1713. return ret;
  1714. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1715. }
  1716. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  1717. {
  1718. struct fw_ohci *ohci = fw_ohci(card);
  1719. unsigned long flags;
  1720. u32 value;
  1721. switch (csr_offset) {
  1722. case CSR_STATE_CLEAR:
  1723. case CSR_STATE_SET:
  1724. if (ohci->is_root &&
  1725. (reg_read(ohci, OHCI1394_LinkControlSet) &
  1726. OHCI1394_LinkControl_cycleMaster))
  1727. value = CSR_STATE_BIT_CMSTR;
  1728. else
  1729. value = 0;
  1730. if (ohci->csr_state_setclear_abdicate)
  1731. value |= CSR_STATE_BIT_ABDICATE;
  1732. return value;
  1733. case CSR_NODE_IDS:
  1734. return reg_read(ohci, OHCI1394_NodeID) << 16;
  1735. case CSR_CYCLE_TIME:
  1736. return get_cycle_time(ohci);
  1737. case CSR_BUS_TIME:
  1738. /*
  1739. * We might be called just after the cycle timer has wrapped
  1740. * around but just before the cycle64Seconds handler, so we
  1741. * better check here, too, if the bus time needs to be updated.
  1742. */
  1743. spin_lock_irqsave(&ohci->lock, flags);
  1744. value = update_bus_time(ohci);
  1745. spin_unlock_irqrestore(&ohci->lock, flags);
  1746. return value;
  1747. case CSR_BUSY_TIMEOUT:
  1748. value = reg_read(ohci, OHCI1394_ATRetries);
  1749. return (value >> 4) & 0x0ffff00f;
  1750. case CSR_PRIORITY_BUDGET:
  1751. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  1752. (ohci->pri_req_max << 8);
  1753. default:
  1754. WARN_ON(1);
  1755. return 0;
  1756. }
  1757. }
  1758. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  1759. {
  1760. struct fw_ohci *ohci = fw_ohci(card);
  1761. unsigned long flags;
  1762. switch (csr_offset) {
  1763. case CSR_STATE_CLEAR:
  1764. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1765. reg_write(ohci, OHCI1394_LinkControlClear,
  1766. OHCI1394_LinkControl_cycleMaster);
  1767. flush_writes(ohci);
  1768. }
  1769. if (value & CSR_STATE_BIT_ABDICATE)
  1770. ohci->csr_state_setclear_abdicate = false;
  1771. break;
  1772. case CSR_STATE_SET:
  1773. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1774. reg_write(ohci, OHCI1394_LinkControlSet,
  1775. OHCI1394_LinkControl_cycleMaster);
  1776. flush_writes(ohci);
  1777. }
  1778. if (value & CSR_STATE_BIT_ABDICATE)
  1779. ohci->csr_state_setclear_abdicate = true;
  1780. break;
  1781. case CSR_NODE_IDS:
  1782. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  1783. flush_writes(ohci);
  1784. break;
  1785. case CSR_CYCLE_TIME:
  1786. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  1787. reg_write(ohci, OHCI1394_IntEventSet,
  1788. OHCI1394_cycleInconsistent);
  1789. flush_writes(ohci);
  1790. break;
  1791. case CSR_BUS_TIME:
  1792. spin_lock_irqsave(&ohci->lock, flags);
  1793. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  1794. spin_unlock_irqrestore(&ohci->lock, flags);
  1795. break;
  1796. case CSR_BUSY_TIMEOUT:
  1797. value = (value & 0xf) | ((value & 0xf) << 4) |
  1798. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  1799. reg_write(ohci, OHCI1394_ATRetries, value);
  1800. flush_writes(ohci);
  1801. break;
  1802. case CSR_PRIORITY_BUDGET:
  1803. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  1804. flush_writes(ohci);
  1805. break;
  1806. default:
  1807. WARN_ON(1);
  1808. break;
  1809. }
  1810. }
  1811. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1812. {
  1813. int i = ctx->header_length;
  1814. if (i + ctx->base.header_size > PAGE_SIZE)
  1815. return;
  1816. /*
  1817. * The iso header is byteswapped to little endian by
  1818. * the controller, but the remaining header quadlets
  1819. * are big endian. We want to present all the headers
  1820. * as big endian, so we have to swap the first quadlet.
  1821. */
  1822. if (ctx->base.header_size > 0)
  1823. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1824. if (ctx->base.header_size > 4)
  1825. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1826. if (ctx->base.header_size > 8)
  1827. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1828. ctx->header_length += ctx->base.header_size;
  1829. }
  1830. static int handle_ir_packet_per_buffer(struct context *context,
  1831. struct descriptor *d,
  1832. struct descriptor *last)
  1833. {
  1834. struct iso_context *ctx =
  1835. container_of(context, struct iso_context, context);
  1836. struct descriptor *pd;
  1837. __le32 *ir_header;
  1838. void *p;
  1839. for (pd = d; pd <= last; pd++) {
  1840. if (pd->transfer_status)
  1841. break;
  1842. }
  1843. if (pd > last)
  1844. /* Descriptor(s) not done yet, stop iteration */
  1845. return 0;
  1846. p = last + 1;
  1847. copy_iso_headers(ctx, p);
  1848. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1849. ir_header = (__le32 *) p;
  1850. ctx->base.callback(&ctx->base,
  1851. le32_to_cpu(ir_header[0]) & 0xffff,
  1852. ctx->header_length, ctx->header,
  1853. ctx->base.callback_data);
  1854. ctx->header_length = 0;
  1855. }
  1856. return 1;
  1857. }
  1858. static int handle_it_packet(struct context *context,
  1859. struct descriptor *d,
  1860. struct descriptor *last)
  1861. {
  1862. struct iso_context *ctx =
  1863. container_of(context, struct iso_context, context);
  1864. int i;
  1865. struct descriptor *pd;
  1866. for (pd = d; pd <= last; pd++)
  1867. if (pd->transfer_status)
  1868. break;
  1869. if (pd > last)
  1870. /* Descriptor(s) not done yet, stop iteration */
  1871. return 0;
  1872. i = ctx->header_length;
  1873. if (i + 4 < PAGE_SIZE) {
  1874. /* Present this value as big-endian to match the receive code */
  1875. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  1876. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  1877. le16_to_cpu(pd->res_count));
  1878. ctx->header_length += 4;
  1879. }
  1880. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1881. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1882. ctx->header_length, ctx->header,
  1883. ctx->base.callback_data);
  1884. ctx->header_length = 0;
  1885. }
  1886. return 1;
  1887. }
  1888. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1889. int type, int channel, size_t header_size)
  1890. {
  1891. struct fw_ohci *ohci = fw_ohci(card);
  1892. struct iso_context *ctx, *list;
  1893. descriptor_callback_t callback;
  1894. u64 *channels, dont_care = ~0ULL;
  1895. u32 *mask, regs;
  1896. unsigned long flags;
  1897. int index, ret = -ENOMEM;
  1898. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1899. channels = &dont_care;
  1900. mask = &ohci->it_context_mask;
  1901. list = ohci->it_context_list;
  1902. callback = handle_it_packet;
  1903. } else {
  1904. channels = &ohci->ir_context_channels;
  1905. mask = &ohci->ir_context_mask;
  1906. list = ohci->ir_context_list;
  1907. callback = handle_ir_packet_per_buffer;
  1908. }
  1909. spin_lock_irqsave(&ohci->lock, flags);
  1910. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1911. if (index >= 0) {
  1912. *channels &= ~(1ULL << channel);
  1913. *mask &= ~(1 << index);
  1914. }
  1915. spin_unlock_irqrestore(&ohci->lock, flags);
  1916. if (index < 0)
  1917. return ERR_PTR(-EBUSY);
  1918. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1919. regs = OHCI1394_IsoXmitContextBase(index);
  1920. else
  1921. regs = OHCI1394_IsoRcvContextBase(index);
  1922. ctx = &list[index];
  1923. memset(ctx, 0, sizeof(*ctx));
  1924. ctx->header_length = 0;
  1925. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1926. if (ctx->header == NULL)
  1927. goto out;
  1928. ret = context_init(&ctx->context, ohci, regs, callback);
  1929. if (ret < 0)
  1930. goto out_with_header;
  1931. return &ctx->base;
  1932. out_with_header:
  1933. free_page((unsigned long)ctx->header);
  1934. out:
  1935. spin_lock_irqsave(&ohci->lock, flags);
  1936. *mask |= 1 << index;
  1937. spin_unlock_irqrestore(&ohci->lock, flags);
  1938. return ERR_PTR(ret);
  1939. }
  1940. static int ohci_start_iso(struct fw_iso_context *base,
  1941. s32 cycle, u32 sync, u32 tags)
  1942. {
  1943. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1944. struct fw_ohci *ohci = ctx->context.ohci;
  1945. u32 control, match;
  1946. int index;
  1947. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1948. index = ctx - ohci->it_context_list;
  1949. match = 0;
  1950. if (cycle >= 0)
  1951. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1952. (cycle & 0x7fff) << 16;
  1953. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1954. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1955. context_run(&ctx->context, match);
  1956. } else {
  1957. index = ctx - ohci->ir_context_list;
  1958. control = IR_CONTEXT_ISOCH_HEADER;
  1959. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1960. if (cycle >= 0) {
  1961. match |= (cycle & 0x07fff) << 12;
  1962. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1963. }
  1964. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1965. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1966. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1967. context_run(&ctx->context, control);
  1968. }
  1969. return 0;
  1970. }
  1971. static int ohci_stop_iso(struct fw_iso_context *base)
  1972. {
  1973. struct fw_ohci *ohci = fw_ohci(base->card);
  1974. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1975. int index;
  1976. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1977. index = ctx - ohci->it_context_list;
  1978. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1979. } else {
  1980. index = ctx - ohci->ir_context_list;
  1981. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1982. }
  1983. flush_writes(ohci);
  1984. context_stop(&ctx->context);
  1985. return 0;
  1986. }
  1987. static void ohci_free_iso_context(struct fw_iso_context *base)
  1988. {
  1989. struct fw_ohci *ohci = fw_ohci(base->card);
  1990. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1991. unsigned long flags;
  1992. int index;
  1993. ohci_stop_iso(base);
  1994. context_release(&ctx->context);
  1995. free_page((unsigned long)ctx->header);
  1996. spin_lock_irqsave(&ohci->lock, flags);
  1997. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1998. index = ctx - ohci->it_context_list;
  1999. ohci->it_context_mask |= 1 << index;
  2000. } else {
  2001. index = ctx - ohci->ir_context_list;
  2002. ohci->ir_context_mask |= 1 << index;
  2003. ohci->ir_context_channels |= 1ULL << base->channel;
  2004. }
  2005. spin_unlock_irqrestore(&ohci->lock, flags);
  2006. }
  2007. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  2008. struct fw_iso_packet *packet,
  2009. struct fw_iso_buffer *buffer,
  2010. unsigned long payload)
  2011. {
  2012. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2013. struct descriptor *d, *last, *pd;
  2014. struct fw_iso_packet *p;
  2015. __le32 *header;
  2016. dma_addr_t d_bus, page_bus;
  2017. u32 z, header_z, payload_z, irq;
  2018. u32 payload_index, payload_end_index, next_page_index;
  2019. int page, end_page, i, length, offset;
  2020. p = packet;
  2021. payload_index = payload;
  2022. if (p->skip)
  2023. z = 1;
  2024. else
  2025. z = 2;
  2026. if (p->header_length > 0)
  2027. z++;
  2028. /* Determine the first page the payload isn't contained in. */
  2029. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2030. if (p->payload_length > 0)
  2031. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2032. else
  2033. payload_z = 0;
  2034. z += payload_z;
  2035. /* Get header size in number of descriptors. */
  2036. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2037. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2038. if (d == NULL)
  2039. return -ENOMEM;
  2040. if (!p->skip) {
  2041. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2042. d[0].req_count = cpu_to_le16(8);
  2043. /*
  2044. * Link the skip address to this descriptor itself. This causes
  2045. * a context to skip a cycle whenever lost cycles or FIFO
  2046. * overruns occur, without dropping the data. The application
  2047. * should then decide whether this is an error condition or not.
  2048. * FIXME: Make the context's cycle-lost behaviour configurable?
  2049. */
  2050. d[0].branch_address = cpu_to_le32(d_bus | z);
  2051. header = (__le32 *) &d[1];
  2052. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2053. IT_HEADER_TAG(p->tag) |
  2054. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2055. IT_HEADER_CHANNEL(ctx->base.channel) |
  2056. IT_HEADER_SPEED(ctx->base.speed));
  2057. header[1] =
  2058. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2059. p->payload_length));
  2060. }
  2061. if (p->header_length > 0) {
  2062. d[2].req_count = cpu_to_le16(p->header_length);
  2063. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2064. memcpy(&d[z], p->header, p->header_length);
  2065. }
  2066. pd = d + z - payload_z;
  2067. payload_end_index = payload_index + p->payload_length;
  2068. for (i = 0; i < payload_z; i++) {
  2069. page = payload_index >> PAGE_SHIFT;
  2070. offset = payload_index & ~PAGE_MASK;
  2071. next_page_index = (page + 1) << PAGE_SHIFT;
  2072. length =
  2073. min(next_page_index, payload_end_index) - payload_index;
  2074. pd[i].req_count = cpu_to_le16(length);
  2075. page_bus = page_private(buffer->pages[page]);
  2076. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2077. payload_index += length;
  2078. }
  2079. if (p->interrupt)
  2080. irq = DESCRIPTOR_IRQ_ALWAYS;
  2081. else
  2082. irq = DESCRIPTOR_NO_IRQ;
  2083. last = z == 2 ? d : d + z - 1;
  2084. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2085. DESCRIPTOR_STATUS |
  2086. DESCRIPTOR_BRANCH_ALWAYS |
  2087. irq);
  2088. context_append(&ctx->context, d, z, header_z);
  2089. return 0;
  2090. }
  2091. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  2092. struct fw_iso_packet *packet,
  2093. struct fw_iso_buffer *buffer,
  2094. unsigned long payload)
  2095. {
  2096. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2097. struct descriptor *d, *pd;
  2098. struct fw_iso_packet *p = packet;
  2099. dma_addr_t d_bus, page_bus;
  2100. u32 z, header_z, rest;
  2101. int i, j, length;
  2102. int page, offset, packet_count, header_size, payload_per_buffer;
  2103. /*
  2104. * The OHCI controller puts the isochronous header and trailer in the
  2105. * buffer, so we need at least 8 bytes.
  2106. */
  2107. packet_count = p->header_length / ctx->base.header_size;
  2108. header_size = max(ctx->base.header_size, (size_t)8);
  2109. /* Get header size in number of descriptors. */
  2110. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2111. page = payload >> PAGE_SHIFT;
  2112. offset = payload & ~PAGE_MASK;
  2113. payload_per_buffer = p->payload_length / packet_count;
  2114. for (i = 0; i < packet_count; i++) {
  2115. /* d points to the header descriptor */
  2116. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2117. d = context_get_descriptors(&ctx->context,
  2118. z + header_z, &d_bus);
  2119. if (d == NULL)
  2120. return -ENOMEM;
  2121. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2122. DESCRIPTOR_INPUT_MORE);
  2123. if (p->skip && i == 0)
  2124. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2125. d->req_count = cpu_to_le16(header_size);
  2126. d->res_count = d->req_count;
  2127. d->transfer_status = 0;
  2128. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2129. rest = payload_per_buffer;
  2130. pd = d;
  2131. for (j = 1; j < z; j++) {
  2132. pd++;
  2133. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2134. DESCRIPTOR_INPUT_MORE);
  2135. if (offset + rest < PAGE_SIZE)
  2136. length = rest;
  2137. else
  2138. length = PAGE_SIZE - offset;
  2139. pd->req_count = cpu_to_le16(length);
  2140. pd->res_count = pd->req_count;
  2141. pd->transfer_status = 0;
  2142. page_bus = page_private(buffer->pages[page]);
  2143. pd->data_address = cpu_to_le32(page_bus + offset);
  2144. offset = (offset + length) & ~PAGE_MASK;
  2145. rest -= length;
  2146. if (offset == 0)
  2147. page++;
  2148. }
  2149. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2150. DESCRIPTOR_INPUT_LAST |
  2151. DESCRIPTOR_BRANCH_ALWAYS);
  2152. if (p->interrupt && i == packet_count - 1)
  2153. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2154. context_append(&ctx->context, d, z, header_z);
  2155. }
  2156. return 0;
  2157. }
  2158. static int ohci_queue_iso(struct fw_iso_context *base,
  2159. struct fw_iso_packet *packet,
  2160. struct fw_iso_buffer *buffer,
  2161. unsigned long payload)
  2162. {
  2163. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2164. unsigned long flags;
  2165. int ret;
  2166. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2167. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  2168. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  2169. else
  2170. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  2171. buffer, payload);
  2172. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2173. return ret;
  2174. }
  2175. static const struct fw_card_driver ohci_driver = {
  2176. .enable = ohci_enable,
  2177. .read_phy_reg = ohci_read_phy_reg,
  2178. .update_phy_reg = ohci_update_phy_reg,
  2179. .set_config_rom = ohci_set_config_rom,
  2180. .send_request = ohci_send_request,
  2181. .send_response = ohci_send_response,
  2182. .cancel_packet = ohci_cancel_packet,
  2183. .enable_phys_dma = ohci_enable_phys_dma,
  2184. .read_csr = ohci_read_csr,
  2185. .write_csr = ohci_write_csr,
  2186. .allocate_iso_context = ohci_allocate_iso_context,
  2187. .free_iso_context = ohci_free_iso_context,
  2188. .queue_iso = ohci_queue_iso,
  2189. .start_iso = ohci_start_iso,
  2190. .stop_iso = ohci_stop_iso,
  2191. };
  2192. #ifdef CONFIG_PPC_PMAC
  2193. static void pmac_ohci_on(struct pci_dev *dev)
  2194. {
  2195. if (machine_is(powermac)) {
  2196. struct device_node *ofn = pci_device_to_OF_node(dev);
  2197. if (ofn) {
  2198. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2199. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2200. }
  2201. }
  2202. }
  2203. static void pmac_ohci_off(struct pci_dev *dev)
  2204. {
  2205. if (machine_is(powermac)) {
  2206. struct device_node *ofn = pci_device_to_OF_node(dev);
  2207. if (ofn) {
  2208. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2209. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2210. }
  2211. }
  2212. }
  2213. #else
  2214. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2215. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2216. #endif /* CONFIG_PPC_PMAC */
  2217. static int __devinit pci_probe(struct pci_dev *dev,
  2218. const struct pci_device_id *ent)
  2219. {
  2220. struct fw_ohci *ohci;
  2221. u32 bus_options, max_receive, link_speed, version, link_enh;
  2222. u64 guid;
  2223. int i, err, n_ir, n_it;
  2224. size_t size;
  2225. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2226. if (ohci == NULL) {
  2227. err = -ENOMEM;
  2228. goto fail;
  2229. }
  2230. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2231. pmac_ohci_on(dev);
  2232. err = pci_enable_device(dev);
  2233. if (err) {
  2234. fw_error("Failed to enable OHCI hardware\n");
  2235. goto fail_free;
  2236. }
  2237. pci_set_master(dev);
  2238. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2239. pci_set_drvdata(dev, ohci);
  2240. spin_lock_init(&ohci->lock);
  2241. mutex_init(&ohci->phy_reg_mutex);
  2242. tasklet_init(&ohci->bus_reset_tasklet,
  2243. bus_reset_tasklet, (unsigned long)ohci);
  2244. err = pci_request_region(dev, 0, ohci_driver_name);
  2245. if (err) {
  2246. fw_error("MMIO resource unavailable\n");
  2247. goto fail_disable;
  2248. }
  2249. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2250. if (ohci->registers == NULL) {
  2251. fw_error("Failed to remap registers\n");
  2252. err = -ENXIO;
  2253. goto fail_iomem;
  2254. }
  2255. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2256. if (ohci_quirks[i].vendor == dev->vendor &&
  2257. (ohci_quirks[i].device == dev->device ||
  2258. ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
  2259. ohci->quirks = ohci_quirks[i].flags;
  2260. break;
  2261. }
  2262. if (param_quirks)
  2263. ohci->quirks = param_quirks;
  2264. /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
  2265. if (dev->vendor == PCI_VENDOR_ID_TI) {
  2266. pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
  2267. /* adjust latency of ATx FIFO: use 1.7 KB threshold */
  2268. link_enh &= ~TI_LinkEnh_atx_thresh_mask;
  2269. link_enh |= TI_LinkEnh_atx_thresh_1_7K;
  2270. /* use priority arbitration for asynchronous responses */
  2271. link_enh |= TI_LinkEnh_enab_unfair;
  2272. /* required for aPhyEnhanceEnable to work */
  2273. link_enh |= TI_LinkEnh_enab_accel;
  2274. pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
  2275. }
  2276. ar_context_init(&ohci->ar_request_ctx, ohci,
  2277. OHCI1394_AsReqRcvContextControlSet);
  2278. ar_context_init(&ohci->ar_response_ctx, ohci,
  2279. OHCI1394_AsRspRcvContextControlSet);
  2280. context_init(&ohci->at_request_ctx, ohci,
  2281. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2282. context_init(&ohci->at_response_ctx, ohci,
  2283. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2284. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2285. ohci->ir_context_channels = ~0ULL;
  2286. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2287. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2288. n_ir = hweight32(ohci->ir_context_mask);
  2289. size = sizeof(struct iso_context) * n_ir;
  2290. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2291. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2292. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2293. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2294. n_it = hweight32(ohci->it_context_mask);
  2295. size = sizeof(struct iso_context) * n_it;
  2296. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2297. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2298. err = -ENOMEM;
  2299. goto fail_contexts;
  2300. }
  2301. /* self-id dma buffer allocation */
  2302. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2303. SELF_ID_BUF_SIZE,
  2304. &ohci->self_id_bus,
  2305. GFP_KERNEL);
  2306. if (ohci->self_id_cpu == NULL) {
  2307. err = -ENOMEM;
  2308. goto fail_contexts;
  2309. }
  2310. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2311. max_receive = (bus_options >> 12) & 0xf;
  2312. link_speed = bus_options & 0x7;
  2313. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2314. reg_read(ohci, OHCI1394_GUIDLo);
  2315. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2316. if (err)
  2317. goto fail_self_id;
  2318. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2319. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2320. "%d IR + %d IT contexts, quirks 0x%x\n",
  2321. dev_name(&dev->dev), version >> 16, version & 0xff,
  2322. n_ir, n_it, ohci->quirks);
  2323. return 0;
  2324. fail_self_id:
  2325. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2326. ohci->self_id_cpu, ohci->self_id_bus);
  2327. fail_contexts:
  2328. kfree(ohci->ir_context_list);
  2329. kfree(ohci->it_context_list);
  2330. context_release(&ohci->at_response_ctx);
  2331. context_release(&ohci->at_request_ctx);
  2332. ar_context_release(&ohci->ar_response_ctx);
  2333. ar_context_release(&ohci->ar_request_ctx);
  2334. pci_iounmap(dev, ohci->registers);
  2335. fail_iomem:
  2336. pci_release_region(dev, 0);
  2337. fail_disable:
  2338. pci_disable_device(dev);
  2339. fail_free:
  2340. kfree(&ohci->card);
  2341. pmac_ohci_off(dev);
  2342. fail:
  2343. if (err == -ENOMEM)
  2344. fw_error("Out of memory\n");
  2345. return err;
  2346. }
  2347. static void pci_remove(struct pci_dev *dev)
  2348. {
  2349. struct fw_ohci *ohci;
  2350. ohci = pci_get_drvdata(dev);
  2351. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2352. flush_writes(ohci);
  2353. fw_core_remove_card(&ohci->card);
  2354. /*
  2355. * FIXME: Fail all pending packets here, now that the upper
  2356. * layers can't queue any more.
  2357. */
  2358. software_reset(ohci);
  2359. free_irq(dev->irq, ohci);
  2360. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2361. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2362. ohci->next_config_rom, ohci->next_config_rom_bus);
  2363. if (ohci->config_rom)
  2364. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2365. ohci->config_rom, ohci->config_rom_bus);
  2366. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2367. ohci->self_id_cpu, ohci->self_id_bus);
  2368. ar_context_release(&ohci->ar_request_ctx);
  2369. ar_context_release(&ohci->ar_response_ctx);
  2370. context_release(&ohci->at_request_ctx);
  2371. context_release(&ohci->at_response_ctx);
  2372. kfree(ohci->it_context_list);
  2373. kfree(ohci->ir_context_list);
  2374. pci_disable_msi(dev);
  2375. pci_iounmap(dev, ohci->registers);
  2376. pci_release_region(dev, 0);
  2377. pci_disable_device(dev);
  2378. kfree(&ohci->card);
  2379. pmac_ohci_off(dev);
  2380. fw_notify("Removed fw-ohci device.\n");
  2381. }
  2382. #ifdef CONFIG_PM
  2383. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2384. {
  2385. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2386. int err;
  2387. software_reset(ohci);
  2388. free_irq(dev->irq, ohci);
  2389. pci_disable_msi(dev);
  2390. err = pci_save_state(dev);
  2391. if (err) {
  2392. fw_error("pci_save_state failed\n");
  2393. return err;
  2394. }
  2395. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2396. if (err)
  2397. fw_error("pci_set_power_state failed with %d\n", err);
  2398. pmac_ohci_off(dev);
  2399. return 0;
  2400. }
  2401. static int pci_resume(struct pci_dev *dev)
  2402. {
  2403. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2404. int err;
  2405. pmac_ohci_on(dev);
  2406. pci_set_power_state(dev, PCI_D0);
  2407. pci_restore_state(dev);
  2408. err = pci_enable_device(dev);
  2409. if (err) {
  2410. fw_error("pci_enable_device failed\n");
  2411. return err;
  2412. }
  2413. return ohci_enable(&ohci->card, NULL, 0);
  2414. }
  2415. #endif
  2416. static const struct pci_device_id pci_table[] = {
  2417. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2418. { }
  2419. };
  2420. MODULE_DEVICE_TABLE(pci, pci_table);
  2421. static struct pci_driver fw_ohci_pci_driver = {
  2422. .name = ohci_driver_name,
  2423. .id_table = pci_table,
  2424. .probe = pci_probe,
  2425. .remove = pci_remove,
  2426. #ifdef CONFIG_PM
  2427. .resume = pci_resume,
  2428. .suspend = pci_suspend,
  2429. #endif
  2430. };
  2431. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2432. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2433. MODULE_LICENSE("GPL");
  2434. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2435. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2436. MODULE_ALIAS("ohci1394");
  2437. #endif
  2438. static int __init fw_ohci_init(void)
  2439. {
  2440. return pci_register_driver(&fw_ohci_pci_driver);
  2441. }
  2442. static void __exit fw_ohci_cleanup(void)
  2443. {
  2444. pci_unregister_driver(&fw_ohci_pci_driver);
  2445. }
  2446. module_init(fw_ohci_init);
  2447. module_exit(fw_ohci_cleanup);