ds3000.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318
  1. /*
  2. Montage Technology DS3000/TS2020 - DVBS/S2 Demodulator/Tuner driver
  3. Copyright (C) 2009 Konstantin Dimitrov <kosio.dimitrov@gmail.com>
  4. Copyright (C) 2009 TurboSight.com
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. */
  17. #include <linux/slab.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/moduleparam.h>
  21. #include <linux/init.h>
  22. #include <linux/firmware.h>
  23. #include "dvb_frontend.h"
  24. #include "ds3000.h"
  25. static int debug;
  26. static int force_fw_upload;
  27. #define dprintk(args...) \
  28. do { \
  29. if (debug) \
  30. printk(args); \
  31. } while (0)
  32. /* as of March 2009 current DS3000 firmware version is 1.78 */
  33. /* DS3000 FW v1.78 MD5: a32d17910c4f370073f9346e71d34b80 */
  34. #define DS3000_DEFAULT_FIRMWARE "dvb-fe-ds3000.fw"
  35. #define DS3000_SAMPLE_RATE 96000 /* in kHz */
  36. #define DS3000_XTAL_FREQ 27000 /* in kHz */
  37. /* Register values to initialise the demod in DVB-S mode */
  38. static u8 ds3000_dvbs_init_tab[] = {
  39. 0x23, 0x05,
  40. 0x08, 0x03,
  41. 0x0c, 0x00,
  42. 0x21, 0x54,
  43. 0x25, 0x82,
  44. 0x27, 0x31,
  45. 0x30, 0x08,
  46. 0x31, 0x40,
  47. 0x32, 0x32,
  48. 0x33, 0x35,
  49. 0x35, 0xff,
  50. 0x3a, 0x00,
  51. 0x37, 0x10,
  52. 0x38, 0x10,
  53. 0x39, 0x02,
  54. 0x42, 0x60,
  55. 0x4a, 0x40,
  56. 0x4b, 0x04,
  57. 0x4d, 0x91,
  58. 0x5d, 0xc8,
  59. 0x50, 0x77,
  60. 0x51, 0x77,
  61. 0x52, 0x36,
  62. 0x53, 0x36,
  63. 0x56, 0x01,
  64. 0x63, 0x43,
  65. 0x64, 0x30,
  66. 0x65, 0x40,
  67. 0x68, 0x26,
  68. 0x69, 0x4c,
  69. 0x70, 0x20,
  70. 0x71, 0x70,
  71. 0x72, 0x04,
  72. 0x73, 0x00,
  73. 0x70, 0x40,
  74. 0x71, 0x70,
  75. 0x72, 0x04,
  76. 0x73, 0x00,
  77. 0x70, 0x60,
  78. 0x71, 0x70,
  79. 0x72, 0x04,
  80. 0x73, 0x00,
  81. 0x70, 0x80,
  82. 0x71, 0x70,
  83. 0x72, 0x04,
  84. 0x73, 0x00,
  85. 0x70, 0xa0,
  86. 0x71, 0x70,
  87. 0x72, 0x04,
  88. 0x73, 0x00,
  89. 0x70, 0x1f,
  90. 0x76, 0x00,
  91. 0x77, 0xd1,
  92. 0x78, 0x0c,
  93. 0x79, 0x80,
  94. 0x7f, 0x04,
  95. 0x7c, 0x00,
  96. 0x80, 0x86,
  97. 0x81, 0xa6,
  98. 0x85, 0x04,
  99. 0xcd, 0xf4,
  100. 0x90, 0x33,
  101. 0xa0, 0x44,
  102. 0xc0, 0x18,
  103. 0xc3, 0x10,
  104. 0xc4, 0x08,
  105. 0xc5, 0x80,
  106. 0xc6, 0x80,
  107. 0xc7, 0x0a,
  108. 0xc8, 0x1a,
  109. 0xc9, 0x80,
  110. 0xfe, 0x92,
  111. 0xe0, 0xf8,
  112. 0xe6, 0x8b,
  113. 0xd0, 0x40,
  114. 0xf8, 0x20,
  115. 0xfa, 0x0f,
  116. 0xfd, 0x20,
  117. 0xad, 0x20,
  118. 0xae, 0x07,
  119. 0xb8, 0x00,
  120. };
  121. /* Register values to initialise the demod in DVB-S2 mode */
  122. static u8 ds3000_dvbs2_init_tab[] = {
  123. 0x23, 0x0f,
  124. 0x08, 0x07,
  125. 0x0c, 0x00,
  126. 0x21, 0x54,
  127. 0x25, 0x82,
  128. 0x27, 0x31,
  129. 0x30, 0x08,
  130. 0x31, 0x32,
  131. 0x32, 0x32,
  132. 0x33, 0x35,
  133. 0x35, 0xff,
  134. 0x3a, 0x00,
  135. 0x37, 0x10,
  136. 0x38, 0x10,
  137. 0x39, 0x02,
  138. 0x42, 0x60,
  139. 0x4a, 0x80,
  140. 0x4b, 0x04,
  141. 0x4d, 0x81,
  142. 0x5d, 0x88,
  143. 0x50, 0x36,
  144. 0x51, 0x36,
  145. 0x52, 0x36,
  146. 0x53, 0x36,
  147. 0x63, 0x60,
  148. 0x64, 0x10,
  149. 0x65, 0x10,
  150. 0x68, 0x04,
  151. 0x69, 0x29,
  152. 0x70, 0x20,
  153. 0x71, 0x70,
  154. 0x72, 0x04,
  155. 0x73, 0x00,
  156. 0x70, 0x40,
  157. 0x71, 0x70,
  158. 0x72, 0x04,
  159. 0x73, 0x00,
  160. 0x70, 0x60,
  161. 0x71, 0x70,
  162. 0x72, 0x04,
  163. 0x73, 0x00,
  164. 0x70, 0x80,
  165. 0x71, 0x70,
  166. 0x72, 0x04,
  167. 0x73, 0x00,
  168. 0x70, 0xa0,
  169. 0x71, 0x70,
  170. 0x72, 0x04,
  171. 0x73, 0x00,
  172. 0x70, 0x1f,
  173. 0xa0, 0x44,
  174. 0xc0, 0x08,
  175. 0xc1, 0x10,
  176. 0xc2, 0x08,
  177. 0xc3, 0x10,
  178. 0xc4, 0x08,
  179. 0xc5, 0xf0,
  180. 0xc6, 0xf0,
  181. 0xc7, 0x0a,
  182. 0xc8, 0x1a,
  183. 0xc9, 0x80,
  184. 0xca, 0x23,
  185. 0xcb, 0x24,
  186. 0xce, 0x74,
  187. 0x90, 0x03,
  188. 0x76, 0x80,
  189. 0x77, 0x42,
  190. 0x78, 0x0a,
  191. 0x79, 0x80,
  192. 0xad, 0x40,
  193. 0xae, 0x07,
  194. 0x7f, 0xd4,
  195. 0x7c, 0x00,
  196. 0x80, 0xa8,
  197. 0x81, 0xda,
  198. 0x7c, 0x01,
  199. 0x80, 0xda,
  200. 0x81, 0xec,
  201. 0x7c, 0x02,
  202. 0x80, 0xca,
  203. 0x81, 0xeb,
  204. 0x7c, 0x03,
  205. 0x80, 0xba,
  206. 0x81, 0xdb,
  207. 0x85, 0x08,
  208. 0x86, 0x00,
  209. 0x87, 0x02,
  210. 0x89, 0x80,
  211. 0x8b, 0x44,
  212. 0x8c, 0xaa,
  213. 0x8a, 0x10,
  214. 0xba, 0x00,
  215. 0xf5, 0x04,
  216. 0xfe, 0x44,
  217. 0xd2, 0x32,
  218. 0xb8, 0x00,
  219. };
  220. struct ds3000_state {
  221. struct i2c_adapter *i2c;
  222. const struct ds3000_config *config;
  223. struct dvb_frontend frontend;
  224. u8 skip_fw_load;
  225. /* previous uncorrected block counter for DVB-S2 */
  226. u16 prevUCBS2;
  227. };
  228. static int ds3000_writereg(struct ds3000_state *state, int reg, int data)
  229. {
  230. u8 buf[] = { reg, data };
  231. struct i2c_msg msg = { .addr = state->config->demod_address,
  232. .flags = 0, .buf = buf, .len = 2 };
  233. int err;
  234. dprintk("%s: write reg 0x%02x, value 0x%02x\n", __func__, reg, data);
  235. err = i2c_transfer(state->i2c, &msg, 1);
  236. if (err != 1) {
  237. printk(KERN_ERR "%s: writereg error(err == %i, reg == 0x%02x,"
  238. " value == 0x%02x)\n", __func__, err, reg, data);
  239. return -EREMOTEIO;
  240. }
  241. return 0;
  242. }
  243. static int ds3000_tuner_writereg(struct ds3000_state *state, int reg, int data)
  244. {
  245. u8 buf[] = { reg, data };
  246. struct i2c_msg msg = { .addr = 0x60,
  247. .flags = 0, .buf = buf, .len = 2 };
  248. int err;
  249. dprintk("%s: write reg 0x%02x, value 0x%02x\n", __func__, reg, data);
  250. ds3000_writereg(state, 0x03, 0x11);
  251. err = i2c_transfer(state->i2c, &msg, 1);
  252. if (err != 1) {
  253. printk("%s: writereg error(err == %i, reg == 0x%02x,"
  254. " value == 0x%02x)\n", __func__, err, reg, data);
  255. return -EREMOTEIO;
  256. }
  257. return 0;
  258. }
  259. /* I2C write for 8k firmware load */
  260. static int ds3000_writeFW(struct ds3000_state *state, int reg,
  261. const u8 *data, u16 len)
  262. {
  263. int i, ret = -EREMOTEIO;
  264. struct i2c_msg msg;
  265. u8 *buf;
  266. buf = kmalloc(33, GFP_KERNEL);
  267. if (buf == NULL) {
  268. printk(KERN_ERR "Unable to kmalloc\n");
  269. ret = -ENOMEM;
  270. goto error;
  271. }
  272. *(buf) = reg;
  273. msg.addr = state->config->demod_address;
  274. msg.flags = 0;
  275. msg.buf = buf;
  276. msg.len = 33;
  277. for (i = 0; i < len; i += 32) {
  278. memcpy(buf + 1, data + i, 32);
  279. dprintk("%s: write reg 0x%02x, len = %d\n", __func__, reg, len);
  280. ret = i2c_transfer(state->i2c, &msg, 1);
  281. if (ret != 1) {
  282. printk(KERN_ERR "%s: write error(err == %i, "
  283. "reg == 0x%02x\n", __func__, ret, reg);
  284. ret = -EREMOTEIO;
  285. }
  286. }
  287. error:
  288. kfree(buf);
  289. return ret;
  290. }
  291. static int ds3000_readreg(struct ds3000_state *state, u8 reg)
  292. {
  293. int ret;
  294. u8 b0[] = { reg };
  295. u8 b1[] = { 0 };
  296. struct i2c_msg msg[] = {
  297. {
  298. .addr = state->config->demod_address,
  299. .flags = 0,
  300. .buf = b0,
  301. .len = 1
  302. }, {
  303. .addr = state->config->demod_address,
  304. .flags = I2C_M_RD,
  305. .buf = b1,
  306. .len = 1
  307. }
  308. };
  309. ret = i2c_transfer(state->i2c, msg, 2);
  310. if (ret != 2) {
  311. printk(KERN_ERR "%s: reg=0x%x(error=%d)\n", __func__, reg, ret);
  312. return ret;
  313. }
  314. dprintk("%s: read reg 0x%02x, value 0x%02x\n", __func__, reg, b1[0]);
  315. return b1[0];
  316. }
  317. static int ds3000_tuner_readreg(struct ds3000_state *state, u8 reg)
  318. {
  319. int ret;
  320. u8 b0[] = { reg };
  321. u8 b1[] = { 0 };
  322. struct i2c_msg msg[] = {
  323. {
  324. .addr = 0x60,
  325. .flags = 0,
  326. .buf = b0,
  327. .len = 1
  328. }, {
  329. .addr = 0x60,
  330. .flags = I2C_M_RD,
  331. .buf = b1,
  332. .len = 1
  333. }
  334. };
  335. ds3000_writereg(state, 0x03, 0x12);
  336. ret = i2c_transfer(state->i2c, msg, 2);
  337. if (ret != 2) {
  338. printk(KERN_ERR "%s: reg=0x%x(error=%d)\n", __func__, reg, ret);
  339. return ret;
  340. }
  341. dprintk("%s: read reg 0x%02x, value 0x%02x\n", __func__, reg, b1[0]);
  342. return b1[0];
  343. }
  344. static int ds3000_load_firmware(struct dvb_frontend *fe,
  345. const struct firmware *fw);
  346. static int ds3000_firmware_ondemand(struct dvb_frontend *fe)
  347. {
  348. struct ds3000_state *state = fe->demodulator_priv;
  349. const struct firmware *fw;
  350. int ret = 0;
  351. dprintk("%s()\n", __func__);
  352. ret = ds3000_readreg(state, 0xb2);
  353. if (ret < 0)
  354. return ret;
  355. if (state->skip_fw_load || !force_fw_upload)
  356. return 0; /* Firmware already uploaded, skipping */
  357. /* Load firmware */
  358. /* request the firmware, this will block until someone uploads it */
  359. printk(KERN_INFO "%s: Waiting for firmware upload (%s)...\n", __func__,
  360. DS3000_DEFAULT_FIRMWARE);
  361. ret = request_firmware(&fw, DS3000_DEFAULT_FIRMWARE,
  362. state->i2c->dev.parent);
  363. printk(KERN_INFO "%s: Waiting for firmware upload(2)...\n", __func__);
  364. if (ret) {
  365. printk(KERN_ERR "%s: No firmware uploaded (timeout or file not "
  366. "found?)\n", __func__);
  367. return ret;
  368. }
  369. /* Make sure we don't recurse back through here during loading */
  370. state->skip_fw_load = 1;
  371. ret = ds3000_load_firmware(fe, fw);
  372. if (ret)
  373. printk("%s: Writing firmware to device failed\n", __func__);
  374. release_firmware(fw);
  375. dprintk("%s: Firmware upload %s\n", __func__,
  376. ret == 0 ? "complete" : "failed");
  377. /* Ensure firmware is always loaded if required */
  378. state->skip_fw_load = 0;
  379. return ret;
  380. }
  381. static int ds3000_load_firmware(struct dvb_frontend *fe,
  382. const struct firmware *fw)
  383. {
  384. struct ds3000_state *state = fe->demodulator_priv;
  385. dprintk("%s\n", __func__);
  386. dprintk("Firmware is %zu bytes (%02x %02x .. %02x %02x)\n",
  387. fw->size,
  388. fw->data[0],
  389. fw->data[1],
  390. fw->data[fw->size - 2],
  391. fw->data[fw->size - 1]);
  392. /* Begin the firmware load process */
  393. ds3000_writereg(state, 0xb2, 0x01);
  394. /* write the entire firmware */
  395. ds3000_writeFW(state, 0xb0, fw->data, fw->size);
  396. ds3000_writereg(state, 0xb2, 0x00);
  397. return 0;
  398. }
  399. static int ds3000_set_voltage(struct dvb_frontend *fe, fe_sec_voltage_t voltage)
  400. {
  401. struct ds3000_state *state = fe->demodulator_priv;
  402. u8 data;
  403. dprintk("%s(%d)\n", __func__, voltage);
  404. data = ds3000_readreg(state, 0xa2);
  405. data |= 0x03; /* bit0 V/H, bit1 off/on */
  406. switch (voltage) {
  407. case SEC_VOLTAGE_18:
  408. data &= ~0x03;
  409. break;
  410. case SEC_VOLTAGE_13:
  411. data &= ~0x03;
  412. data |= 0x01;
  413. break;
  414. case SEC_VOLTAGE_OFF:
  415. break;
  416. }
  417. ds3000_writereg(state, 0xa2, data);
  418. return 0;
  419. }
  420. static int ds3000_read_status(struct dvb_frontend *fe, fe_status_t* status)
  421. {
  422. struct ds3000_state *state = fe->demodulator_priv;
  423. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  424. int lock;
  425. *status = 0;
  426. switch (c->delivery_system) {
  427. case SYS_DVBS:
  428. lock = ds3000_readreg(state, 0xd1);
  429. if ((lock & 0x07) == 0x07)
  430. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  431. FE_HAS_VITERBI | FE_HAS_SYNC |
  432. FE_HAS_LOCK;
  433. break;
  434. case SYS_DVBS2:
  435. lock = ds3000_readreg(state, 0x0d);
  436. if ((lock & 0x8f) == 0x8f)
  437. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  438. FE_HAS_VITERBI | FE_HAS_SYNC |
  439. FE_HAS_LOCK;
  440. break;
  441. default:
  442. return 1;
  443. }
  444. dprintk("%s: status = 0x%02x\n", __func__, lock);
  445. return 0;
  446. }
  447. /* read DS3000 BER value */
  448. static int ds3000_read_ber(struct dvb_frontend *fe, u32* ber)
  449. {
  450. struct ds3000_state *state = fe->demodulator_priv;
  451. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  452. u8 data;
  453. u32 ber_reading, lpdc_frames;
  454. dprintk("%s()\n", __func__);
  455. switch (c->delivery_system) {
  456. case SYS_DVBS:
  457. /* set the number of bytes checked during
  458. BER estimation */
  459. ds3000_writereg(state, 0xf9, 0x04);
  460. /* read BER estimation status */
  461. data = ds3000_readreg(state, 0xf8);
  462. /* check if BER estimation is ready */
  463. if ((data & 0x10) == 0) {
  464. /* this is the number of error bits,
  465. to calculate the bit error rate
  466. divide to 8388608 */
  467. *ber = (ds3000_readreg(state, 0xf7) << 8) |
  468. ds3000_readreg(state, 0xf6);
  469. /* start counting error bits */
  470. /* need to be set twice
  471. otherwise it fails sometimes */
  472. data |= 0x10;
  473. ds3000_writereg(state, 0xf8, data);
  474. ds3000_writereg(state, 0xf8, data);
  475. } else
  476. /* used to indicate that BER estimation
  477. is not ready, i.e. BER is unknown */
  478. *ber = 0xffffffff;
  479. break;
  480. case SYS_DVBS2:
  481. /* read the number of LPDC decoded frames */
  482. lpdc_frames = (ds3000_readreg(state, 0xd7) << 16) |
  483. (ds3000_readreg(state, 0xd6) << 8) |
  484. ds3000_readreg(state, 0xd5);
  485. /* read the number of packets with bad CRC */
  486. ber_reading = (ds3000_readreg(state, 0xf8) << 8) |
  487. ds3000_readreg(state, 0xf7);
  488. if (lpdc_frames > 750) {
  489. /* clear LPDC frame counters */
  490. ds3000_writereg(state, 0xd1, 0x01);
  491. /* clear bad packets counter */
  492. ds3000_writereg(state, 0xf9, 0x01);
  493. /* enable bad packets counter */
  494. ds3000_writereg(state, 0xf9, 0x00);
  495. /* enable LPDC frame counters */
  496. ds3000_writereg(state, 0xd1, 0x00);
  497. *ber = ber_reading;
  498. } else
  499. /* used to indicate that BER estimation is not ready,
  500. i.e. BER is unknown */
  501. *ber = 0xffffffff;
  502. break;
  503. default:
  504. return 1;
  505. }
  506. return 0;
  507. }
  508. /* read TS2020 signal strength */
  509. static int ds3000_read_signal_strength(struct dvb_frontend *fe,
  510. u16 *signal_strength)
  511. {
  512. struct ds3000_state *state = fe->demodulator_priv;
  513. u16 sig_reading, sig_strength;
  514. u8 rfgain, bbgain;
  515. dprintk("%s()\n", __func__);
  516. rfgain = ds3000_tuner_readreg(state, 0x3d) & 0x1f;
  517. bbgain = ds3000_tuner_readreg(state, 0x21) & 0x1f;
  518. if (rfgain > 15)
  519. rfgain = 15;
  520. if (bbgain > 13)
  521. bbgain = 13;
  522. sig_reading = rfgain * 2 + bbgain * 3;
  523. sig_strength = 40 + (64 - sig_reading) * 50 / 64 ;
  524. /* cook the value to be suitable for szap-s2 human readable output */
  525. *signal_strength = sig_strength * 1000;
  526. dprintk("%s: raw / cooked = 0x%04x / 0x%04x\n", __func__,
  527. sig_reading, *signal_strength);
  528. return 0;
  529. }
  530. /* calculate DS3000 snr value in dB */
  531. static int ds3000_read_snr(struct dvb_frontend *fe, u16 *snr)
  532. {
  533. struct ds3000_state *state = fe->demodulator_priv;
  534. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  535. u8 snr_reading, snr_value;
  536. u32 dvbs2_signal_reading, dvbs2_noise_reading, tmp;
  537. static const u16 dvbs_snr_tab[] = { /* 20 x Table (rounded up) */
  538. 0x0000, 0x1b13, 0x2aea, 0x3627, 0x3ede, 0x45fe, 0x4c03,
  539. 0x513a, 0x55d4, 0x59f2, 0x5dab, 0x6111, 0x6431, 0x6717,
  540. 0x69c9, 0x6c4e, 0x6eac, 0x70e8, 0x7304, 0x7505
  541. };
  542. static const u16 dvbs2_snr_tab[] = { /* 80 x Table (rounded up) */
  543. 0x0000, 0x0bc2, 0x12a3, 0x1785, 0x1b4e, 0x1e65, 0x2103,
  544. 0x2347, 0x2546, 0x2710, 0x28ae, 0x2a28, 0x2b83, 0x2cc5,
  545. 0x2df1, 0x2f09, 0x3010, 0x3109, 0x31f4, 0x32d2, 0x33a6,
  546. 0x3470, 0x3531, 0x35ea, 0x369b, 0x3746, 0x37ea, 0x3888,
  547. 0x3920, 0x39b3, 0x3a42, 0x3acc, 0x3b51, 0x3bd3, 0x3c51,
  548. 0x3ccb, 0x3d42, 0x3db6, 0x3e27, 0x3e95, 0x3f00, 0x3f68,
  549. 0x3fcf, 0x4033, 0x4094, 0x40f4, 0x4151, 0x41ac, 0x4206,
  550. 0x425e, 0x42b4, 0x4308, 0x435b, 0x43ac, 0x43fc, 0x444a,
  551. 0x4497, 0x44e2, 0x452d, 0x4576, 0x45bd, 0x4604, 0x4649,
  552. 0x468e, 0x46d1, 0x4713, 0x4755, 0x4795, 0x47d4, 0x4813,
  553. 0x4851, 0x488d, 0x48c9, 0x4904, 0x493f, 0x4978, 0x49b1,
  554. 0x49e9, 0x4a20, 0x4a57
  555. };
  556. dprintk("%s()\n", __func__);
  557. switch (c->delivery_system) {
  558. case SYS_DVBS:
  559. snr_reading = ds3000_readreg(state, 0xff);
  560. snr_reading /= 8;
  561. if (snr_reading == 0)
  562. *snr = 0x0000;
  563. else {
  564. if (snr_reading > 20)
  565. snr_reading = 20;
  566. snr_value = dvbs_snr_tab[snr_reading - 1] * 10 / 23026;
  567. /* cook the value to be suitable for szap-s2
  568. human readable output */
  569. *snr = snr_value * 8 * 655;
  570. }
  571. dprintk("%s: raw / cooked = 0x%02x / 0x%04x\n", __func__,
  572. snr_reading, *snr);
  573. break;
  574. case SYS_DVBS2:
  575. dvbs2_noise_reading = (ds3000_readreg(state, 0x8c) & 0x3f) +
  576. (ds3000_readreg(state, 0x8d) << 4);
  577. dvbs2_signal_reading = ds3000_readreg(state, 0x8e);
  578. tmp = dvbs2_signal_reading * dvbs2_signal_reading >> 1;
  579. if (tmp == 0) {
  580. *snr = 0x0000;
  581. return 0;
  582. }
  583. if (dvbs2_noise_reading == 0) {
  584. snr_value = 0x0013;
  585. /* cook the value to be suitable for szap-s2
  586. human readable output */
  587. *snr = 0xffff;
  588. return 0;
  589. }
  590. if (tmp > dvbs2_noise_reading) {
  591. snr_reading = tmp / dvbs2_noise_reading;
  592. if (snr_reading > 80)
  593. snr_reading = 80;
  594. snr_value = dvbs2_snr_tab[snr_reading - 1] / 1000;
  595. /* cook the value to be suitable for szap-s2
  596. human readable output */
  597. *snr = snr_value * 5 * 655;
  598. } else {
  599. snr_reading = dvbs2_noise_reading / tmp;
  600. if (snr_reading > 80)
  601. snr_reading = 80;
  602. *snr = -(dvbs2_snr_tab[snr_reading] / 1000);
  603. }
  604. dprintk("%s: raw / cooked = 0x%02x / 0x%04x\n", __func__,
  605. snr_reading, *snr);
  606. break;
  607. default:
  608. return 1;
  609. }
  610. return 0;
  611. }
  612. /* read DS3000 uncorrected blocks */
  613. static int ds3000_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  614. {
  615. struct ds3000_state *state = fe->demodulator_priv;
  616. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  617. u8 data;
  618. u16 _ucblocks;
  619. dprintk("%s()\n", __func__);
  620. switch (c->delivery_system) {
  621. case SYS_DVBS:
  622. *ucblocks = (ds3000_readreg(state, 0xf5) << 8) |
  623. ds3000_readreg(state, 0xf4);
  624. data = ds3000_readreg(state, 0xf8);
  625. /* clear packet counters */
  626. data &= ~0x20;
  627. ds3000_writereg(state, 0xf8, data);
  628. /* enable packet counters */
  629. data |= 0x20;
  630. ds3000_writereg(state, 0xf8, data);
  631. break;
  632. case SYS_DVBS2:
  633. _ucblocks = (ds3000_readreg(state, 0xe2) << 8) |
  634. ds3000_readreg(state, 0xe1);
  635. if (_ucblocks > state->prevUCBS2)
  636. *ucblocks = _ucblocks - state->prevUCBS2;
  637. else
  638. *ucblocks = state->prevUCBS2 - _ucblocks;
  639. state->prevUCBS2 = _ucblocks;
  640. break;
  641. default:
  642. return 1;
  643. }
  644. return 0;
  645. }
  646. static int ds3000_set_tone(struct dvb_frontend *fe, fe_sec_tone_mode_t tone)
  647. {
  648. struct ds3000_state *state = fe->demodulator_priv;
  649. u8 data;
  650. dprintk("%s(%d)\n", __func__, tone);
  651. if ((tone != SEC_TONE_ON) && (tone != SEC_TONE_OFF)) {
  652. printk(KERN_ERR "%s: Invalid, tone=%d\n", __func__, tone);
  653. return -EINVAL;
  654. }
  655. data = ds3000_readreg(state, 0xa2);
  656. data &= ~0xc0;
  657. ds3000_writereg(state, 0xa2, data);
  658. switch (tone) {
  659. case SEC_TONE_ON:
  660. dprintk("%s: setting tone on\n", __func__);
  661. data = ds3000_readreg(state, 0xa1);
  662. data &= ~0x43;
  663. data |= 0x04;
  664. ds3000_writereg(state, 0xa1, data);
  665. break;
  666. case SEC_TONE_OFF:
  667. dprintk("%s: setting tone off\n", __func__);
  668. data = ds3000_readreg(state, 0xa2);
  669. data |= 0x80;
  670. ds3000_writereg(state, 0xa2, data);
  671. break;
  672. }
  673. return 0;
  674. }
  675. static int ds3000_send_diseqc_msg(struct dvb_frontend *fe,
  676. struct dvb_diseqc_master_cmd *d)
  677. {
  678. struct ds3000_state *state = fe->demodulator_priv;
  679. int i;
  680. u8 data;
  681. /* Dump DiSEqC message */
  682. dprintk("%s(", __func__);
  683. for (i = 0 ; i < d->msg_len;) {
  684. dprintk("0x%02x", d->msg[i]);
  685. if (++i < d->msg_len)
  686. dprintk(", ");
  687. }
  688. /* enable DiSEqC message send pin */
  689. data = ds3000_readreg(state, 0xa2);
  690. data &= ~0xc0;
  691. ds3000_writereg(state, 0xa2, data);
  692. /* DiSEqC message */
  693. for (i = 0; i < d->msg_len; i++)
  694. ds3000_writereg(state, 0xa3 + i, d->msg[i]);
  695. data = ds3000_readreg(state, 0xa1);
  696. /* clear DiSEqC message length and status,
  697. enable DiSEqC message send */
  698. data &= ~0xf8;
  699. /* set DiSEqC mode, modulation active during 33 pulses,
  700. set DiSEqC message length */
  701. data |= ((d->msg_len - 1) << 3) | 0x07;
  702. ds3000_writereg(state, 0xa1, data);
  703. /* wait up to 150ms for DiSEqC transmission to complete */
  704. for (i = 0; i < 15; i++) {
  705. data = ds3000_readreg(state, 0xa1);
  706. if ((data & 0x40) == 0)
  707. break;
  708. msleep(10);
  709. }
  710. /* DiSEqC timeout after 150ms */
  711. if (i == 15) {
  712. data = ds3000_readreg(state, 0xa1);
  713. data &= ~0x80;
  714. data |= 0x40;
  715. ds3000_writereg(state, 0xa1, data);
  716. data = ds3000_readreg(state, 0xa2);
  717. data &= ~0xc0;
  718. data |= 0x80;
  719. ds3000_writereg(state, 0xa2, data);
  720. return 1;
  721. }
  722. data = ds3000_readreg(state, 0xa2);
  723. data &= ~0xc0;
  724. data |= 0x80;
  725. ds3000_writereg(state, 0xa2, data);
  726. return 0;
  727. }
  728. /* Send DiSEqC burst */
  729. static int ds3000_diseqc_send_burst(struct dvb_frontend *fe,
  730. fe_sec_mini_cmd_t burst)
  731. {
  732. struct ds3000_state *state = fe->demodulator_priv;
  733. int i;
  734. u8 data;
  735. dprintk("%s()\n", __func__);
  736. data = ds3000_readreg(state, 0xa2);
  737. data &= ~0xc0;
  738. ds3000_writereg(state, 0xa2, data);
  739. /* DiSEqC burst */
  740. if (burst == SEC_MINI_A)
  741. /* Unmodulated tone burst */
  742. ds3000_writereg(state, 0xa1, 0x02);
  743. else if (burst == SEC_MINI_B)
  744. /* Modulated tone burst */
  745. ds3000_writereg(state, 0xa1, 0x01);
  746. else
  747. return -EINVAL;
  748. msleep(13);
  749. for (i = 0; i < 5; i++) {
  750. data = ds3000_readreg(state, 0xa1);
  751. if ((data & 0x40) == 0)
  752. break;
  753. msleep(1);
  754. }
  755. if (i == 5) {
  756. data = ds3000_readreg(state, 0xa1);
  757. data &= ~0x80;
  758. data |= 0x40;
  759. ds3000_writereg(state, 0xa1, data);
  760. data = ds3000_readreg(state, 0xa2);
  761. data &= ~0xc0;
  762. data |= 0x80;
  763. ds3000_writereg(state, 0xa2, data);
  764. return 1;
  765. }
  766. data = ds3000_readreg(state, 0xa2);
  767. data &= ~0xc0;
  768. data |= 0x80;
  769. ds3000_writereg(state, 0xa2, data);
  770. return 0;
  771. }
  772. static void ds3000_release(struct dvb_frontend *fe)
  773. {
  774. struct ds3000_state *state = fe->demodulator_priv;
  775. dprintk("%s\n", __func__);
  776. kfree(state);
  777. }
  778. static struct dvb_frontend_ops ds3000_ops;
  779. struct dvb_frontend *ds3000_attach(const struct ds3000_config *config,
  780. struct i2c_adapter *i2c)
  781. {
  782. struct ds3000_state *state = NULL;
  783. int ret;
  784. dprintk("%s\n", __func__);
  785. /* allocate memory for the internal state */
  786. state = kzalloc(sizeof(struct ds3000_state), GFP_KERNEL);
  787. if (state == NULL) {
  788. printk(KERN_ERR "Unable to kmalloc\n");
  789. goto error2;
  790. }
  791. state->config = config;
  792. state->i2c = i2c;
  793. state->prevUCBS2 = 0;
  794. /* check if the demod is present */
  795. ret = ds3000_readreg(state, 0x00) & 0xfe;
  796. if (ret != 0xe0) {
  797. printk(KERN_ERR "Invalid probe, probably not a DS3000\n");
  798. goto error3;
  799. }
  800. printk(KERN_INFO "DS3000 chip version: %d.%d attached.\n",
  801. ds3000_readreg(state, 0x02),
  802. ds3000_readreg(state, 0x01));
  803. memcpy(&state->frontend.ops, &ds3000_ops,
  804. sizeof(struct dvb_frontend_ops));
  805. state->frontend.demodulator_priv = state;
  806. return &state->frontend;
  807. error3:
  808. kfree(state);
  809. error2:
  810. return NULL;
  811. }
  812. EXPORT_SYMBOL(ds3000_attach);
  813. static int ds3000_set_carrier_offset(struct dvb_frontend *fe,
  814. s32 carrier_offset_khz)
  815. {
  816. struct ds3000_state *state = fe->demodulator_priv;
  817. s32 tmp;
  818. tmp = carrier_offset_khz;
  819. tmp *= 65536;
  820. tmp = (2 * tmp + DS3000_SAMPLE_RATE) / (2 * DS3000_SAMPLE_RATE);
  821. if (tmp < 0)
  822. tmp += 65536;
  823. ds3000_writereg(state, 0x5f, tmp >> 8);
  824. ds3000_writereg(state, 0x5e, tmp & 0xff);
  825. return 0;
  826. }
  827. static int ds3000_set_frontend(struct dvb_frontend *fe)
  828. {
  829. struct ds3000_state *state = fe->demodulator_priv;
  830. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  831. int i;
  832. fe_status_t status;
  833. u8 mlpf, mlpf_new, mlpf_max, mlpf_min, nlpf, div4;
  834. s32 offset_khz;
  835. u16 value, ndiv;
  836. u32 f3db;
  837. dprintk("%s() ", __func__);
  838. if (state->config->set_ts_params)
  839. state->config->set_ts_params(fe, 0);
  840. /* Tune */
  841. /* unknown */
  842. ds3000_tuner_writereg(state, 0x07, 0x02);
  843. ds3000_tuner_writereg(state, 0x10, 0x00);
  844. ds3000_tuner_writereg(state, 0x60, 0x79);
  845. ds3000_tuner_writereg(state, 0x08, 0x01);
  846. ds3000_tuner_writereg(state, 0x00, 0x01);
  847. div4 = 0;
  848. /* calculate and set freq divider */
  849. if (c->frequency < 1146000) {
  850. ds3000_tuner_writereg(state, 0x10, 0x11);
  851. div4 = 1;
  852. ndiv = ((c->frequency * (6 + 8) * 4) +
  853. (DS3000_XTAL_FREQ / 2)) /
  854. DS3000_XTAL_FREQ - 1024;
  855. } else {
  856. ds3000_tuner_writereg(state, 0x10, 0x01);
  857. ndiv = ((c->frequency * (6 + 8) * 2) +
  858. (DS3000_XTAL_FREQ / 2)) /
  859. DS3000_XTAL_FREQ - 1024;
  860. }
  861. ds3000_tuner_writereg(state, 0x01, (ndiv & 0x0f00) >> 8);
  862. ds3000_tuner_writereg(state, 0x02, ndiv & 0x00ff);
  863. /* set pll */
  864. ds3000_tuner_writereg(state, 0x03, 0x06);
  865. ds3000_tuner_writereg(state, 0x51, 0x0f);
  866. ds3000_tuner_writereg(state, 0x51, 0x1f);
  867. ds3000_tuner_writereg(state, 0x50, 0x10);
  868. ds3000_tuner_writereg(state, 0x50, 0x00);
  869. msleep(5);
  870. /* unknown */
  871. ds3000_tuner_writereg(state, 0x51, 0x17);
  872. ds3000_tuner_writereg(state, 0x51, 0x1f);
  873. ds3000_tuner_writereg(state, 0x50, 0x08);
  874. ds3000_tuner_writereg(state, 0x50, 0x00);
  875. msleep(5);
  876. value = ds3000_tuner_readreg(state, 0x3d);
  877. value &= 0x0f;
  878. if ((value > 4) && (value < 15)) {
  879. value -= 3;
  880. if (value < 4)
  881. value = 4;
  882. value = ((value << 3) | 0x01) & 0x79;
  883. }
  884. ds3000_tuner_writereg(state, 0x60, value);
  885. ds3000_tuner_writereg(state, 0x51, 0x17);
  886. ds3000_tuner_writereg(state, 0x51, 0x1f);
  887. ds3000_tuner_writereg(state, 0x50, 0x08);
  888. ds3000_tuner_writereg(state, 0x50, 0x00);
  889. /* set low-pass filter period */
  890. ds3000_tuner_writereg(state, 0x04, 0x2e);
  891. ds3000_tuner_writereg(state, 0x51, 0x1b);
  892. ds3000_tuner_writereg(state, 0x51, 0x1f);
  893. ds3000_tuner_writereg(state, 0x50, 0x04);
  894. ds3000_tuner_writereg(state, 0x50, 0x00);
  895. msleep(5);
  896. f3db = ((c->symbol_rate / 1000) << 2) / 5 + 2000;
  897. if ((c->symbol_rate / 1000) < 5000)
  898. f3db += 3000;
  899. if (f3db < 7000)
  900. f3db = 7000;
  901. if (f3db > 40000)
  902. f3db = 40000;
  903. /* set low-pass filter baseband */
  904. value = ds3000_tuner_readreg(state, 0x26);
  905. mlpf = 0x2e * 207 / ((value << 1) + 151);
  906. mlpf_max = mlpf * 135 / 100;
  907. mlpf_min = mlpf * 78 / 100;
  908. if (mlpf_max > 63)
  909. mlpf_max = 63;
  910. /* rounded to the closest integer */
  911. nlpf = ((mlpf * f3db * 1000) + (2766 * DS3000_XTAL_FREQ / 2))
  912. / (2766 * DS3000_XTAL_FREQ);
  913. if (nlpf > 23)
  914. nlpf = 23;
  915. if (nlpf < 1)
  916. nlpf = 1;
  917. /* rounded to the closest integer */
  918. mlpf_new = ((DS3000_XTAL_FREQ * nlpf * 2766) +
  919. (1000 * f3db / 2)) / (1000 * f3db);
  920. if (mlpf_new < mlpf_min) {
  921. nlpf++;
  922. mlpf_new = ((DS3000_XTAL_FREQ * nlpf * 2766) +
  923. (1000 * f3db / 2)) / (1000 * f3db);
  924. }
  925. if (mlpf_new > mlpf_max)
  926. mlpf_new = mlpf_max;
  927. ds3000_tuner_writereg(state, 0x04, mlpf_new);
  928. ds3000_tuner_writereg(state, 0x06, nlpf);
  929. ds3000_tuner_writereg(state, 0x51, 0x1b);
  930. ds3000_tuner_writereg(state, 0x51, 0x1f);
  931. ds3000_tuner_writereg(state, 0x50, 0x04);
  932. ds3000_tuner_writereg(state, 0x50, 0x00);
  933. msleep(5);
  934. /* unknown */
  935. ds3000_tuner_writereg(state, 0x51, 0x1e);
  936. ds3000_tuner_writereg(state, 0x51, 0x1f);
  937. ds3000_tuner_writereg(state, 0x50, 0x01);
  938. ds3000_tuner_writereg(state, 0x50, 0x00);
  939. msleep(60);
  940. offset_khz = (ndiv - ndiv % 2 + 1024) * DS3000_XTAL_FREQ
  941. / (6 + 8) / (div4 + 1) / 2 - c->frequency;
  942. /* ds3000 global reset */
  943. ds3000_writereg(state, 0x07, 0x80);
  944. ds3000_writereg(state, 0x07, 0x00);
  945. /* ds3000 build-in uC reset */
  946. ds3000_writereg(state, 0xb2, 0x01);
  947. /* ds3000 software reset */
  948. ds3000_writereg(state, 0x00, 0x01);
  949. switch (c->delivery_system) {
  950. case SYS_DVBS:
  951. /* initialise the demod in DVB-S mode */
  952. for (i = 0; i < sizeof(ds3000_dvbs_init_tab); i += 2)
  953. ds3000_writereg(state,
  954. ds3000_dvbs_init_tab[i],
  955. ds3000_dvbs_init_tab[i + 1]);
  956. value = ds3000_readreg(state, 0xfe);
  957. value &= 0xc0;
  958. value |= 0x1b;
  959. ds3000_writereg(state, 0xfe, value);
  960. break;
  961. case SYS_DVBS2:
  962. /* initialise the demod in DVB-S2 mode */
  963. for (i = 0; i < sizeof(ds3000_dvbs2_init_tab); i += 2)
  964. ds3000_writereg(state,
  965. ds3000_dvbs2_init_tab[i],
  966. ds3000_dvbs2_init_tab[i + 1]);
  967. if (c->symbol_rate >= 30000000)
  968. ds3000_writereg(state, 0xfe, 0x54);
  969. else
  970. ds3000_writereg(state, 0xfe, 0x98);
  971. break;
  972. default:
  973. return 1;
  974. }
  975. /* enable 27MHz clock output */
  976. ds3000_writereg(state, 0x29, 0x80);
  977. /* enable ac coupling */
  978. ds3000_writereg(state, 0x25, 0x8a);
  979. /* enhance symbol rate performance */
  980. if ((c->symbol_rate / 1000) <= 5000) {
  981. value = 29777 / (c->symbol_rate / 1000) + 1;
  982. if (value % 2 != 0)
  983. value++;
  984. ds3000_writereg(state, 0xc3, 0x0d);
  985. ds3000_writereg(state, 0xc8, value);
  986. ds3000_writereg(state, 0xc4, 0x10);
  987. ds3000_writereg(state, 0xc7, 0x0e);
  988. } else if ((c->symbol_rate / 1000) <= 10000) {
  989. value = 92166 / (c->symbol_rate / 1000) + 1;
  990. if (value % 2 != 0)
  991. value++;
  992. ds3000_writereg(state, 0xc3, 0x07);
  993. ds3000_writereg(state, 0xc8, value);
  994. ds3000_writereg(state, 0xc4, 0x09);
  995. ds3000_writereg(state, 0xc7, 0x12);
  996. } else if ((c->symbol_rate / 1000) <= 20000) {
  997. value = 64516 / (c->symbol_rate / 1000) + 1;
  998. ds3000_writereg(state, 0xc3, value);
  999. ds3000_writereg(state, 0xc8, 0x0e);
  1000. ds3000_writereg(state, 0xc4, 0x07);
  1001. ds3000_writereg(state, 0xc7, 0x18);
  1002. } else {
  1003. value = 129032 / (c->symbol_rate / 1000) + 1;
  1004. ds3000_writereg(state, 0xc3, value);
  1005. ds3000_writereg(state, 0xc8, 0x0a);
  1006. ds3000_writereg(state, 0xc4, 0x05);
  1007. ds3000_writereg(state, 0xc7, 0x24);
  1008. }
  1009. /* normalized symbol rate rounded to the closest integer */
  1010. value = (((c->symbol_rate / 1000) << 16) +
  1011. (DS3000_SAMPLE_RATE / 2)) / DS3000_SAMPLE_RATE;
  1012. ds3000_writereg(state, 0x61, value & 0x00ff);
  1013. ds3000_writereg(state, 0x62, (value & 0xff00) >> 8);
  1014. /* co-channel interference cancellation disabled */
  1015. ds3000_writereg(state, 0x56, 0x00);
  1016. /* equalizer disabled */
  1017. ds3000_writereg(state, 0x76, 0x00);
  1018. /*ds3000_writereg(state, 0x08, 0x03);
  1019. ds3000_writereg(state, 0xfd, 0x22);
  1020. ds3000_writereg(state, 0x08, 0x07);
  1021. ds3000_writereg(state, 0xfd, 0x42);
  1022. ds3000_writereg(state, 0x08, 0x07);*/
  1023. if (state->config->ci_mode) {
  1024. switch (c->delivery_system) {
  1025. case SYS_DVBS:
  1026. default:
  1027. ds3000_writereg(state, 0xfd, 0x80);
  1028. break;
  1029. case SYS_DVBS2:
  1030. ds3000_writereg(state, 0xfd, 0x01);
  1031. break;
  1032. }
  1033. }
  1034. /* ds3000 out of software reset */
  1035. ds3000_writereg(state, 0x00, 0x00);
  1036. /* start ds3000 build-in uC */
  1037. ds3000_writereg(state, 0xb2, 0x00);
  1038. ds3000_set_carrier_offset(fe, offset_khz);
  1039. for (i = 0; i < 30 ; i++) {
  1040. ds3000_read_status(fe, &status);
  1041. if (status & FE_HAS_LOCK)
  1042. break;
  1043. msleep(10);
  1044. }
  1045. return 0;
  1046. }
  1047. static int ds3000_tune(struct dvb_frontend *fe,
  1048. bool re_tune,
  1049. unsigned int mode_flags,
  1050. unsigned int *delay,
  1051. fe_status_t *status)
  1052. {
  1053. if (re_tune) {
  1054. int ret = ds3000_set_frontend(fe);
  1055. if (ret)
  1056. return ret;
  1057. }
  1058. *delay = HZ / 5;
  1059. return ds3000_read_status(fe, status);
  1060. }
  1061. static enum dvbfe_algo ds3000_get_algo(struct dvb_frontend *fe)
  1062. {
  1063. dprintk("%s()\n", __func__);
  1064. return DVBFE_ALGO_HW;
  1065. }
  1066. /*
  1067. * Initialise or wake up device
  1068. *
  1069. * Power config will reset and load initial firmware if required
  1070. */
  1071. static int ds3000_initfe(struct dvb_frontend *fe)
  1072. {
  1073. struct ds3000_state *state = fe->demodulator_priv;
  1074. int ret;
  1075. dprintk("%s()\n", __func__);
  1076. /* hard reset */
  1077. ds3000_writereg(state, 0x08, 0x01 | ds3000_readreg(state, 0x08));
  1078. msleep(1);
  1079. /* TS2020 init */
  1080. ds3000_tuner_writereg(state, 0x42, 0x73);
  1081. ds3000_tuner_writereg(state, 0x05, 0x01);
  1082. ds3000_tuner_writereg(state, 0x62, 0xf5);
  1083. /* Load the firmware if required */
  1084. ret = ds3000_firmware_ondemand(fe);
  1085. if (ret != 0) {
  1086. printk(KERN_ERR "%s: Unable initialize firmware\n", __func__);
  1087. return ret;
  1088. }
  1089. return 0;
  1090. }
  1091. /* Put device to sleep */
  1092. static int ds3000_sleep(struct dvb_frontend *fe)
  1093. {
  1094. dprintk("%s()\n", __func__);
  1095. return 0;
  1096. }
  1097. static struct dvb_frontend_ops ds3000_ops = {
  1098. .delsys = { SYS_DVBS, SYS_DVBS2},
  1099. .info = {
  1100. .name = "Montage Technology DS3000/TS2020",
  1101. .frequency_min = 950000,
  1102. .frequency_max = 2150000,
  1103. .frequency_stepsize = 1011, /* kHz for QPSK frontends */
  1104. .frequency_tolerance = 5000,
  1105. .symbol_rate_min = 1000000,
  1106. .symbol_rate_max = 45000000,
  1107. .caps = FE_CAN_INVERSION_AUTO |
  1108. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  1109. FE_CAN_FEC_4_5 | FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 |
  1110. FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  1111. FE_CAN_2G_MODULATION |
  1112. FE_CAN_QPSK | FE_CAN_RECOVER
  1113. },
  1114. .release = ds3000_release,
  1115. .init = ds3000_initfe,
  1116. .sleep = ds3000_sleep,
  1117. .read_status = ds3000_read_status,
  1118. .read_ber = ds3000_read_ber,
  1119. .read_signal_strength = ds3000_read_signal_strength,
  1120. .read_snr = ds3000_read_snr,
  1121. .read_ucblocks = ds3000_read_ucblocks,
  1122. .set_voltage = ds3000_set_voltage,
  1123. .set_tone = ds3000_set_tone,
  1124. .diseqc_send_master_cmd = ds3000_send_diseqc_msg,
  1125. .diseqc_send_burst = ds3000_diseqc_send_burst,
  1126. .get_frontend_algo = ds3000_get_algo,
  1127. .set_frontend = ds3000_set_frontend,
  1128. .tune = ds3000_tune,
  1129. };
  1130. module_param(debug, int, 0644);
  1131. MODULE_PARM_DESC(debug, "Activates frontend debugging (default:0)");
  1132. module_param(force_fw_upload, int, 0644);
  1133. MODULE_PARM_DESC(force_fw_upload, "Force firmware upload (default:0)");
  1134. MODULE_DESCRIPTION("DVB Frontend module for Montage Technology "
  1135. "DS3000/TS2020 hardware");
  1136. MODULE_AUTHOR("Konstantin Dimitrov");
  1137. MODULE_LICENSE("GPL");