main.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/ip.h>
  24. #include <linux/firmware.h>
  25. #include "../wlcore/wlcore.h"
  26. #include "../wlcore/debug.h"
  27. #include "../wlcore/io.h"
  28. #include "../wlcore/acx.h"
  29. #include "../wlcore/tx.h"
  30. #include "../wlcore/rx.h"
  31. #include "../wlcore/io.h"
  32. #include "../wlcore/boot.h"
  33. #include "reg.h"
  34. #include "conf.h"
  35. #include "acx.h"
  36. #include "tx.h"
  37. #include "wl18xx.h"
  38. #include "io.h"
  39. #include "debugfs.h"
  40. #define WL18XX_RX_CHECKSUM_MASK 0x40
  41. static char *ht_mode_param = "wide";
  42. static char *board_type_param = "hdk";
  43. static bool checksum_param = false;
  44. static bool enable_11a_param = true;
  45. /* phy paramters */
  46. static int dc2dc_param = -1;
  47. static int n_antennas_2_param = -1;
  48. static int n_antennas_5_param = -1;
  49. static int low_band_component_param = -1;
  50. static int low_band_component_type_param = -1;
  51. static int high_band_component_param = -1;
  52. static int high_band_component_type_param = -1;
  53. static int pwr_limit_reference_11_abg_param = -1;
  54. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  55. /* MCS rates are used only with 11n */
  56. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  57. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  58. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  59. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  60. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  61. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  62. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  63. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  64. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  65. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  66. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  67. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  68. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  69. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  70. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  71. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  72. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  73. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  74. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  75. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  76. /* TI-specific rate */
  77. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  78. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  79. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  80. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  81. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  82. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  83. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  84. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  85. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  86. };
  87. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  88. /* MCS rates are used only with 11n */
  89. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  90. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  91. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  92. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  93. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  94. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  95. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  96. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  97. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  98. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  99. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  100. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  101. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  102. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  103. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  104. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  105. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  106. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  107. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  108. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  109. /* TI-specific rate */
  110. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  111. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  112. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  113. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  114. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  115. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  116. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  117. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  118. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  119. };
  120. static const u8 *wl18xx_band_rate_to_idx[] = {
  121. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  122. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  123. };
  124. enum wl18xx_hw_rates {
  125. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  126. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  127. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  128. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  129. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  130. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  131. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  132. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  133. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  134. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  135. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  136. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  137. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  138. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  139. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  140. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  141. WL18XX_CONF_HW_RXTX_RATE_54,
  142. WL18XX_CONF_HW_RXTX_RATE_48,
  143. WL18XX_CONF_HW_RXTX_RATE_36,
  144. WL18XX_CONF_HW_RXTX_RATE_24,
  145. WL18XX_CONF_HW_RXTX_RATE_22,
  146. WL18XX_CONF_HW_RXTX_RATE_18,
  147. WL18XX_CONF_HW_RXTX_RATE_12,
  148. WL18XX_CONF_HW_RXTX_RATE_11,
  149. WL18XX_CONF_HW_RXTX_RATE_9,
  150. WL18XX_CONF_HW_RXTX_RATE_6,
  151. WL18XX_CONF_HW_RXTX_RATE_5_5,
  152. WL18XX_CONF_HW_RXTX_RATE_2,
  153. WL18XX_CONF_HW_RXTX_RATE_1,
  154. WL18XX_CONF_HW_RXTX_RATE_MAX,
  155. };
  156. static struct wlcore_conf wl18xx_conf = {
  157. .sg = {
  158. .params = {
  159. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  160. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  161. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  162. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  163. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  164. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  165. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  166. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  167. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  168. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  169. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  170. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  171. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  172. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  173. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  174. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  175. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  176. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  177. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  178. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  179. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  180. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  181. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  182. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  183. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  184. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  185. /* active scan params */
  186. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  187. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  188. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  189. /* passive scan params */
  190. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  191. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  192. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  193. /* passive scan in dual antenna params */
  194. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  195. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  196. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  197. /* general params */
  198. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  199. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  200. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  201. [CONF_SG_DHCP_TIME] = 5000,
  202. [CONF_SG_RXT] = 1200,
  203. [CONF_SG_TXT] = 1000,
  204. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  205. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  206. [CONF_SG_HV3_MAX_SERVED] = 6,
  207. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  208. [CONF_SG_UPSD_TIMEOUT] = 10,
  209. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  210. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  211. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  212. /* AP params */
  213. [CONF_AP_BEACON_MISS_TX] = 3,
  214. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  215. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  216. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  217. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  218. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  219. /* CTS Diluting params */
  220. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  221. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  222. },
  223. .state = CONF_SG_PROTECTIVE,
  224. },
  225. .rx = {
  226. .rx_msdu_life_time = 512000,
  227. .packet_detection_threshold = 0,
  228. .ps_poll_timeout = 15,
  229. .upsd_timeout = 15,
  230. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  231. .rx_cca_threshold = 0,
  232. .irq_blk_threshold = 0xFFFF,
  233. .irq_pkt_threshold = 0,
  234. .irq_timeout = 600,
  235. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  236. },
  237. .tx = {
  238. .tx_energy_detection = 0,
  239. .sta_rc_conf = {
  240. .enabled_rates = 0,
  241. .short_retry_limit = 10,
  242. .long_retry_limit = 10,
  243. .aflags = 0,
  244. },
  245. .ac_conf_count = 4,
  246. .ac_conf = {
  247. [CONF_TX_AC_BE] = {
  248. .ac = CONF_TX_AC_BE,
  249. .cw_min = 15,
  250. .cw_max = 63,
  251. .aifsn = 3,
  252. .tx_op_limit = 0,
  253. },
  254. [CONF_TX_AC_BK] = {
  255. .ac = CONF_TX_AC_BK,
  256. .cw_min = 15,
  257. .cw_max = 63,
  258. .aifsn = 7,
  259. .tx_op_limit = 0,
  260. },
  261. [CONF_TX_AC_VI] = {
  262. .ac = CONF_TX_AC_VI,
  263. .cw_min = 15,
  264. .cw_max = 63,
  265. .aifsn = CONF_TX_AIFS_PIFS,
  266. .tx_op_limit = 3008,
  267. },
  268. [CONF_TX_AC_VO] = {
  269. .ac = CONF_TX_AC_VO,
  270. .cw_min = 15,
  271. .cw_max = 63,
  272. .aifsn = CONF_TX_AIFS_PIFS,
  273. .tx_op_limit = 1504,
  274. },
  275. },
  276. .max_tx_retries = 100,
  277. .ap_aging_period = 300,
  278. .tid_conf_count = 4,
  279. .tid_conf = {
  280. [CONF_TX_AC_BE] = {
  281. .queue_id = CONF_TX_AC_BE,
  282. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  283. .tsid = CONF_TX_AC_BE,
  284. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  285. .ack_policy = CONF_ACK_POLICY_LEGACY,
  286. .apsd_conf = {0, 0},
  287. },
  288. [CONF_TX_AC_BK] = {
  289. .queue_id = CONF_TX_AC_BK,
  290. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  291. .tsid = CONF_TX_AC_BK,
  292. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  293. .ack_policy = CONF_ACK_POLICY_LEGACY,
  294. .apsd_conf = {0, 0},
  295. },
  296. [CONF_TX_AC_VI] = {
  297. .queue_id = CONF_TX_AC_VI,
  298. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  299. .tsid = CONF_TX_AC_VI,
  300. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  301. .ack_policy = CONF_ACK_POLICY_LEGACY,
  302. .apsd_conf = {0, 0},
  303. },
  304. [CONF_TX_AC_VO] = {
  305. .queue_id = CONF_TX_AC_VO,
  306. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  307. .tsid = CONF_TX_AC_VO,
  308. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  309. .ack_policy = CONF_ACK_POLICY_LEGACY,
  310. .apsd_conf = {0, 0},
  311. },
  312. },
  313. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  314. .tx_compl_timeout = 350,
  315. .tx_compl_threshold = 10,
  316. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  317. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  318. .tmpl_short_retry_limit = 10,
  319. .tmpl_long_retry_limit = 10,
  320. .tx_watchdog_timeout = 5000,
  321. },
  322. .conn = {
  323. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  324. .listen_interval = 1,
  325. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  326. .suspend_listen_interval = 3,
  327. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  328. .bcn_filt_ie_count = 3,
  329. .bcn_filt_ie = {
  330. [0] = {
  331. .ie = WLAN_EID_CHANNEL_SWITCH,
  332. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  333. },
  334. [1] = {
  335. .ie = WLAN_EID_HT_OPERATION,
  336. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  337. },
  338. [2] = {
  339. .ie = WLAN_EID_ERP_INFO,
  340. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  341. },
  342. },
  343. .synch_fail_thold = 12,
  344. .bss_lose_timeout = 400,
  345. .beacon_rx_timeout = 10000,
  346. .broadcast_timeout = 20000,
  347. .rx_broadcast_in_ps = 1,
  348. .ps_poll_threshold = 10,
  349. .bet_enable = CONF_BET_MODE_ENABLE,
  350. .bet_max_consecutive = 50,
  351. .psm_entry_retries = 8,
  352. .psm_exit_retries = 16,
  353. .psm_entry_nullfunc_retries = 3,
  354. .dynamic_ps_timeout = 200,
  355. .forced_ps = false,
  356. .keep_alive_interval = 55000,
  357. .max_listen_interval = 20,
  358. },
  359. .itrim = {
  360. .enable = false,
  361. .timeout = 50000,
  362. },
  363. .pm_config = {
  364. .host_clk_settling_time = 5000,
  365. .host_fast_wakeup_support = CONF_FAST_WAKEUP_DISABLE,
  366. },
  367. .roam_trigger = {
  368. .trigger_pacing = 1,
  369. .avg_weight_rssi_beacon = 20,
  370. .avg_weight_rssi_data = 10,
  371. .avg_weight_snr_beacon = 20,
  372. .avg_weight_snr_data = 10,
  373. },
  374. .scan = {
  375. .min_dwell_time_active = 7500,
  376. .max_dwell_time_active = 30000,
  377. .min_dwell_time_passive = 100000,
  378. .max_dwell_time_passive = 100000,
  379. .num_probe_reqs = 2,
  380. .split_scan_timeout = 50000,
  381. },
  382. .sched_scan = {
  383. /*
  384. * Values are in TU/1000 but since sched scan FW command
  385. * params are in TUs rounding up may occur.
  386. */
  387. .base_dwell_time = 7500,
  388. .max_dwell_time_delta = 22500,
  389. /* based on 250bits per probe @1Mbps */
  390. .dwell_time_delta_per_probe = 2000,
  391. /* based on 250bits per probe @6Mbps (plus a bit more) */
  392. .dwell_time_delta_per_probe_5 = 350,
  393. .dwell_time_passive = 100000,
  394. .dwell_time_dfs = 150000,
  395. .num_probe_reqs = 2,
  396. .rssi_threshold = -90,
  397. .snr_threshold = 0,
  398. },
  399. .ht = {
  400. .rx_ba_win_size = 10,
  401. .tx_ba_win_size = 64,
  402. .inactivity_timeout = 10000,
  403. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  404. },
  405. .mem = {
  406. .num_stations = 1,
  407. .ssid_profiles = 1,
  408. .rx_block_num = 40,
  409. .tx_min_block_num = 40,
  410. .dynamic_memory = 1,
  411. .min_req_tx_blocks = 45,
  412. .min_req_rx_blocks = 22,
  413. .tx_min = 27,
  414. },
  415. .fm_coex = {
  416. .enable = true,
  417. .swallow_period = 5,
  418. .n_divider_fref_set_1 = 0xff, /* default */
  419. .n_divider_fref_set_2 = 12,
  420. .m_divider_fref_set_1 = 0xffff,
  421. .m_divider_fref_set_2 = 148, /* default */
  422. .coex_pll_stabilization_time = 0xffffffff, /* default */
  423. .ldo_stabilization_time = 0xffff, /* default */
  424. .fm_disturbed_band_margin = 0xff, /* default */
  425. .swallow_clk_diff = 0xff, /* default */
  426. },
  427. .rx_streaming = {
  428. .duration = 150,
  429. .queues = 0x1,
  430. .interval = 20,
  431. .always = 0,
  432. },
  433. .fwlog = {
  434. .mode = WL12XX_FWLOG_ON_DEMAND,
  435. .mem_blocks = 2,
  436. .severity = 0,
  437. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  438. .output = WL12XX_FWLOG_OUTPUT_HOST,
  439. .threshold = 0,
  440. },
  441. .rate = {
  442. .rate_retry_score = 32000,
  443. .per_add = 8192,
  444. .per_th1 = 2048,
  445. .per_th2 = 4096,
  446. .max_per = 8100,
  447. .inverse_curiosity_factor = 5,
  448. .tx_fail_low_th = 4,
  449. .tx_fail_high_th = 10,
  450. .per_alpha_shift = 4,
  451. .per_add_shift = 13,
  452. .per_beta1_shift = 10,
  453. .per_beta2_shift = 8,
  454. .rate_check_up = 2,
  455. .rate_check_down = 12,
  456. .rate_retry_policy = {
  457. 0x00, 0x00, 0x00, 0x00, 0x00,
  458. 0x00, 0x00, 0x00, 0x00, 0x00,
  459. 0x00, 0x00, 0x00,
  460. },
  461. },
  462. .hangover = {
  463. .recover_time = 0,
  464. .hangover_period = 20,
  465. .dynamic_mode = 1,
  466. .early_termination_mode = 1,
  467. .max_period = 20,
  468. .min_period = 1,
  469. .increase_delta = 1,
  470. .decrease_delta = 2,
  471. .quiet_time = 4,
  472. .increase_time = 1,
  473. .window_size = 16,
  474. },
  475. };
  476. static struct wl18xx_priv_conf wl18xx_default_priv_conf = {
  477. .phy = {
  478. .phy_standalone = 0x00,
  479. .primary_clock_setting_time = 0x05,
  480. .clock_valid_on_wake_up = 0x00,
  481. .secondary_clock_setting_time = 0x05,
  482. .rdl = 0x01,
  483. .auto_detect = 0x00,
  484. .dedicated_fem = FEM_NONE,
  485. .low_band_component = COMPONENT_2_WAY_SWITCH,
  486. .low_band_component_type = 0x05,
  487. .high_band_component = COMPONENT_2_WAY_SWITCH,
  488. .high_band_component_type = 0x09,
  489. .tcxo_ldo_voltage = 0x00,
  490. .xtal_itrim_val = 0x04,
  491. .srf_state = 0x00,
  492. .io_configuration = 0x01,
  493. .sdio_configuration = 0x00,
  494. .settings = 0x00,
  495. .enable_clpc = 0x00,
  496. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  497. .rx_profile = 0x00,
  498. .pwr_limit_reference_11_abg = 0xc8,
  499. .psat = 0,
  500. .low_power_val = 0x00,
  501. .med_power_val = 0x0a,
  502. .high_power_val = 0x1e,
  503. .external_pa_dc2dc = 0,
  504. .number_of_assembled_ant2_4 = 1,
  505. .number_of_assembled_ant5 = 1,
  506. },
  507. };
  508. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  509. [PART_TOP_PRCM_ELP_SOC] = {
  510. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  511. .reg = { .start = 0x00807000, .size = 0x00005000 },
  512. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  513. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  514. },
  515. [PART_DOWN] = {
  516. .mem = { .start = 0x00000000, .size = 0x00014000 },
  517. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  518. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  519. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  520. },
  521. [PART_BOOT] = {
  522. .mem = { .start = 0x00700000, .size = 0x0000030c },
  523. .reg = { .start = 0x00802000, .size = 0x00014578 },
  524. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  525. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  526. },
  527. [PART_WORK] = {
  528. .mem = { .start = 0x00800000, .size = 0x000050FC },
  529. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  530. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  531. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  532. },
  533. [PART_PHY_INIT] = {
  534. .mem = { .start = 0x80926000,
  535. .size = sizeof(struct wl18xx_mac_and_phy_params) },
  536. .reg = { .start = 0x00000000, .size = 0x00000000 },
  537. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  538. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  539. },
  540. };
  541. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  542. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  543. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  544. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  545. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  546. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  547. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  548. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  549. [REG_PC_ON_RECOVERY] = WL18XX_SCR_PAD4,
  550. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  551. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  552. /* data access memory addresses, used with partition translation */
  553. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  554. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  555. /* raw data access memory addresses */
  556. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  557. };
  558. static const struct wl18xx_clk_cfg wl18xx_clk_table[NUM_CLOCK_CONFIGS] = {
  559. [CLOCK_CONFIG_16_2_M] = { 7, 104, 801, 4, true },
  560. [CLOCK_CONFIG_16_368_M] = { 9, 132, 3751, 4, true },
  561. [CLOCK_CONFIG_16_8_M] = { 7, 100, 0, 0, false },
  562. [CLOCK_CONFIG_19_2_M] = { 8, 100, 0, 0, false },
  563. [CLOCK_CONFIG_26_M] = { 13, 120, 0, 0, false },
  564. [CLOCK_CONFIG_32_736_M] = { 9, 132, 3751, 4, true },
  565. [CLOCK_CONFIG_33_6_M] = { 7, 100, 0, 0, false },
  566. [CLOCK_CONFIG_38_468_M] = { 8, 100, 0, 0, false },
  567. [CLOCK_CONFIG_52_M] = { 13, 120, 0, 0, false },
  568. };
  569. /* TODO: maybe move to a new header file? */
  570. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  571. static int wl18xx_identify_chip(struct wl1271 *wl)
  572. {
  573. int ret = 0;
  574. switch (wl->chip.id) {
  575. case CHIP_ID_185x_PG20:
  576. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG20)",
  577. wl->chip.id);
  578. wl->sr_fw_name = WL18XX_FW_NAME;
  579. /* wl18xx uses the same firmware for PLT */
  580. wl->plt_fw_name = WL18XX_FW_NAME;
  581. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  582. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN |
  583. WLCORE_QUIRK_TX_PAD_LAST_FRAME;
  584. break;
  585. case CHIP_ID_185x_PG10:
  586. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG10)",
  587. wl->chip.id);
  588. wl->sr_fw_name = WL18XX_FW_NAME;
  589. /* wl18xx uses the same firmware for PLT */
  590. wl->plt_fw_name = WL18XX_FW_NAME;
  591. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  592. WLCORE_QUIRK_FWLOG_NOT_IMPLEMENTED |
  593. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN |
  594. WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN;
  595. /* PG 1.0 has some problems with MCS_13, so disable it */
  596. wl->ht_cap[IEEE80211_BAND_2GHZ].mcs.rx_mask[1] &= ~BIT(5);
  597. break;
  598. default:
  599. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  600. ret = -ENODEV;
  601. goto out;
  602. }
  603. out:
  604. return ret;
  605. }
  606. static void wl18xx_set_clk(struct wl1271 *wl)
  607. {
  608. u32 clk_freq;
  609. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  610. /* TODO: PG2: apparently we need to read the clk type */
  611. clk_freq = wl18xx_top_reg_read(wl, PRIMARY_CLK_DETECT);
  612. wl1271_debug(DEBUG_BOOT, "clock freq %d (%d, %d, %d, %d, %s)", clk_freq,
  613. wl18xx_clk_table[clk_freq].n, wl18xx_clk_table[clk_freq].m,
  614. wl18xx_clk_table[clk_freq].p, wl18xx_clk_table[clk_freq].q,
  615. wl18xx_clk_table[clk_freq].swallow ? "swallow" : "spit");
  616. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_N, wl18xx_clk_table[clk_freq].n);
  617. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_M, wl18xx_clk_table[clk_freq].m);
  618. if (wl18xx_clk_table[clk_freq].swallow) {
  619. /* first the 16 lower bits */
  620. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_1,
  621. wl18xx_clk_table[clk_freq].q &
  622. PLLSH_WCS_PLL_Q_FACTOR_CFG_1_MASK);
  623. /* then the 16 higher bits, masked out */
  624. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_2,
  625. (wl18xx_clk_table[clk_freq].q >> 16) &
  626. PLLSH_WCS_PLL_Q_FACTOR_CFG_2_MASK);
  627. /* first the 16 lower bits */
  628. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_1,
  629. wl18xx_clk_table[clk_freq].p &
  630. PLLSH_WCS_PLL_P_FACTOR_CFG_1_MASK);
  631. /* then the 16 higher bits, masked out */
  632. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_2,
  633. (wl18xx_clk_table[clk_freq].p >> 16) &
  634. PLLSH_WCS_PLL_P_FACTOR_CFG_2_MASK);
  635. } else {
  636. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_SWALLOW_EN,
  637. PLLSH_WCS_PLL_SWALLOW_EN_VAL2);
  638. }
  639. }
  640. static void wl18xx_boot_soft_reset(struct wl1271 *wl)
  641. {
  642. /* disable Rx/Tx */
  643. wl1271_write32(wl, WL18XX_ENABLE, 0x0);
  644. /* disable auto calibration on start*/
  645. wl1271_write32(wl, WL18XX_SPARE_A2, 0xffff);
  646. }
  647. static int wl18xx_pre_boot(struct wl1271 *wl)
  648. {
  649. wl18xx_set_clk(wl);
  650. /* Continue the ELP wake up sequence */
  651. wl1271_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  652. udelay(500);
  653. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  654. /* Disable interrupts */
  655. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  656. wl18xx_boot_soft_reset(wl);
  657. return 0;
  658. }
  659. static void wl18xx_pre_upload(struct wl1271 *wl)
  660. {
  661. u32 tmp;
  662. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  663. /* TODO: check if this is all needed */
  664. wl1271_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  665. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  666. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  667. tmp = wl1271_read32(wl, WL18XX_SCR_PAD2);
  668. }
  669. static void wl18xx_set_mac_and_phy(struct wl1271 *wl)
  670. {
  671. struct wl18xx_priv *priv = wl->priv;
  672. size_t len;
  673. /* the parameters struct is smaller for PG1 */
  674. if (wl->chip.id == CHIP_ID_185x_PG10)
  675. len = offsetof(struct wl18xx_mac_and_phy_params, psat) + 1;
  676. else
  677. len = sizeof(struct wl18xx_mac_and_phy_params);
  678. wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  679. wl1271_write(wl, WL18XX_PHY_INIT_MEM_ADDR, (u8 *)&priv->conf.phy, len,
  680. false);
  681. }
  682. static void wl18xx_enable_interrupts(struct wl1271 *wl)
  683. {
  684. u32 event_mask, intr_mask;
  685. if (wl->chip.id == CHIP_ID_185x_PG10) {
  686. event_mask = WL18XX_ACX_EVENTS_VECTOR_PG1;
  687. intr_mask = WL18XX_INTR_MASK_PG1;
  688. } else {
  689. event_mask = WL18XX_ACX_EVENTS_VECTOR_PG2;
  690. intr_mask = WL18XX_INTR_MASK_PG2;
  691. }
  692. wlcore_write_reg(wl, REG_INTERRUPT_MASK, event_mask);
  693. wlcore_enable_interrupts(wl);
  694. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  695. WL1271_ACX_INTR_ALL & ~intr_mask);
  696. }
  697. static int wl18xx_boot(struct wl1271 *wl)
  698. {
  699. int ret;
  700. ret = wl18xx_pre_boot(wl);
  701. if (ret < 0)
  702. goto out;
  703. wl18xx_pre_upload(wl);
  704. ret = wlcore_boot_upload_firmware(wl);
  705. if (ret < 0)
  706. goto out;
  707. wl18xx_set_mac_and_phy(wl);
  708. ret = wlcore_boot_run_firmware(wl);
  709. if (ret < 0)
  710. goto out;
  711. wl18xx_enable_interrupts(wl);
  712. out:
  713. return ret;
  714. }
  715. static void wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  716. void *buf, size_t len)
  717. {
  718. struct wl18xx_priv *priv = wl->priv;
  719. memcpy(priv->cmd_buf, buf, len);
  720. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  721. wl1271_write(wl, cmd_box_addr, priv->cmd_buf, WL18XX_CMD_MAX_SIZE,
  722. false);
  723. }
  724. static void wl18xx_ack_event(struct wl1271 *wl)
  725. {
  726. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL18XX_INTR_TRIG_EVENT_ACK);
  727. }
  728. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  729. {
  730. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  731. return (len + blk_size - 1) / blk_size + spare_blks;
  732. }
  733. static void
  734. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  735. u32 blks, u32 spare_blks)
  736. {
  737. desc->wl18xx_mem.total_mem_blocks = blks;
  738. }
  739. static void
  740. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  741. struct sk_buff *skb)
  742. {
  743. desc->length = cpu_to_le16(skb->len);
  744. /* if only the last frame is to be padded, we unset this bit on Tx */
  745. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME)
  746. desc->wl18xx_mem.ctrl = WL18XX_TX_CTRL_NOT_PADDED;
  747. else
  748. desc->wl18xx_mem.ctrl = 0;
  749. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  750. "len: %d life: %d mem: %d", desc->hlid,
  751. le16_to_cpu(desc->length),
  752. le16_to_cpu(desc->life_time),
  753. desc->wl18xx_mem.total_mem_blocks);
  754. }
  755. static enum wl_rx_buf_align
  756. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  757. {
  758. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  759. return WLCORE_RX_BUF_PADDED;
  760. return WLCORE_RX_BUF_ALIGNED;
  761. }
  762. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  763. u32 data_len)
  764. {
  765. struct wl1271_rx_descriptor *desc = rx_data;
  766. /* invalid packet */
  767. if (data_len < sizeof(*desc))
  768. return 0;
  769. return data_len - sizeof(*desc);
  770. }
  771. static void wl18xx_tx_immediate_completion(struct wl1271 *wl)
  772. {
  773. wl18xx_tx_immediate_complete(wl);
  774. }
  775. static int wl18xx_set_host_cfg_bitmap(struct wl1271 *wl, u32 extra_mem_blk)
  776. {
  777. int ret;
  778. u32 sdio_align_size = 0;
  779. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE |
  780. HOST_IF_CFG_ADD_RX_ALIGNMENT;
  781. /* Enable Tx SDIO padding */
  782. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN) {
  783. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  784. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  785. }
  786. /* Enable Rx SDIO padding */
  787. if (wl->quirks & WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN) {
  788. host_cfg_bitmap |= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK;
  789. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  790. }
  791. ret = wl18xx_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap,
  792. sdio_align_size, extra_mem_blk,
  793. WL18XX_HOST_IF_LEN_SIZE_FIELD);
  794. if (ret < 0)
  795. return ret;
  796. return 0;
  797. }
  798. static int wl18xx_hw_init(struct wl1271 *wl)
  799. {
  800. int ret;
  801. struct wl18xx_priv *priv = wl->priv;
  802. /* (re)init private structures. Relevant on recovery as well. */
  803. priv->last_fw_rls_idx = 0;
  804. priv->extra_spare_vif_count = 0;
  805. /* set the default amount of spare blocks in the bitmap */
  806. ret = wl18xx_set_host_cfg_bitmap(wl, WL18XX_TX_HW_BLOCK_SPARE);
  807. if (ret < 0)
  808. return ret;
  809. if (checksum_param) {
  810. ret = wl18xx_acx_set_checksum_state(wl);
  811. if (ret != 0)
  812. return ret;
  813. }
  814. return ret;
  815. }
  816. static void wl18xx_set_tx_desc_csum(struct wl1271 *wl,
  817. struct wl1271_tx_hw_descr *desc,
  818. struct sk_buff *skb)
  819. {
  820. u32 ip_hdr_offset;
  821. struct iphdr *ip_hdr;
  822. if (!checksum_param) {
  823. desc->wl18xx_checksum_data = 0;
  824. return;
  825. }
  826. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  827. desc->wl18xx_checksum_data = 0;
  828. return;
  829. }
  830. ip_hdr_offset = skb_network_header(skb) - skb_mac_header(skb);
  831. if (WARN_ON(ip_hdr_offset >= (1<<7))) {
  832. desc->wl18xx_checksum_data = 0;
  833. return;
  834. }
  835. desc->wl18xx_checksum_data = ip_hdr_offset << 1;
  836. /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
  837. ip_hdr = (void *)skb_network_header(skb);
  838. desc->wl18xx_checksum_data |= (ip_hdr->protocol & 0x01);
  839. }
  840. static void wl18xx_set_rx_csum(struct wl1271 *wl,
  841. struct wl1271_rx_descriptor *desc,
  842. struct sk_buff *skb)
  843. {
  844. if (desc->status & WL18XX_RX_CHECKSUM_MASK)
  845. skb->ip_summed = CHECKSUM_UNNECESSARY;
  846. }
  847. /*
  848. * TODO: instead of having these two functions to get the rate mask,
  849. * we should modify the wlvif->rate_set instead
  850. */
  851. static u32 wl18xx_sta_get_ap_rate_mask(struct wl1271 *wl,
  852. struct wl12xx_vif *wlvif)
  853. {
  854. u32 hw_rate_set = wlvif->rate_set;
  855. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  856. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  857. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  858. hw_rate_set |= CONF_TX_RATE_USE_WIDE_CHAN;
  859. /* we don't support MIMO in wide-channel mode */
  860. hw_rate_set &= ~CONF_TX_MIMO_RATES;
  861. }
  862. return hw_rate_set;
  863. }
  864. static u32 wl18xx_ap_get_mimo_wide_rate_mask(struct wl1271 *wl,
  865. struct wl12xx_vif *wlvif)
  866. {
  867. if ((wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  868. wlvif->channel_type == NL80211_CHAN_HT40PLUS) &&
  869. !strcmp(ht_mode_param, "wide")) {
  870. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  871. return CONF_TX_RATE_USE_WIDE_CHAN;
  872. } else if (!strcmp(ht_mode_param, "mimo")) {
  873. wl1271_debug(DEBUG_ACX, "using MIMO rate mask");
  874. /*
  875. * PG 1.0 has some problems with MCS_13, so disable it
  876. *
  877. * TODO: instead of hacking this in here, we should
  878. * make it more general and change a bit in the
  879. * wlvif->rate_set instead.
  880. */
  881. if (wl->chip.id == CHIP_ID_185x_PG10)
  882. return CONF_TX_MIMO_RATES & ~CONF_HW_BIT_RATE_MCS_13;
  883. return CONF_TX_MIMO_RATES;
  884. } else {
  885. return 0;
  886. }
  887. }
  888. static s8 wl18xx_get_pg_ver(struct wl1271 *wl)
  889. {
  890. u32 fuse;
  891. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  892. fuse = wl1271_read32(wl, WL18XX_REG_FUSE_DATA_1_3);
  893. fuse = (fuse & WL18XX_PG_VER_MASK) >> WL18XX_PG_VER_OFFSET;
  894. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  895. return (s8)fuse;
  896. }
  897. #define WL18XX_CONF_FILE_NAME "ti-connectivity/wl18xx-conf.bin"
  898. static int wl18xx_conf_init(struct wl1271 *wl, struct device *dev)
  899. {
  900. struct wl18xx_priv *priv = wl->priv;
  901. struct wlcore_conf_file *conf_file;
  902. const struct firmware *fw;
  903. int ret;
  904. ret = request_firmware(&fw, WL18XX_CONF_FILE_NAME, dev);
  905. if (ret < 0) {
  906. wl1271_error("could not get configuration binary %s: %d",
  907. WL18XX_CONF_FILE_NAME, ret);
  908. goto out_fallback;
  909. }
  910. if (fw->size != WL18XX_CONF_SIZE) {
  911. wl1271_error("configuration binary file size is wrong, "
  912. "expected %d got %d", WL18XX_CONF_SIZE, fw->size);
  913. ret = -EINVAL;
  914. goto out;
  915. }
  916. conf_file = (struct wlcore_conf_file *) fw->data;
  917. if (conf_file->header.magic != cpu_to_le32(WL18XX_CONF_MAGIC)) {
  918. wl1271_error("configuration binary file magic number mismatch, "
  919. "expected 0x%0x got 0x%0x", WL18XX_CONF_MAGIC,
  920. conf_file->header.magic);
  921. ret = -EINVAL;
  922. goto out;
  923. }
  924. if (conf_file->header.version != cpu_to_le32(WL18XX_CONF_VERSION)) {
  925. wl1271_error("configuration binary file version not supported, "
  926. "expected 0x%08x got 0x%08x",
  927. WL18XX_CONF_VERSION, conf_file->header.version);
  928. ret = -EINVAL;
  929. goto out;
  930. }
  931. memcpy(&wl->conf, &conf_file->core, sizeof(wl18xx_conf));
  932. memcpy(&priv->conf, &conf_file->priv, sizeof(priv->conf));
  933. goto out;
  934. out_fallback:
  935. wl1271_warning("falling back to default config");
  936. /* apply driver default configuration */
  937. memcpy(&wl->conf, &wl18xx_conf, sizeof(wl18xx_conf));
  938. /* apply default private configuration */
  939. memcpy(&priv->conf, &wl18xx_default_priv_conf, sizeof(priv->conf));
  940. /* For now we just fallback */
  941. return 0;
  942. out:
  943. release_firmware(fw);
  944. return ret;
  945. }
  946. static int wl18xx_plt_init(struct wl1271 *wl)
  947. {
  948. wl1271_write32(wl, WL18XX_SCR_PAD8, WL18XX_SCR_PAD8_PLT);
  949. return wl->ops->boot(wl);
  950. }
  951. static void wl18xx_get_mac(struct wl1271 *wl)
  952. {
  953. u32 mac1, mac2;
  954. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  955. mac1 = wl1271_read32(wl, WL18XX_REG_FUSE_BD_ADDR_1);
  956. mac2 = wl1271_read32(wl, WL18XX_REG_FUSE_BD_ADDR_2);
  957. /* these are the two parts of the BD_ADDR */
  958. wl->fuse_oui_addr = ((mac2 & 0xffff) << 8) +
  959. ((mac1 & 0xff000000) >> 24);
  960. wl->fuse_nic_addr = (mac1 & 0xffffff);
  961. wlcore_set_partition(wl, &wl->ptable[PART_DOWN]);
  962. }
  963. static int wl18xx_handle_static_data(struct wl1271 *wl,
  964. struct wl1271_static_data *static_data)
  965. {
  966. struct wl18xx_static_data_priv *static_data_priv =
  967. (struct wl18xx_static_data_priv *) static_data->priv;
  968. wl1271_info("PHY firmware version: %s", static_data_priv->phy_version);
  969. return 0;
  970. }
  971. static int wl18xx_get_spare_blocks(struct wl1271 *wl, bool is_gem)
  972. {
  973. struct wl18xx_priv *priv = wl->priv;
  974. /* If we have VIFs requiring extra spare, indulge them */
  975. if (priv->extra_spare_vif_count)
  976. return WL18XX_TX_HW_EXTRA_BLOCK_SPARE;
  977. return WL18XX_TX_HW_BLOCK_SPARE;
  978. }
  979. static int wl18xx_set_key(struct wl1271 *wl, enum set_key_cmd cmd,
  980. struct ieee80211_vif *vif,
  981. struct ieee80211_sta *sta,
  982. struct ieee80211_key_conf *key_conf)
  983. {
  984. struct wl18xx_priv *priv = wl->priv;
  985. bool change_spare = false;
  986. int ret;
  987. /*
  988. * when adding the first or removing the last GEM/TKIP interface,
  989. * we have to adjust the number of spare blocks.
  990. */
  991. change_spare = (key_conf->cipher == WL1271_CIPHER_SUITE_GEM ||
  992. key_conf->cipher == WLAN_CIPHER_SUITE_TKIP) &&
  993. ((priv->extra_spare_vif_count == 0 && cmd == SET_KEY) ||
  994. (priv->extra_spare_vif_count == 1 && cmd == DISABLE_KEY));
  995. /* no need to change spare - just regular set_key */
  996. if (!change_spare)
  997. return wlcore_set_key(wl, cmd, vif, sta, key_conf);
  998. /*
  999. * stop the queues and flush to ensure the next packets are
  1000. * in sync with FW spare block accounting
  1001. */
  1002. wlcore_stop_queues(wl, WLCORE_QUEUE_STOP_REASON_SPARE_BLK);
  1003. wl1271_tx_flush(wl);
  1004. ret = wlcore_set_key(wl, cmd, vif, sta, key_conf);
  1005. if (ret < 0)
  1006. goto out;
  1007. /* key is now set, change the spare blocks */
  1008. if (cmd == SET_KEY) {
  1009. ret = wl18xx_set_host_cfg_bitmap(wl,
  1010. WL18XX_TX_HW_EXTRA_BLOCK_SPARE);
  1011. if (ret < 0)
  1012. goto out;
  1013. priv->extra_spare_vif_count++;
  1014. } else {
  1015. ret = wl18xx_set_host_cfg_bitmap(wl,
  1016. WL18XX_TX_HW_BLOCK_SPARE);
  1017. if (ret < 0)
  1018. goto out;
  1019. priv->extra_spare_vif_count--;
  1020. }
  1021. out:
  1022. wlcore_wake_queues(wl, WLCORE_QUEUE_STOP_REASON_SPARE_BLK);
  1023. return ret;
  1024. }
  1025. static u32 wl18xx_pre_pkt_send(struct wl1271 *wl,
  1026. u32 buf_offset, u32 last_len)
  1027. {
  1028. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME) {
  1029. struct wl1271_tx_hw_descr *last_desc;
  1030. /* get the last TX HW descriptor written to the aggr buf */
  1031. last_desc = (struct wl1271_tx_hw_descr *)(wl->aggr_buf +
  1032. buf_offset - last_len);
  1033. /* the last frame is padded up to an SDIO block */
  1034. last_desc->wl18xx_mem.ctrl &= ~WL18XX_TX_CTRL_NOT_PADDED;
  1035. return ALIGN(buf_offset, WL12XX_BUS_BLOCK_SIZE);
  1036. }
  1037. /* no modifications */
  1038. return buf_offset;
  1039. }
  1040. static struct wlcore_ops wl18xx_ops = {
  1041. .identify_chip = wl18xx_identify_chip,
  1042. .boot = wl18xx_boot,
  1043. .plt_init = wl18xx_plt_init,
  1044. .trigger_cmd = wl18xx_trigger_cmd,
  1045. .ack_event = wl18xx_ack_event,
  1046. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  1047. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  1048. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  1049. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  1050. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  1051. .tx_immediate_compl = wl18xx_tx_immediate_completion,
  1052. .tx_delayed_compl = NULL,
  1053. .hw_init = wl18xx_hw_init,
  1054. .set_tx_desc_csum = wl18xx_set_tx_desc_csum,
  1055. .get_pg_ver = wl18xx_get_pg_ver,
  1056. .set_rx_csum = wl18xx_set_rx_csum,
  1057. .sta_get_ap_rate_mask = wl18xx_sta_get_ap_rate_mask,
  1058. .ap_get_mimo_wide_rate_mask = wl18xx_ap_get_mimo_wide_rate_mask,
  1059. .get_mac = wl18xx_get_mac,
  1060. .debugfs_init = wl18xx_debugfs_add_files,
  1061. .handle_static_data = wl18xx_handle_static_data,
  1062. .get_spare_blocks = wl18xx_get_spare_blocks,
  1063. .set_key = wl18xx_set_key,
  1064. .pre_pkt_send = wl18xx_pre_pkt_send,
  1065. };
  1066. /* HT cap appropriate for wide channels */
  1067. static struct ieee80211_sta_ht_cap wl18xx_siso40_ht_cap = {
  1068. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  1069. IEEE80211_HT_CAP_SUP_WIDTH_20_40 | IEEE80211_HT_CAP_DSSSCCK40,
  1070. .ht_supported = true,
  1071. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1072. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1073. .mcs = {
  1074. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1075. .rx_highest = cpu_to_le16(150),
  1076. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1077. },
  1078. };
  1079. /* HT cap appropriate for SISO 20 */
  1080. static struct ieee80211_sta_ht_cap wl18xx_siso20_ht_cap = {
  1081. .cap = IEEE80211_HT_CAP_SGI_20,
  1082. .ht_supported = true,
  1083. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1084. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1085. .mcs = {
  1086. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1087. .rx_highest = cpu_to_le16(72),
  1088. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1089. },
  1090. };
  1091. /* HT cap appropriate for MIMO rates in 20mhz channel */
  1092. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap_2ghz = {
  1093. .cap = IEEE80211_HT_CAP_SGI_20,
  1094. .ht_supported = true,
  1095. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1096. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1097. .mcs = {
  1098. .rx_mask = { 0xff, 0xff, 0, 0, 0, 0, 0, 0, 0, 0, },
  1099. .rx_highest = cpu_to_le16(144),
  1100. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1101. },
  1102. };
  1103. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap_5ghz = {
  1104. .cap = IEEE80211_HT_CAP_SGI_20,
  1105. .ht_supported = true,
  1106. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1107. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1108. .mcs = {
  1109. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1110. .rx_highest = cpu_to_le16(72),
  1111. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1112. },
  1113. };
  1114. static int __devinit wl18xx_probe(struct platform_device *pdev)
  1115. {
  1116. struct wl1271 *wl;
  1117. struct ieee80211_hw *hw;
  1118. struct wl18xx_priv *priv;
  1119. int ret;
  1120. hw = wlcore_alloc_hw(sizeof(*priv));
  1121. if (IS_ERR(hw)) {
  1122. wl1271_error("can't allocate hw");
  1123. ret = PTR_ERR(hw);
  1124. goto out;
  1125. }
  1126. wl = hw->priv;
  1127. priv = wl->priv;
  1128. wl->ops = &wl18xx_ops;
  1129. wl->ptable = wl18xx_ptable;
  1130. wl->rtable = wl18xx_rtable;
  1131. wl->num_tx_desc = 32;
  1132. wl->num_rx_desc = 16;
  1133. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  1134. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  1135. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  1136. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  1137. wl->stats.fw_stats_len = sizeof(struct wl18xx_acx_statistics);
  1138. wl->static_data_priv_len = sizeof(struct wl18xx_static_data_priv);
  1139. if (!strcmp(ht_mode_param, "wide")) {
  1140. memcpy(&wl->ht_cap[IEEE80211_BAND_2GHZ],
  1141. &wl18xx_siso40_ht_cap,
  1142. sizeof(wl18xx_siso40_ht_cap));
  1143. memcpy(&wl->ht_cap[IEEE80211_BAND_5GHZ],
  1144. &wl18xx_siso40_ht_cap,
  1145. sizeof(wl18xx_siso40_ht_cap));
  1146. } else if (!strcmp(ht_mode_param, "mimo")) {
  1147. memcpy(&wl->ht_cap[IEEE80211_BAND_2GHZ],
  1148. &wl18xx_mimo_ht_cap_2ghz,
  1149. sizeof(wl18xx_mimo_ht_cap_2ghz));
  1150. memcpy(&wl->ht_cap[IEEE80211_BAND_5GHZ],
  1151. &wl18xx_mimo_ht_cap_5ghz,
  1152. sizeof(wl18xx_mimo_ht_cap_5ghz));
  1153. } else if (!strcmp(ht_mode_param, "siso20")) {
  1154. memcpy(&wl->ht_cap[IEEE80211_BAND_2GHZ],
  1155. &wl18xx_siso20_ht_cap,
  1156. sizeof(wl18xx_siso20_ht_cap));
  1157. memcpy(&wl->ht_cap[IEEE80211_BAND_5GHZ],
  1158. &wl18xx_siso20_ht_cap,
  1159. sizeof(wl18xx_siso20_ht_cap));
  1160. } else {
  1161. wl1271_error("invalid ht_mode '%s'", ht_mode_param);
  1162. ret = -EINVAL;
  1163. goto out_free;
  1164. }
  1165. ret = wl18xx_conf_init(wl, &pdev->dev);
  1166. if (ret < 0)
  1167. goto out_free;
  1168. if (!strcmp(board_type_param, "fpga")) {
  1169. priv->conf.phy.board_type = BOARD_TYPE_FPGA_18XX;
  1170. } else if (!strcmp(board_type_param, "hdk")) {
  1171. priv->conf.phy.board_type = BOARD_TYPE_HDK_18XX;
  1172. /* HACK! Just for now we hardcode HDK to 0x06 */
  1173. priv->conf.phy.low_band_component_type = 0x06;
  1174. } else if (!strcmp(board_type_param, "dvp")) {
  1175. priv->conf.phy.board_type = BOARD_TYPE_DVP_18XX;
  1176. } else if (!strcmp(board_type_param, "evb")) {
  1177. priv->conf.phy.board_type = BOARD_TYPE_EVB_18XX;
  1178. } else if (!strcmp(board_type_param, "com8")) {
  1179. priv->conf.phy.board_type = BOARD_TYPE_COM8_18XX;
  1180. /* HACK! Just for now we hardcode COM8 to 0x06 */
  1181. priv->conf.phy.low_band_component_type = 0x06;
  1182. } else {
  1183. wl1271_error("invalid board type '%s'", board_type_param);
  1184. ret = -EINVAL;
  1185. goto out_free;
  1186. }
  1187. /* If the module param is set, update it in conf */
  1188. if (low_band_component_param != -1)
  1189. priv->conf.phy.low_band_component = low_band_component_param;
  1190. if (low_band_component_type_param != -1)
  1191. priv->conf.phy.low_band_component_type =
  1192. low_band_component_type_param;
  1193. if (high_band_component_param != -1)
  1194. priv->conf.phy.high_band_component = high_band_component_param;
  1195. if (high_band_component_type_param != -1)
  1196. priv->conf.phy.high_band_component_type =
  1197. high_band_component_type_param;
  1198. if (pwr_limit_reference_11_abg_param != -1)
  1199. priv->conf.phy.pwr_limit_reference_11_abg =
  1200. pwr_limit_reference_11_abg_param;
  1201. if (n_antennas_2_param != -1)
  1202. priv->conf.phy.number_of_assembled_ant2_4 = n_antennas_2_param;
  1203. if (n_antennas_5_param != -1)
  1204. priv->conf.phy.number_of_assembled_ant5 = n_antennas_5_param;
  1205. if (dc2dc_param != -1)
  1206. priv->conf.phy.external_pa_dc2dc = dc2dc_param;
  1207. if (!checksum_param) {
  1208. wl18xx_ops.set_rx_csum = NULL;
  1209. wl18xx_ops.init_vif = NULL;
  1210. }
  1211. wl->enable_11a = enable_11a_param;
  1212. return wlcore_probe(wl, pdev);
  1213. out_free:
  1214. wlcore_free_hw(wl);
  1215. out:
  1216. return ret;
  1217. }
  1218. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  1219. { "wl18xx", 0 },
  1220. { } /* Terminating Entry */
  1221. };
  1222. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  1223. static struct platform_driver wl18xx_driver = {
  1224. .probe = wl18xx_probe,
  1225. .remove = __devexit_p(wlcore_remove),
  1226. .id_table = wl18xx_id_table,
  1227. .driver = {
  1228. .name = "wl18xx_driver",
  1229. .owner = THIS_MODULE,
  1230. }
  1231. };
  1232. static int __init wl18xx_init(void)
  1233. {
  1234. return platform_driver_register(&wl18xx_driver);
  1235. }
  1236. module_init(wl18xx_init);
  1237. static void __exit wl18xx_exit(void)
  1238. {
  1239. platform_driver_unregister(&wl18xx_driver);
  1240. }
  1241. module_exit(wl18xx_exit);
  1242. module_param_named(ht_mode, ht_mode_param, charp, S_IRUSR);
  1243. MODULE_PARM_DESC(ht_mode, "Force HT mode: wide (default), mimo or siso20");
  1244. module_param_named(board_type, board_type_param, charp, S_IRUSR);
  1245. MODULE_PARM_DESC(board_type, "Board type: fpga, hdk (default), evb, com8 or "
  1246. "dvp");
  1247. module_param_named(checksum, checksum_param, bool, S_IRUSR);
  1248. MODULE_PARM_DESC(checksum, "Enable TCP checksum: boolean (defaults to false)");
  1249. module_param_named(enable_11a, enable_11a_param, bool, S_IRUSR);
  1250. MODULE_PARM_DESC(enable_11a, "Enable 11a (5GHz): boolean (defaults to true)");
  1251. module_param_named(dc2dc, dc2dc_param, int, S_IRUSR);
  1252. MODULE_PARM_DESC(dc2dc, "External DC2DC: u8 (defaults to 0)");
  1253. module_param_named(n_antennas_2, n_antennas_2_param, int, S_IRUSR);
  1254. MODULE_PARM_DESC(n_antennas_2,
  1255. "Number of installed 2.4GHz antennas: 1 (default) or 2");
  1256. module_param_named(n_antennas_5, n_antennas_5_param, int, S_IRUSR);
  1257. MODULE_PARM_DESC(n_antennas_5,
  1258. "Number of installed 5GHz antennas: 1 (default) or 2");
  1259. module_param_named(low_band_component, low_band_component_param, int,
  1260. S_IRUSR);
  1261. MODULE_PARM_DESC(low_band_component, "Low band component: u8 "
  1262. "(default is 0x01)");
  1263. module_param_named(low_band_component_type, low_band_component_type_param,
  1264. int, S_IRUSR);
  1265. MODULE_PARM_DESC(low_band_component_type, "Low band component type: u8 "
  1266. "(default is 0x05 or 0x06 depending on the board_type)");
  1267. module_param_named(high_band_component, high_band_component_param, int,
  1268. S_IRUSR);
  1269. MODULE_PARM_DESC(high_band_component, "High band component: u8, "
  1270. "(default is 0x01)");
  1271. module_param_named(high_band_component_type, high_band_component_type_param,
  1272. int, S_IRUSR);
  1273. MODULE_PARM_DESC(high_band_component_type, "High band component type: u8 "
  1274. "(default is 0x09)");
  1275. module_param_named(pwr_limit_reference_11_abg,
  1276. pwr_limit_reference_11_abg_param, int, S_IRUSR);
  1277. MODULE_PARM_DESC(pwr_limit_reference_11_abg, "Power limit reference: u8 "
  1278. "(default is 0xc8)");
  1279. MODULE_LICENSE("GPL v2");
  1280. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  1281. MODULE_FIRMWARE(WL18XX_FW_NAME);