ahci.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <scsi/scsi_host.h>
  44. #include <scsi/scsi_cmnd.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "ahci"
  47. #define DRV_VERSION "2.1"
  48. enum {
  49. AHCI_PCI_BAR = 5,
  50. AHCI_MAX_PORTS = 32,
  51. AHCI_MAX_SG = 168, /* hardware max is 64K */
  52. AHCI_DMA_BOUNDARY = 0xffffffff,
  53. AHCI_USE_CLUSTERING = 0,
  54. AHCI_MAX_CMDS = 32,
  55. AHCI_CMD_SZ = 32,
  56. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  57. AHCI_RX_FIS_SZ = 256,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_HDR_SZ = 0x80,
  60. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  61. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  62. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  63. AHCI_RX_FIS_SZ,
  64. AHCI_IRQ_ON_SG = (1 << 31),
  65. AHCI_CMD_ATAPI = (1 << 5),
  66. AHCI_CMD_WRITE = (1 << 6),
  67. AHCI_CMD_PREFETCH = (1 << 7),
  68. AHCI_CMD_RESET = (1 << 8),
  69. AHCI_CMD_CLR_BUSY = (1 << 10),
  70. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  71. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  72. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  73. board_ahci = 0,
  74. board_ahci_pi = 1,
  75. board_ahci_vt8251 = 2,
  76. board_ahci_ign_iferr = 3,
  77. board_ahci_sb600 = 4,
  78. /* global controller registers */
  79. HOST_CAP = 0x00, /* host capabilities */
  80. HOST_CTL = 0x04, /* global host control */
  81. HOST_IRQ_STAT = 0x08, /* interrupt status */
  82. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  83. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  84. /* HOST_CTL bits */
  85. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  86. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  87. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  88. /* HOST_CAP bits */
  89. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  90. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  91. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  92. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  93. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  94. /* registers for each SATA port */
  95. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  96. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  97. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  98. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  99. PORT_IRQ_STAT = 0x10, /* interrupt status */
  100. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  101. PORT_CMD = 0x18, /* port command */
  102. PORT_TFDATA = 0x20, /* taskfile data */
  103. PORT_SIG = 0x24, /* device TF signature */
  104. PORT_CMD_ISSUE = 0x38, /* command issue */
  105. PORT_SCR = 0x28, /* SATA phy register block */
  106. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  107. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  108. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  109. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  110. /* PORT_IRQ_{STAT,MASK} bits */
  111. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  112. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  113. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  114. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  115. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  116. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  117. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  118. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  119. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  120. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  121. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  122. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  123. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  124. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  125. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  126. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  127. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  128. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  129. PORT_IRQ_IF_ERR |
  130. PORT_IRQ_CONNECT |
  131. PORT_IRQ_PHYRDY |
  132. PORT_IRQ_UNK_FIS,
  133. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  134. PORT_IRQ_TF_ERR |
  135. PORT_IRQ_HBUS_DATA_ERR,
  136. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  137. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  138. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  139. /* PORT_CMD bits */
  140. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  141. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  142. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  143. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  144. PORT_CMD_CLO = (1 << 3), /* Command list override */
  145. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  146. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  147. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  148. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  149. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  150. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  151. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  152. /* ap->flags bits */
  153. AHCI_FLAG_NO_NCQ = (1 << 24),
  154. AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
  155. AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
  156. AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
  157. };
  158. struct ahci_cmd_hdr {
  159. u32 opts;
  160. u32 status;
  161. u32 tbl_addr;
  162. u32 tbl_addr_hi;
  163. u32 reserved[4];
  164. };
  165. struct ahci_sg {
  166. u32 addr;
  167. u32 addr_hi;
  168. u32 reserved;
  169. u32 flags_size;
  170. };
  171. struct ahci_host_priv {
  172. u32 cap; /* cap to use */
  173. u32 port_map; /* port map to use */
  174. u32 saved_cap; /* saved initial cap */
  175. u32 saved_port_map; /* saved initial port_map */
  176. };
  177. struct ahci_port_priv {
  178. struct ahci_cmd_hdr *cmd_slot;
  179. dma_addr_t cmd_slot_dma;
  180. void *cmd_tbl;
  181. dma_addr_t cmd_tbl_dma;
  182. void *rx_fis;
  183. dma_addr_t rx_fis_dma;
  184. /* for NCQ spurious interrupt analysis */
  185. unsigned int ncq_saw_d2h:1;
  186. unsigned int ncq_saw_dmas:1;
  187. unsigned int ncq_saw_sdb:1;
  188. };
  189. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  190. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  191. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  192. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  193. static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
  194. static void ahci_irq_clear(struct ata_port *ap);
  195. static int ahci_port_start(struct ata_port *ap);
  196. static void ahci_port_stop(struct ata_port *ap);
  197. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  198. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  199. static u8 ahci_check_status(struct ata_port *ap);
  200. static void ahci_freeze(struct ata_port *ap);
  201. static void ahci_thaw(struct ata_port *ap);
  202. static void ahci_error_handler(struct ata_port *ap);
  203. static void ahci_vt8251_error_handler(struct ata_port *ap);
  204. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  205. #ifdef CONFIG_PM
  206. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  207. static int ahci_port_resume(struct ata_port *ap);
  208. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  209. static int ahci_pci_device_resume(struct pci_dev *pdev);
  210. #endif
  211. static struct scsi_host_template ahci_sht = {
  212. .module = THIS_MODULE,
  213. .name = DRV_NAME,
  214. .ioctl = ata_scsi_ioctl,
  215. .queuecommand = ata_scsi_queuecmd,
  216. .change_queue_depth = ata_scsi_change_queue_depth,
  217. .can_queue = AHCI_MAX_CMDS - 1,
  218. .this_id = ATA_SHT_THIS_ID,
  219. .sg_tablesize = AHCI_MAX_SG,
  220. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  221. .emulated = ATA_SHT_EMULATED,
  222. .use_clustering = AHCI_USE_CLUSTERING,
  223. .proc_name = DRV_NAME,
  224. .dma_boundary = AHCI_DMA_BOUNDARY,
  225. .slave_configure = ata_scsi_slave_config,
  226. .slave_destroy = ata_scsi_slave_destroy,
  227. .bios_param = ata_std_bios_param,
  228. #ifdef CONFIG_PM
  229. .suspend = ata_scsi_device_suspend,
  230. .resume = ata_scsi_device_resume,
  231. #endif
  232. };
  233. static const struct ata_port_operations ahci_ops = {
  234. .port_disable = ata_port_disable,
  235. .check_status = ahci_check_status,
  236. .check_altstatus = ahci_check_status,
  237. .dev_select = ata_noop_dev_select,
  238. .tf_read = ahci_tf_read,
  239. .qc_prep = ahci_qc_prep,
  240. .qc_issue = ahci_qc_issue,
  241. .irq_handler = ahci_interrupt,
  242. .irq_clear = ahci_irq_clear,
  243. .irq_on = ata_dummy_irq_on,
  244. .irq_ack = ata_dummy_irq_ack,
  245. .scr_read = ahci_scr_read,
  246. .scr_write = ahci_scr_write,
  247. .freeze = ahci_freeze,
  248. .thaw = ahci_thaw,
  249. .error_handler = ahci_error_handler,
  250. .post_internal_cmd = ahci_post_internal_cmd,
  251. #ifdef CONFIG_PM
  252. .port_suspend = ahci_port_suspend,
  253. .port_resume = ahci_port_resume,
  254. #endif
  255. .port_start = ahci_port_start,
  256. .port_stop = ahci_port_stop,
  257. };
  258. static const struct ata_port_operations ahci_vt8251_ops = {
  259. .port_disable = ata_port_disable,
  260. .check_status = ahci_check_status,
  261. .check_altstatus = ahci_check_status,
  262. .dev_select = ata_noop_dev_select,
  263. .tf_read = ahci_tf_read,
  264. .qc_prep = ahci_qc_prep,
  265. .qc_issue = ahci_qc_issue,
  266. .irq_handler = ahci_interrupt,
  267. .irq_clear = ahci_irq_clear,
  268. .irq_on = ata_dummy_irq_on,
  269. .irq_ack = ata_dummy_irq_ack,
  270. .scr_read = ahci_scr_read,
  271. .scr_write = ahci_scr_write,
  272. .freeze = ahci_freeze,
  273. .thaw = ahci_thaw,
  274. .error_handler = ahci_vt8251_error_handler,
  275. .post_internal_cmd = ahci_post_internal_cmd,
  276. #ifdef CONFIG_PM
  277. .port_suspend = ahci_port_suspend,
  278. .port_resume = ahci_port_resume,
  279. #endif
  280. .port_start = ahci_port_start,
  281. .port_stop = ahci_port_stop,
  282. };
  283. static const struct ata_port_info ahci_port_info[] = {
  284. /* board_ahci */
  285. {
  286. .sht = &ahci_sht,
  287. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  288. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  289. ATA_FLAG_SKIP_D2H_BSY,
  290. .pio_mask = 0x1f, /* pio0-4 */
  291. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  292. .port_ops = &ahci_ops,
  293. },
  294. /* board_ahci_pi */
  295. {
  296. .sht = &ahci_sht,
  297. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  298. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  299. ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
  300. .pio_mask = 0x1f, /* pio0-4 */
  301. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  302. .port_ops = &ahci_ops,
  303. },
  304. /* board_ahci_vt8251 */
  305. {
  306. .sht = &ahci_sht,
  307. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  308. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  309. ATA_FLAG_SKIP_D2H_BSY |
  310. ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
  311. .pio_mask = 0x1f, /* pio0-4 */
  312. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  313. .port_ops = &ahci_vt8251_ops,
  314. },
  315. /* board_ahci_ign_iferr */
  316. {
  317. .sht = &ahci_sht,
  318. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  319. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  320. ATA_FLAG_SKIP_D2H_BSY |
  321. AHCI_FLAG_IGN_IRQ_IF_ERR,
  322. .pio_mask = 0x1f, /* pio0-4 */
  323. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  324. .port_ops = &ahci_ops,
  325. },
  326. /* board_ahci_sb600 */
  327. {
  328. .sht = &ahci_sht,
  329. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  330. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  331. ATA_FLAG_SKIP_D2H_BSY |
  332. AHCI_FLAG_IGN_SERR_INTERNAL,
  333. .pio_mask = 0x1f, /* pio0-4 */
  334. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  335. .port_ops = &ahci_ops,
  336. },
  337. };
  338. static const struct pci_device_id ahci_pci_tbl[] = {
  339. /* Intel */
  340. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  341. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  342. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  343. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  344. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  345. { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
  346. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  347. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  348. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  349. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  350. { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
  351. { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
  352. { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
  353. { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
  354. { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
  355. { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
  356. { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
  357. { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
  358. { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
  359. { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
  360. { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
  361. { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
  362. { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
  363. { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
  364. { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
  365. { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
  366. { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
  367. /* JMicron 360/1/3/5/6, match class to avoid IDE function */
  368. { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  369. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
  370. /* ATI */
  371. { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
  372. /* VIA */
  373. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  374. { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
  375. /* NVIDIA */
  376. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  377. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  378. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  379. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  380. { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
  381. { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
  382. { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
  383. { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
  384. { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
  385. { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
  386. { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
  387. { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
  388. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  389. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  390. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  391. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  392. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  393. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  394. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  395. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  396. /* SiS */
  397. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  398. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  399. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  400. /* Generic, PCI class code for AHCI */
  401. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  402. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
  403. { } /* terminate list */
  404. };
  405. static struct pci_driver ahci_pci_driver = {
  406. .name = DRV_NAME,
  407. .id_table = ahci_pci_tbl,
  408. .probe = ahci_init_one,
  409. .remove = ata_pci_remove_one,
  410. #ifdef CONFIG_PM
  411. .suspend = ahci_pci_device_suspend,
  412. .resume = ahci_pci_device_resume,
  413. #endif
  414. };
  415. static inline int ahci_nr_ports(u32 cap)
  416. {
  417. return (cap & 0x1f) + 1;
  418. }
  419. static inline void __iomem *ahci_port_base(void __iomem *base,
  420. unsigned int port)
  421. {
  422. return base + 0x100 + (port * 0x80);
  423. }
  424. /**
  425. * ahci_save_initial_config - Save and fixup initial config values
  426. * @probe_ent: probe_ent of target device
  427. *
  428. * Some registers containing configuration info might be setup by
  429. * BIOS and might be cleared on reset. This function saves the
  430. * initial values of those registers into @hpriv such that they
  431. * can be restored after controller reset.
  432. *
  433. * If inconsistent, config values are fixed up by this function.
  434. *
  435. * LOCKING:
  436. * None.
  437. */
  438. static void ahci_save_initial_config(struct ata_probe_ent *probe_ent)
  439. {
  440. struct ahci_host_priv *hpriv = probe_ent->private_data;
  441. void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
  442. u32 cap, port_map;
  443. int i;
  444. /* Values prefixed with saved_ are written back to host after
  445. * reset. Values without are used for driver operation.
  446. */
  447. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  448. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  449. /* fixup zero port_map */
  450. if (!port_map) {
  451. port_map = (1 << ahci_nr_ports(hpriv->cap)) - 1;
  452. dev_printk(KERN_WARNING, probe_ent->dev,
  453. "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
  454. /* write the fixed up value to the PI register */
  455. hpriv->saved_port_map = port_map;
  456. }
  457. /* cross check port_map and cap.n_ports */
  458. if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
  459. u32 tmp_port_map = port_map;
  460. int n_ports = ahci_nr_ports(cap);
  461. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  462. if (tmp_port_map & (1 << i)) {
  463. n_ports--;
  464. tmp_port_map &= ~(1 << i);
  465. }
  466. }
  467. /* Whine if inconsistent. No need to update cap.
  468. * port_map is used to determine number of ports.
  469. */
  470. if (n_ports || tmp_port_map)
  471. dev_printk(KERN_WARNING, probe_ent->dev,
  472. "nr_ports (%u) and implemented port map "
  473. "(0x%x) don't match\n",
  474. ahci_nr_ports(cap), port_map);
  475. } else {
  476. /* fabricate port_map from cap.nr_ports */
  477. port_map = (1 << ahci_nr_ports(cap)) - 1;
  478. }
  479. /* record values to use during operation */
  480. hpriv->cap = cap;
  481. hpriv->port_map = port_map;
  482. }
  483. /**
  484. * ahci_restore_initial_config - Restore initial config
  485. * @mmio: MMIO base for the host
  486. * @hpriv: host private data
  487. *
  488. * Restore initial config stored by ahci_save_initial_config().
  489. *
  490. * LOCKING:
  491. * None.
  492. */
  493. static void ahci_restore_initial_config(void __iomem *mmio,
  494. struct ahci_host_priv *hpriv)
  495. {
  496. writel(hpriv->saved_cap, mmio + HOST_CAP);
  497. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  498. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  499. }
  500. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  501. {
  502. unsigned int sc_reg;
  503. switch (sc_reg_in) {
  504. case SCR_STATUS: sc_reg = 0; break;
  505. case SCR_CONTROL: sc_reg = 1; break;
  506. case SCR_ERROR: sc_reg = 2; break;
  507. case SCR_ACTIVE: sc_reg = 3; break;
  508. default:
  509. return 0xffffffffU;
  510. }
  511. return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
  512. }
  513. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  514. u32 val)
  515. {
  516. unsigned int sc_reg;
  517. switch (sc_reg_in) {
  518. case SCR_STATUS: sc_reg = 0; break;
  519. case SCR_CONTROL: sc_reg = 1; break;
  520. case SCR_ERROR: sc_reg = 2; break;
  521. case SCR_ACTIVE: sc_reg = 3; break;
  522. default:
  523. return;
  524. }
  525. writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  526. }
  527. static void ahci_start_engine(void __iomem *port_mmio)
  528. {
  529. u32 tmp;
  530. /* start DMA */
  531. tmp = readl(port_mmio + PORT_CMD);
  532. tmp |= PORT_CMD_START;
  533. writel(tmp, port_mmio + PORT_CMD);
  534. readl(port_mmio + PORT_CMD); /* flush */
  535. }
  536. static int ahci_stop_engine(void __iomem *port_mmio)
  537. {
  538. u32 tmp;
  539. tmp = readl(port_mmio + PORT_CMD);
  540. /* check if the HBA is idle */
  541. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  542. return 0;
  543. /* setting HBA to idle */
  544. tmp &= ~PORT_CMD_START;
  545. writel(tmp, port_mmio + PORT_CMD);
  546. /* wait for engine to stop. This could be as long as 500 msec */
  547. tmp = ata_wait_register(port_mmio + PORT_CMD,
  548. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  549. if (tmp & PORT_CMD_LIST_ON)
  550. return -EIO;
  551. return 0;
  552. }
  553. static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
  554. dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
  555. {
  556. u32 tmp;
  557. /* set FIS registers */
  558. if (cap & HOST_CAP_64)
  559. writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  560. writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  561. if (cap & HOST_CAP_64)
  562. writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  563. writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  564. /* enable FIS reception */
  565. tmp = readl(port_mmio + PORT_CMD);
  566. tmp |= PORT_CMD_FIS_RX;
  567. writel(tmp, port_mmio + PORT_CMD);
  568. /* flush */
  569. readl(port_mmio + PORT_CMD);
  570. }
  571. static int ahci_stop_fis_rx(void __iomem *port_mmio)
  572. {
  573. u32 tmp;
  574. /* disable FIS reception */
  575. tmp = readl(port_mmio + PORT_CMD);
  576. tmp &= ~PORT_CMD_FIS_RX;
  577. writel(tmp, port_mmio + PORT_CMD);
  578. /* wait for completion, spec says 500ms, give it 1000 */
  579. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  580. PORT_CMD_FIS_ON, 10, 1000);
  581. if (tmp & PORT_CMD_FIS_ON)
  582. return -EBUSY;
  583. return 0;
  584. }
  585. static void ahci_power_up(void __iomem *port_mmio, u32 cap)
  586. {
  587. u32 cmd;
  588. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  589. /* spin up device */
  590. if (cap & HOST_CAP_SSS) {
  591. cmd |= PORT_CMD_SPIN_UP;
  592. writel(cmd, port_mmio + PORT_CMD);
  593. }
  594. /* wake up link */
  595. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  596. }
  597. #ifdef CONFIG_PM
  598. static void ahci_power_down(void __iomem *port_mmio, u32 cap)
  599. {
  600. u32 cmd, scontrol;
  601. if (!(cap & HOST_CAP_SSS))
  602. return;
  603. /* put device into listen mode, first set PxSCTL.DET to 0 */
  604. scontrol = readl(port_mmio + PORT_SCR_CTL);
  605. scontrol &= ~0xf;
  606. writel(scontrol, port_mmio + PORT_SCR_CTL);
  607. /* then set PxCMD.SUD to 0 */
  608. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  609. cmd &= ~PORT_CMD_SPIN_UP;
  610. writel(cmd, port_mmio + PORT_CMD);
  611. }
  612. #endif
  613. static void ahci_init_port(void __iomem *port_mmio, u32 cap,
  614. dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
  615. {
  616. /* enable FIS reception */
  617. ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
  618. /* enable DMA */
  619. ahci_start_engine(port_mmio);
  620. }
  621. static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
  622. {
  623. int rc;
  624. /* disable DMA */
  625. rc = ahci_stop_engine(port_mmio);
  626. if (rc) {
  627. *emsg = "failed to stop engine";
  628. return rc;
  629. }
  630. /* disable FIS reception */
  631. rc = ahci_stop_fis_rx(port_mmio);
  632. if (rc) {
  633. *emsg = "failed stop FIS RX";
  634. return rc;
  635. }
  636. return 0;
  637. }
  638. static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev,
  639. struct ahci_host_priv *hpriv)
  640. {
  641. u32 tmp;
  642. /* global controller reset */
  643. tmp = readl(mmio + HOST_CTL);
  644. if ((tmp & HOST_RESET) == 0) {
  645. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  646. readl(mmio + HOST_CTL); /* flush */
  647. }
  648. /* reset must complete within 1 second, or
  649. * the hardware should be considered fried.
  650. */
  651. ssleep(1);
  652. tmp = readl(mmio + HOST_CTL);
  653. if (tmp & HOST_RESET) {
  654. dev_printk(KERN_ERR, &pdev->dev,
  655. "controller reset failed (0x%x)\n", tmp);
  656. return -EIO;
  657. }
  658. /* turn on AHCI mode */
  659. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  660. (void) readl(mmio + HOST_CTL); /* flush */
  661. /* some registers might be cleared on reset. restore initial values */
  662. ahci_restore_initial_config(mmio, hpriv);
  663. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  664. u16 tmp16;
  665. /* configure PCS */
  666. pci_read_config_word(pdev, 0x92, &tmp16);
  667. tmp16 |= 0xf;
  668. pci_write_config_word(pdev, 0x92, tmp16);
  669. }
  670. return 0;
  671. }
  672. static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
  673. int n_ports, unsigned int port_flags,
  674. struct ahci_host_priv *hpriv)
  675. {
  676. int i, rc;
  677. u32 tmp;
  678. for (i = 0; i < n_ports; i++) {
  679. void __iomem *port_mmio = ahci_port_base(mmio, i);
  680. const char *emsg = NULL;
  681. if ((port_flags & AHCI_FLAG_HONOR_PI) &&
  682. !(hpriv->port_map & (1 << i)))
  683. continue;
  684. /* make sure port is not active */
  685. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  686. if (rc)
  687. dev_printk(KERN_WARNING, &pdev->dev,
  688. "%s (%d)\n", emsg, rc);
  689. /* clear SError */
  690. tmp = readl(port_mmio + PORT_SCR_ERR);
  691. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  692. writel(tmp, port_mmio + PORT_SCR_ERR);
  693. /* clear port IRQ */
  694. tmp = readl(port_mmio + PORT_IRQ_STAT);
  695. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  696. if (tmp)
  697. writel(tmp, port_mmio + PORT_IRQ_STAT);
  698. writel(1 << i, mmio + HOST_IRQ_STAT);
  699. }
  700. tmp = readl(mmio + HOST_CTL);
  701. VPRINTK("HOST_CTL 0x%x\n", tmp);
  702. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  703. tmp = readl(mmio + HOST_CTL);
  704. VPRINTK("HOST_CTL 0x%x\n", tmp);
  705. }
  706. static unsigned int ahci_dev_classify(struct ata_port *ap)
  707. {
  708. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  709. struct ata_taskfile tf;
  710. u32 tmp;
  711. tmp = readl(port_mmio + PORT_SIG);
  712. tf.lbah = (tmp >> 24) & 0xff;
  713. tf.lbam = (tmp >> 16) & 0xff;
  714. tf.lbal = (tmp >> 8) & 0xff;
  715. tf.nsect = (tmp) & 0xff;
  716. return ata_dev_classify(&tf);
  717. }
  718. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  719. u32 opts)
  720. {
  721. dma_addr_t cmd_tbl_dma;
  722. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  723. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  724. pp->cmd_slot[tag].status = 0;
  725. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  726. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  727. }
  728. static int ahci_clo(struct ata_port *ap)
  729. {
  730. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  731. struct ahci_host_priv *hpriv = ap->host->private_data;
  732. u32 tmp;
  733. if (!(hpriv->cap & HOST_CAP_CLO))
  734. return -EOPNOTSUPP;
  735. tmp = readl(port_mmio + PORT_CMD);
  736. tmp |= PORT_CMD_CLO;
  737. writel(tmp, port_mmio + PORT_CMD);
  738. tmp = ata_wait_register(port_mmio + PORT_CMD,
  739. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  740. if (tmp & PORT_CMD_CLO)
  741. return -EIO;
  742. return 0;
  743. }
  744. static int ahci_softreset(struct ata_port *ap, unsigned int *class)
  745. {
  746. struct ahci_port_priv *pp = ap->private_data;
  747. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  748. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  749. const u32 cmd_fis_len = 5; /* five dwords */
  750. const char *reason = NULL;
  751. struct ata_taskfile tf;
  752. u32 tmp;
  753. u8 *fis;
  754. int rc;
  755. DPRINTK("ENTER\n");
  756. if (ata_port_offline(ap)) {
  757. DPRINTK("PHY reports no device\n");
  758. *class = ATA_DEV_NONE;
  759. return 0;
  760. }
  761. /* prepare for SRST (AHCI-1.1 10.4.1) */
  762. rc = ahci_stop_engine(port_mmio);
  763. if (rc) {
  764. reason = "failed to stop engine";
  765. goto fail_restart;
  766. }
  767. /* check BUSY/DRQ, perform Command List Override if necessary */
  768. if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
  769. rc = ahci_clo(ap);
  770. if (rc == -EOPNOTSUPP) {
  771. reason = "port busy but CLO unavailable";
  772. goto fail_restart;
  773. } else if (rc) {
  774. reason = "port busy but CLO failed";
  775. goto fail_restart;
  776. }
  777. }
  778. /* restart engine */
  779. ahci_start_engine(port_mmio);
  780. ata_tf_init(ap->device, &tf);
  781. fis = pp->cmd_tbl;
  782. /* issue the first D2H Register FIS */
  783. ahci_fill_cmd_slot(pp, 0,
  784. cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  785. tf.ctl |= ATA_SRST;
  786. ata_tf_to_fis(&tf, fis, 0);
  787. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  788. writel(1, port_mmio + PORT_CMD_ISSUE);
  789. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
  790. if (tmp & 0x1) {
  791. rc = -EIO;
  792. reason = "1st FIS failed";
  793. goto fail;
  794. }
  795. /* spec says at least 5us, but be generous and sleep for 1ms */
  796. msleep(1);
  797. /* issue the second D2H Register FIS */
  798. ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
  799. tf.ctl &= ~ATA_SRST;
  800. ata_tf_to_fis(&tf, fis, 0);
  801. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  802. writel(1, port_mmio + PORT_CMD_ISSUE);
  803. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  804. /* spec mandates ">= 2ms" before checking status.
  805. * We wait 150ms, because that was the magic delay used for
  806. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  807. * between when the ATA command register is written, and then
  808. * status is checked. Because waiting for "a while" before
  809. * checking status is fine, post SRST, we perform this magic
  810. * delay here as well.
  811. */
  812. msleep(150);
  813. *class = ATA_DEV_NONE;
  814. if (ata_port_online(ap)) {
  815. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  816. rc = -EIO;
  817. reason = "device not ready";
  818. goto fail;
  819. }
  820. *class = ahci_dev_classify(ap);
  821. }
  822. DPRINTK("EXIT, class=%u\n", *class);
  823. return 0;
  824. fail_restart:
  825. ahci_start_engine(port_mmio);
  826. fail:
  827. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  828. return rc;
  829. }
  830. static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
  831. {
  832. struct ahci_port_priv *pp = ap->private_data;
  833. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  834. struct ata_taskfile tf;
  835. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  836. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  837. int rc;
  838. DPRINTK("ENTER\n");
  839. ahci_stop_engine(port_mmio);
  840. /* clear D2H reception area to properly wait for D2H FIS */
  841. ata_tf_init(ap->device, &tf);
  842. tf.command = 0x80;
  843. ata_tf_to_fis(&tf, d2h_fis, 0);
  844. rc = sata_std_hardreset(ap, class);
  845. ahci_start_engine(port_mmio);
  846. if (rc == 0 && ata_port_online(ap))
  847. *class = ahci_dev_classify(ap);
  848. if (*class == ATA_DEV_UNKNOWN)
  849. *class = ATA_DEV_NONE;
  850. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  851. return rc;
  852. }
  853. static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
  854. {
  855. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  856. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  857. int rc;
  858. DPRINTK("ENTER\n");
  859. ahci_stop_engine(port_mmio);
  860. rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
  861. /* vt8251 needs SError cleared for the port to operate */
  862. ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
  863. ahci_start_engine(port_mmio);
  864. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  865. /* vt8251 doesn't clear BSY on signature FIS reception,
  866. * request follow-up softreset.
  867. */
  868. return rc ?: -EAGAIN;
  869. }
  870. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  871. {
  872. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  873. u32 new_tmp, tmp;
  874. ata_std_postreset(ap, class);
  875. /* Make sure port's ATAPI bit is set appropriately */
  876. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  877. if (*class == ATA_DEV_ATAPI)
  878. new_tmp |= PORT_CMD_ATAPI;
  879. else
  880. new_tmp &= ~PORT_CMD_ATAPI;
  881. if (new_tmp != tmp) {
  882. writel(new_tmp, port_mmio + PORT_CMD);
  883. readl(port_mmio + PORT_CMD); /* flush */
  884. }
  885. }
  886. static u8 ahci_check_status(struct ata_port *ap)
  887. {
  888. void __iomem *mmio = ap->ioaddr.cmd_addr;
  889. return readl(mmio + PORT_TFDATA) & 0xFF;
  890. }
  891. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  892. {
  893. struct ahci_port_priv *pp = ap->private_data;
  894. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  895. ata_tf_from_fis(d2h_fis, tf);
  896. }
  897. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  898. {
  899. struct scatterlist *sg;
  900. struct ahci_sg *ahci_sg;
  901. unsigned int n_sg = 0;
  902. VPRINTK("ENTER\n");
  903. /*
  904. * Next, the S/G list.
  905. */
  906. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  907. ata_for_each_sg(sg, qc) {
  908. dma_addr_t addr = sg_dma_address(sg);
  909. u32 sg_len = sg_dma_len(sg);
  910. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  911. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  912. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  913. ahci_sg++;
  914. n_sg++;
  915. }
  916. return n_sg;
  917. }
  918. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  919. {
  920. struct ata_port *ap = qc->ap;
  921. struct ahci_port_priv *pp = ap->private_data;
  922. int is_atapi = is_atapi_taskfile(&qc->tf);
  923. void *cmd_tbl;
  924. u32 opts;
  925. const u32 cmd_fis_len = 5; /* five dwords */
  926. unsigned int n_elem;
  927. /*
  928. * Fill in command table information. First, the header,
  929. * a SATA Register - Host to Device command FIS.
  930. */
  931. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  932. ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
  933. if (is_atapi) {
  934. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  935. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  936. }
  937. n_elem = 0;
  938. if (qc->flags & ATA_QCFLAG_DMAMAP)
  939. n_elem = ahci_fill_sg(qc, cmd_tbl);
  940. /*
  941. * Fill in command slot information.
  942. */
  943. opts = cmd_fis_len | n_elem << 16;
  944. if (qc->tf.flags & ATA_TFLAG_WRITE)
  945. opts |= AHCI_CMD_WRITE;
  946. if (is_atapi)
  947. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  948. ahci_fill_cmd_slot(pp, qc->tag, opts);
  949. }
  950. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  951. {
  952. struct ahci_port_priv *pp = ap->private_data;
  953. struct ata_eh_info *ehi = &ap->eh_info;
  954. unsigned int err_mask = 0, action = 0;
  955. struct ata_queued_cmd *qc;
  956. u32 serror;
  957. ata_ehi_clear_desc(ehi);
  958. /* AHCI needs SError cleared; otherwise, it might lock up */
  959. serror = ahci_scr_read(ap, SCR_ERROR);
  960. ahci_scr_write(ap, SCR_ERROR, serror);
  961. /* analyze @irq_stat */
  962. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  963. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  964. if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
  965. irq_stat &= ~PORT_IRQ_IF_ERR;
  966. if (irq_stat & PORT_IRQ_TF_ERR) {
  967. err_mask |= AC_ERR_DEV;
  968. if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
  969. serror &= ~SERR_INTERNAL;
  970. }
  971. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  972. err_mask |= AC_ERR_HOST_BUS;
  973. action |= ATA_EH_SOFTRESET;
  974. }
  975. if (irq_stat & PORT_IRQ_IF_ERR) {
  976. err_mask |= AC_ERR_ATA_BUS;
  977. action |= ATA_EH_SOFTRESET;
  978. ata_ehi_push_desc(ehi, ", interface fatal error");
  979. }
  980. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  981. ata_ehi_hotplugged(ehi);
  982. ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
  983. "connection status changed" : "PHY RDY changed");
  984. }
  985. if (irq_stat & PORT_IRQ_UNK_FIS) {
  986. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  987. err_mask |= AC_ERR_HSM;
  988. action |= ATA_EH_SOFTRESET;
  989. ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
  990. unk[0], unk[1], unk[2], unk[3]);
  991. }
  992. /* okay, let's hand over to EH */
  993. ehi->serror |= serror;
  994. ehi->action |= action;
  995. qc = ata_qc_from_tag(ap, ap->active_tag);
  996. if (qc)
  997. qc->err_mask |= err_mask;
  998. else
  999. ehi->err_mask |= err_mask;
  1000. if (irq_stat & PORT_IRQ_FREEZE)
  1001. ata_port_freeze(ap);
  1002. else
  1003. ata_port_abort(ap);
  1004. }
  1005. static void ahci_host_intr(struct ata_port *ap)
  1006. {
  1007. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1008. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1009. struct ata_eh_info *ehi = &ap->eh_info;
  1010. struct ahci_port_priv *pp = ap->private_data;
  1011. u32 status, qc_active;
  1012. int rc, known_irq = 0;
  1013. status = readl(port_mmio + PORT_IRQ_STAT);
  1014. writel(status, port_mmio + PORT_IRQ_STAT);
  1015. if (unlikely(status & PORT_IRQ_ERROR)) {
  1016. ahci_error_intr(ap, status);
  1017. return;
  1018. }
  1019. if (ap->sactive)
  1020. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1021. else
  1022. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1023. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  1024. if (rc > 0)
  1025. return;
  1026. if (rc < 0) {
  1027. ehi->err_mask |= AC_ERR_HSM;
  1028. ehi->action |= ATA_EH_SOFTRESET;
  1029. ata_port_freeze(ap);
  1030. return;
  1031. }
  1032. /* hmmm... a spurious interupt */
  1033. /* if !NCQ, ignore. No modern ATA device has broken HSM
  1034. * implementation for non-NCQ commands.
  1035. */
  1036. if (!ap->sactive)
  1037. return;
  1038. if (status & PORT_IRQ_D2H_REG_FIS) {
  1039. if (!pp->ncq_saw_d2h)
  1040. ata_port_printk(ap, KERN_INFO,
  1041. "D2H reg with I during NCQ, "
  1042. "this message won't be printed again\n");
  1043. pp->ncq_saw_d2h = 1;
  1044. known_irq = 1;
  1045. }
  1046. if (status & PORT_IRQ_DMAS_FIS) {
  1047. if (!pp->ncq_saw_dmas)
  1048. ata_port_printk(ap, KERN_INFO,
  1049. "DMAS FIS during NCQ, "
  1050. "this message won't be printed again\n");
  1051. pp->ncq_saw_dmas = 1;
  1052. known_irq = 1;
  1053. }
  1054. if (status & PORT_IRQ_SDB_FIS) {
  1055. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1056. if (le32_to_cpu(f[1])) {
  1057. /* SDB FIS containing spurious completions
  1058. * might be dangerous, whine and fail commands
  1059. * with HSM violation. EH will turn off NCQ
  1060. * after several such failures.
  1061. */
  1062. ata_ehi_push_desc(ehi,
  1063. "spurious completions during NCQ "
  1064. "issue=0x%x SAct=0x%x FIS=%08x:%08x",
  1065. readl(port_mmio + PORT_CMD_ISSUE),
  1066. readl(port_mmio + PORT_SCR_ACT),
  1067. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1068. ehi->err_mask |= AC_ERR_HSM;
  1069. ehi->action |= ATA_EH_SOFTRESET;
  1070. ata_port_freeze(ap);
  1071. } else {
  1072. if (!pp->ncq_saw_sdb)
  1073. ata_port_printk(ap, KERN_INFO,
  1074. "spurious SDB FIS %08x:%08x during NCQ, "
  1075. "this message won't be printed again\n",
  1076. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1077. pp->ncq_saw_sdb = 1;
  1078. }
  1079. known_irq = 1;
  1080. }
  1081. if (!known_irq)
  1082. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  1083. "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
  1084. status, ap->active_tag, ap->sactive);
  1085. }
  1086. static void ahci_irq_clear(struct ata_port *ap)
  1087. {
  1088. /* TODO */
  1089. }
  1090. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  1091. {
  1092. struct ata_host *host = dev_instance;
  1093. struct ahci_host_priv *hpriv;
  1094. unsigned int i, handled = 0;
  1095. void __iomem *mmio;
  1096. u32 irq_stat, irq_ack = 0;
  1097. VPRINTK("ENTER\n");
  1098. hpriv = host->private_data;
  1099. mmio = host->iomap[AHCI_PCI_BAR];
  1100. /* sigh. 0xffffffff is a valid return from h/w */
  1101. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1102. irq_stat &= hpriv->port_map;
  1103. if (!irq_stat)
  1104. return IRQ_NONE;
  1105. spin_lock(&host->lock);
  1106. for (i = 0; i < host->n_ports; i++) {
  1107. struct ata_port *ap;
  1108. if (!(irq_stat & (1 << i)))
  1109. continue;
  1110. ap = host->ports[i];
  1111. if (ap) {
  1112. ahci_host_intr(ap);
  1113. VPRINTK("port %u\n", i);
  1114. } else {
  1115. VPRINTK("port %u (no irq)\n", i);
  1116. if (ata_ratelimit())
  1117. dev_printk(KERN_WARNING, host->dev,
  1118. "interrupt on disabled port %u\n", i);
  1119. }
  1120. irq_ack |= (1 << i);
  1121. }
  1122. if (irq_ack) {
  1123. writel(irq_ack, mmio + HOST_IRQ_STAT);
  1124. handled = 1;
  1125. }
  1126. spin_unlock(&host->lock);
  1127. VPRINTK("EXIT\n");
  1128. return IRQ_RETVAL(handled);
  1129. }
  1130. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1131. {
  1132. struct ata_port *ap = qc->ap;
  1133. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1134. if (qc->tf.protocol == ATA_PROT_NCQ)
  1135. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1136. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1137. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1138. return 0;
  1139. }
  1140. static void ahci_freeze(struct ata_port *ap)
  1141. {
  1142. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1143. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1144. /* turn IRQ off */
  1145. writel(0, port_mmio + PORT_IRQ_MASK);
  1146. }
  1147. static void ahci_thaw(struct ata_port *ap)
  1148. {
  1149. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1150. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1151. u32 tmp;
  1152. /* clear IRQ */
  1153. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1154. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1155. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1156. /* turn IRQ back on */
  1157. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  1158. }
  1159. static void ahci_error_handler(struct ata_port *ap)
  1160. {
  1161. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1162. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1163. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1164. /* restart engine */
  1165. ahci_stop_engine(port_mmio);
  1166. ahci_start_engine(port_mmio);
  1167. }
  1168. /* perform recovery */
  1169. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
  1170. ahci_postreset);
  1171. }
  1172. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1173. {
  1174. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1175. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1176. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1177. /* restart engine */
  1178. ahci_stop_engine(port_mmio);
  1179. ahci_start_engine(port_mmio);
  1180. }
  1181. /* perform recovery */
  1182. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1183. ahci_postreset);
  1184. }
  1185. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1186. {
  1187. struct ata_port *ap = qc->ap;
  1188. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1189. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1190. if (qc->flags & ATA_QCFLAG_FAILED) {
  1191. /* make DMA engine forget about the failed command */
  1192. ahci_stop_engine(port_mmio);
  1193. ahci_start_engine(port_mmio);
  1194. }
  1195. }
  1196. #ifdef CONFIG_PM
  1197. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1198. {
  1199. struct ahci_host_priv *hpriv = ap->host->private_data;
  1200. struct ahci_port_priv *pp = ap->private_data;
  1201. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1202. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1203. const char *emsg = NULL;
  1204. int rc;
  1205. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  1206. if (rc == 0)
  1207. ahci_power_down(port_mmio, hpriv->cap);
  1208. else {
  1209. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1210. ahci_init_port(port_mmio, hpriv->cap,
  1211. pp->cmd_slot_dma, pp->rx_fis_dma);
  1212. }
  1213. return rc;
  1214. }
  1215. static int ahci_port_resume(struct ata_port *ap)
  1216. {
  1217. struct ahci_port_priv *pp = ap->private_data;
  1218. struct ahci_host_priv *hpriv = ap->host->private_data;
  1219. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1220. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1221. ahci_power_up(port_mmio, hpriv->cap);
  1222. ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
  1223. return 0;
  1224. }
  1225. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1226. {
  1227. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1228. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1229. u32 ctl;
  1230. if (mesg.event == PM_EVENT_SUSPEND) {
  1231. /* AHCI spec rev1.1 section 8.3.3:
  1232. * Software must disable interrupts prior to requesting a
  1233. * transition of the HBA to D3 state.
  1234. */
  1235. ctl = readl(mmio + HOST_CTL);
  1236. ctl &= ~HOST_IRQ_EN;
  1237. writel(ctl, mmio + HOST_CTL);
  1238. readl(mmio + HOST_CTL); /* flush */
  1239. }
  1240. return ata_pci_device_suspend(pdev, mesg);
  1241. }
  1242. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1243. {
  1244. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1245. struct ahci_host_priv *hpriv = host->private_data;
  1246. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1247. int rc;
  1248. rc = ata_pci_device_do_resume(pdev);
  1249. if (rc)
  1250. return rc;
  1251. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1252. rc = ahci_reset_controller(mmio, pdev, hpriv);
  1253. if (rc)
  1254. return rc;
  1255. ahci_init_controller(mmio, pdev, host->n_ports,
  1256. host->ports[0]->flags, hpriv);
  1257. }
  1258. ata_host_resume(host);
  1259. return 0;
  1260. }
  1261. #endif
  1262. static int ahci_port_start(struct ata_port *ap)
  1263. {
  1264. struct device *dev = ap->host->dev;
  1265. struct ahci_host_priv *hpriv = ap->host->private_data;
  1266. struct ahci_port_priv *pp;
  1267. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1268. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1269. void *mem;
  1270. dma_addr_t mem_dma;
  1271. int rc;
  1272. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1273. if (!pp)
  1274. return -ENOMEM;
  1275. rc = ata_pad_alloc(ap, dev);
  1276. if (rc)
  1277. return rc;
  1278. mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
  1279. GFP_KERNEL);
  1280. if (!mem)
  1281. return -ENOMEM;
  1282. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1283. /*
  1284. * First item in chunk of DMA memory: 32-slot command table,
  1285. * 32 bytes each in size
  1286. */
  1287. pp->cmd_slot = mem;
  1288. pp->cmd_slot_dma = mem_dma;
  1289. mem += AHCI_CMD_SLOT_SZ;
  1290. mem_dma += AHCI_CMD_SLOT_SZ;
  1291. /*
  1292. * Second item: Received-FIS area
  1293. */
  1294. pp->rx_fis = mem;
  1295. pp->rx_fis_dma = mem_dma;
  1296. mem += AHCI_RX_FIS_SZ;
  1297. mem_dma += AHCI_RX_FIS_SZ;
  1298. /*
  1299. * Third item: data area for storing a single command
  1300. * and its scatter-gather table
  1301. */
  1302. pp->cmd_tbl = mem;
  1303. pp->cmd_tbl_dma = mem_dma;
  1304. ap->private_data = pp;
  1305. /* power up port */
  1306. ahci_power_up(port_mmio, hpriv->cap);
  1307. /* initialize port */
  1308. ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
  1309. return 0;
  1310. }
  1311. static void ahci_port_stop(struct ata_port *ap)
  1312. {
  1313. struct ahci_host_priv *hpriv = ap->host->private_data;
  1314. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1315. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1316. const char *emsg = NULL;
  1317. int rc;
  1318. /* de-initialize port */
  1319. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  1320. if (rc)
  1321. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1322. }
  1323. static void ahci_setup_port(struct ata_ioports *port, void __iomem *base,
  1324. unsigned int port_idx)
  1325. {
  1326. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  1327. base = ahci_port_base(base, port_idx);
  1328. VPRINTK("base now==0x%lx\n", base);
  1329. port->cmd_addr = base;
  1330. port->scr_addr = base + PORT_SCR;
  1331. VPRINTK("EXIT\n");
  1332. }
  1333. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  1334. {
  1335. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1336. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1337. void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
  1338. unsigned int i, using_dac;
  1339. int rc;
  1340. rc = ahci_reset_controller(mmio, pdev, hpriv);
  1341. if (rc)
  1342. return rc;
  1343. probe_ent->n_ports = fls(hpriv->port_map);
  1344. probe_ent->dummy_port_mask = ~hpriv->port_map;
  1345. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  1346. hpriv->cap, hpriv->port_map, probe_ent->n_ports);
  1347. using_dac = hpriv->cap & HOST_CAP_64;
  1348. if (using_dac &&
  1349. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1350. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1351. if (rc) {
  1352. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1353. if (rc) {
  1354. dev_printk(KERN_ERR, &pdev->dev,
  1355. "64-bit DMA enable failed\n");
  1356. return rc;
  1357. }
  1358. }
  1359. } else {
  1360. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1361. if (rc) {
  1362. dev_printk(KERN_ERR, &pdev->dev,
  1363. "32-bit DMA enable failed\n");
  1364. return rc;
  1365. }
  1366. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1367. if (rc) {
  1368. dev_printk(KERN_ERR, &pdev->dev,
  1369. "32-bit consistent DMA enable failed\n");
  1370. return rc;
  1371. }
  1372. }
  1373. for (i = 0; i < probe_ent->n_ports; i++)
  1374. ahci_setup_port(&probe_ent->port[i], mmio, i);
  1375. ahci_init_controller(mmio, pdev, probe_ent->n_ports,
  1376. probe_ent->port_flags, hpriv);
  1377. pci_set_master(pdev);
  1378. return 0;
  1379. }
  1380. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  1381. {
  1382. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1383. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1384. void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
  1385. u32 vers, cap, impl, speed;
  1386. const char *speed_s;
  1387. u16 cc;
  1388. const char *scc_s;
  1389. vers = readl(mmio + HOST_VERSION);
  1390. cap = hpriv->cap;
  1391. impl = hpriv->port_map;
  1392. speed = (cap >> 20) & 0xf;
  1393. if (speed == 1)
  1394. speed_s = "1.5";
  1395. else if (speed == 2)
  1396. speed_s = "3";
  1397. else
  1398. speed_s = "?";
  1399. pci_read_config_word(pdev, 0x0a, &cc);
  1400. if (cc == PCI_CLASS_STORAGE_IDE)
  1401. scc_s = "IDE";
  1402. else if (cc == PCI_CLASS_STORAGE_SATA)
  1403. scc_s = "SATA";
  1404. else if (cc == PCI_CLASS_STORAGE_RAID)
  1405. scc_s = "RAID";
  1406. else
  1407. scc_s = "unknown";
  1408. dev_printk(KERN_INFO, &pdev->dev,
  1409. "AHCI %02x%02x.%02x%02x "
  1410. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1411. ,
  1412. (vers >> 24) & 0xff,
  1413. (vers >> 16) & 0xff,
  1414. (vers >> 8) & 0xff,
  1415. vers & 0xff,
  1416. ((cap >> 8) & 0x1f) + 1,
  1417. (cap & 0x1f) + 1,
  1418. speed_s,
  1419. impl,
  1420. scc_s);
  1421. dev_printk(KERN_INFO, &pdev->dev,
  1422. "flags: "
  1423. "%s%s%s%s%s%s"
  1424. "%s%s%s%s%s%s%s\n"
  1425. ,
  1426. cap & (1 << 31) ? "64bit " : "",
  1427. cap & (1 << 30) ? "ncq " : "",
  1428. cap & (1 << 28) ? "ilck " : "",
  1429. cap & (1 << 27) ? "stag " : "",
  1430. cap & (1 << 26) ? "pm " : "",
  1431. cap & (1 << 25) ? "led " : "",
  1432. cap & (1 << 24) ? "clo " : "",
  1433. cap & (1 << 19) ? "nz " : "",
  1434. cap & (1 << 18) ? "only " : "",
  1435. cap & (1 << 17) ? "pmp " : "",
  1436. cap & (1 << 15) ? "pio " : "",
  1437. cap & (1 << 14) ? "slum " : "",
  1438. cap & (1 << 13) ? "part " : ""
  1439. );
  1440. }
  1441. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1442. {
  1443. static int printed_version;
  1444. unsigned int board_idx = (unsigned int) ent->driver_data;
  1445. struct device *dev = &pdev->dev;
  1446. struct ata_probe_ent *probe_ent;
  1447. struct ahci_host_priv *hpriv;
  1448. int rc;
  1449. VPRINTK("ENTER\n");
  1450. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1451. if (!printed_version++)
  1452. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1453. rc = pcim_enable_device(pdev);
  1454. if (rc)
  1455. return rc;
  1456. rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  1457. if (rc == -EBUSY)
  1458. pcim_pin_device(pdev);
  1459. if (rc)
  1460. return rc;
  1461. if (pci_enable_msi(pdev))
  1462. pci_intx(pdev, 1);
  1463. probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
  1464. if (probe_ent == NULL)
  1465. return -ENOMEM;
  1466. probe_ent->dev = pci_dev_to_dev(pdev);
  1467. INIT_LIST_HEAD(&probe_ent->node);
  1468. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1469. if (!hpriv)
  1470. return -ENOMEM;
  1471. probe_ent->sht = ahci_port_info[board_idx].sht;
  1472. probe_ent->port_flags = ahci_port_info[board_idx].flags;
  1473. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  1474. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  1475. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  1476. probe_ent->irq = pdev->irq;
  1477. probe_ent->irq_flags = IRQF_SHARED;
  1478. probe_ent->iomap = pcim_iomap_table(pdev);
  1479. probe_ent->private_data = hpriv;
  1480. /* initialize adapter */
  1481. ahci_save_initial_config(probe_ent);
  1482. rc = ahci_host_init(probe_ent);
  1483. if (rc)
  1484. return rc;
  1485. if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
  1486. (hpriv->cap & HOST_CAP_NCQ))
  1487. probe_ent->port_flags |= ATA_FLAG_NCQ;
  1488. ahci_print_info(probe_ent);
  1489. if (!ata_device_add(probe_ent))
  1490. return -ENODEV;
  1491. devm_kfree(dev, probe_ent);
  1492. return 0;
  1493. }
  1494. static int __init ahci_init(void)
  1495. {
  1496. return pci_register_driver(&ahci_pci_driver);
  1497. }
  1498. static void __exit ahci_exit(void)
  1499. {
  1500. pci_unregister_driver(&ahci_pci_driver);
  1501. }
  1502. MODULE_AUTHOR("Jeff Garzik");
  1503. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1504. MODULE_LICENSE("GPL");
  1505. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1506. MODULE_VERSION(DRV_VERSION);
  1507. module_init(ahci_init);
  1508. module_exit(ahci_exit);