tg3.c 453 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 132
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "May 21, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  180. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  181. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  182. static char version[] =
  183. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  184. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  185. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  186. MODULE_LICENSE("GPL");
  187. MODULE_VERSION(DRV_MODULE_VERSION);
  188. MODULE_FIRMWARE(FIRMWARE_TG3);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  190. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  191. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  192. module_param(tg3_debug, int, 0);
  193. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  194. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  195. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  196. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  216. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  217. TG3_DRV_DATA_FLAG_5705_10_100},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  219. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  220. TG3_DRV_DATA_FLAG_5705_10_100},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  223. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  224. TG3_DRV_DATA_FLAG_5705_10_100},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  231. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  237. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  245. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  246. PCI_VENDOR_ID_LENOVO,
  247. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  251. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  274. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  275. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  279. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  289. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  291. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  306. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  307. {}
  308. };
  309. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  310. static const struct {
  311. const char string[ETH_GSTRING_LEN];
  312. } ethtool_stats_keys[] = {
  313. { "rx_octets" },
  314. { "rx_fragments" },
  315. { "rx_ucast_packets" },
  316. { "rx_mcast_packets" },
  317. { "rx_bcast_packets" },
  318. { "rx_fcs_errors" },
  319. { "rx_align_errors" },
  320. { "rx_xon_pause_rcvd" },
  321. { "rx_xoff_pause_rcvd" },
  322. { "rx_mac_ctrl_rcvd" },
  323. { "rx_xoff_entered" },
  324. { "rx_frame_too_long_errors" },
  325. { "rx_jabbers" },
  326. { "rx_undersize_packets" },
  327. { "rx_in_length_errors" },
  328. { "rx_out_length_errors" },
  329. { "rx_64_or_less_octet_packets" },
  330. { "rx_65_to_127_octet_packets" },
  331. { "rx_128_to_255_octet_packets" },
  332. { "rx_256_to_511_octet_packets" },
  333. { "rx_512_to_1023_octet_packets" },
  334. { "rx_1024_to_1522_octet_packets" },
  335. { "rx_1523_to_2047_octet_packets" },
  336. { "rx_2048_to_4095_octet_packets" },
  337. { "rx_4096_to_8191_octet_packets" },
  338. { "rx_8192_to_9022_octet_packets" },
  339. { "tx_octets" },
  340. { "tx_collisions" },
  341. { "tx_xon_sent" },
  342. { "tx_xoff_sent" },
  343. { "tx_flow_control" },
  344. { "tx_mac_errors" },
  345. { "tx_single_collisions" },
  346. { "tx_mult_collisions" },
  347. { "tx_deferred" },
  348. { "tx_excessive_collisions" },
  349. { "tx_late_collisions" },
  350. { "tx_collide_2times" },
  351. { "tx_collide_3times" },
  352. { "tx_collide_4times" },
  353. { "tx_collide_5times" },
  354. { "tx_collide_6times" },
  355. { "tx_collide_7times" },
  356. { "tx_collide_8times" },
  357. { "tx_collide_9times" },
  358. { "tx_collide_10times" },
  359. { "tx_collide_11times" },
  360. { "tx_collide_12times" },
  361. { "tx_collide_13times" },
  362. { "tx_collide_14times" },
  363. { "tx_collide_15times" },
  364. { "tx_ucast_packets" },
  365. { "tx_mcast_packets" },
  366. { "tx_bcast_packets" },
  367. { "tx_carrier_sense_errors" },
  368. { "tx_discards" },
  369. { "tx_errors" },
  370. { "dma_writeq_full" },
  371. { "dma_write_prioq_full" },
  372. { "rxbds_empty" },
  373. { "rx_discards" },
  374. { "rx_errors" },
  375. { "rx_threshold_hit" },
  376. { "dma_readq_full" },
  377. { "dma_read_prioq_full" },
  378. { "tx_comp_queue_full" },
  379. { "ring_set_send_prod_index" },
  380. { "ring_status_update" },
  381. { "nic_irqs" },
  382. { "nic_avoided_irqs" },
  383. { "nic_tx_threshold_hit" },
  384. { "mbuf_lwm_thresh_hit" },
  385. };
  386. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  387. #define TG3_NVRAM_TEST 0
  388. #define TG3_LINK_TEST 1
  389. #define TG3_REGISTER_TEST 2
  390. #define TG3_MEMORY_TEST 3
  391. #define TG3_MAC_LOOPB_TEST 4
  392. #define TG3_PHY_LOOPB_TEST 5
  393. #define TG3_EXT_LOOPB_TEST 6
  394. #define TG3_INTERRUPT_TEST 7
  395. static const struct {
  396. const char string[ETH_GSTRING_LEN];
  397. } ethtool_test_keys[] = {
  398. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  399. [TG3_LINK_TEST] = { "link test (online) " },
  400. [TG3_REGISTER_TEST] = { "register test (offline)" },
  401. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  402. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  403. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  404. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  405. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  406. };
  407. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  408. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  409. {
  410. writel(val, tp->regs + off);
  411. }
  412. static u32 tg3_read32(struct tg3 *tp, u32 off)
  413. {
  414. return readl(tp->regs + off);
  415. }
  416. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. writel(val, tp->aperegs + off);
  419. }
  420. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  421. {
  422. return readl(tp->aperegs + off);
  423. }
  424. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  425. {
  426. unsigned long flags;
  427. spin_lock_irqsave(&tp->indirect_lock, flags);
  428. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  429. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  430. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  431. }
  432. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. writel(val, tp->regs + off);
  435. readl(tp->regs + off);
  436. }
  437. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  438. {
  439. unsigned long flags;
  440. u32 val;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  443. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  444. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  445. return val;
  446. }
  447. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  448. {
  449. unsigned long flags;
  450. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  451. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  452. TG3_64BIT_REG_LOW, val);
  453. return;
  454. }
  455. if (off == TG3_RX_STD_PROD_IDX_REG) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  457. TG3_64BIT_REG_LOW, val);
  458. return;
  459. }
  460. spin_lock_irqsave(&tp->indirect_lock, flags);
  461. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  462. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  463. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  464. /* In indirect mode when disabling interrupts, we also need
  465. * to clear the interrupt bit in the GRC local ctrl register.
  466. */
  467. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  468. (val == 0x1)) {
  469. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  470. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  471. }
  472. }
  473. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  474. {
  475. unsigned long flags;
  476. u32 val;
  477. spin_lock_irqsave(&tp->indirect_lock, flags);
  478. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  479. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  480. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  481. return val;
  482. }
  483. /* usec_wait specifies the wait time in usec when writing to certain registers
  484. * where it is unsafe to read back the register without some delay.
  485. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  486. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  487. */
  488. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  489. {
  490. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  491. /* Non-posted methods */
  492. tp->write32(tp, off, val);
  493. else {
  494. /* Posted method */
  495. tg3_write32(tp, off, val);
  496. if (usec_wait)
  497. udelay(usec_wait);
  498. tp->read32(tp, off);
  499. }
  500. /* Wait again after the read for the posted method to guarantee that
  501. * the wait time is met.
  502. */
  503. if (usec_wait)
  504. udelay(usec_wait);
  505. }
  506. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  507. {
  508. tp->write32_mbox(tp, off, val);
  509. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  510. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  511. !tg3_flag(tp, ICH_WORKAROUND)))
  512. tp->read32_mbox(tp, off);
  513. }
  514. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  515. {
  516. void __iomem *mbox = tp->regs + off;
  517. writel(val, mbox);
  518. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  519. writel(val, mbox);
  520. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  521. tg3_flag(tp, FLUSH_POSTED_WRITES))
  522. readl(mbox);
  523. }
  524. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  525. {
  526. return readl(tp->regs + off + GRCMBOX_BASE);
  527. }
  528. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  529. {
  530. writel(val, tp->regs + off + GRCMBOX_BASE);
  531. }
  532. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  533. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  534. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  535. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  536. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  537. #define tw32(reg, val) tp->write32(tp, reg, val)
  538. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  539. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  540. #define tr32(reg) tp->read32(tp, reg)
  541. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  542. {
  543. unsigned long flags;
  544. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  545. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  546. return;
  547. spin_lock_irqsave(&tp->indirect_lock, flags);
  548. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  550. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  551. /* Always leave this as zero. */
  552. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  553. } else {
  554. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  555. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  556. /* Always leave this as zero. */
  557. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  558. }
  559. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  560. }
  561. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  562. {
  563. unsigned long flags;
  564. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  565. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  566. *val = 0;
  567. return;
  568. }
  569. spin_lock_irqsave(&tp->indirect_lock, flags);
  570. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  571. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  572. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  573. /* Always leave this as zero. */
  574. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  575. } else {
  576. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  577. *val = tr32(TG3PCI_MEM_WIN_DATA);
  578. /* Always leave this as zero. */
  579. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  580. }
  581. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  582. }
  583. static void tg3_ape_lock_init(struct tg3 *tp)
  584. {
  585. int i;
  586. u32 regbase, bit;
  587. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  588. regbase = TG3_APE_LOCK_GRANT;
  589. else
  590. regbase = TG3_APE_PER_LOCK_GRANT;
  591. /* Make sure the driver hasn't any stale locks. */
  592. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  593. switch (i) {
  594. case TG3_APE_LOCK_PHY0:
  595. case TG3_APE_LOCK_PHY1:
  596. case TG3_APE_LOCK_PHY2:
  597. case TG3_APE_LOCK_PHY3:
  598. bit = APE_LOCK_GRANT_DRIVER;
  599. break;
  600. default:
  601. if (!tp->pci_fn)
  602. bit = APE_LOCK_GRANT_DRIVER;
  603. else
  604. bit = 1 << tp->pci_fn;
  605. }
  606. tg3_ape_write32(tp, regbase + 4 * i, bit);
  607. }
  608. }
  609. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  610. {
  611. int i, off;
  612. int ret = 0;
  613. u32 status, req, gnt, bit;
  614. if (!tg3_flag(tp, ENABLE_APE))
  615. return 0;
  616. switch (locknum) {
  617. case TG3_APE_LOCK_GPIO:
  618. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  619. return 0;
  620. case TG3_APE_LOCK_GRC:
  621. case TG3_APE_LOCK_MEM:
  622. if (!tp->pci_fn)
  623. bit = APE_LOCK_REQ_DRIVER;
  624. else
  625. bit = 1 << tp->pci_fn;
  626. break;
  627. case TG3_APE_LOCK_PHY0:
  628. case TG3_APE_LOCK_PHY1:
  629. case TG3_APE_LOCK_PHY2:
  630. case TG3_APE_LOCK_PHY3:
  631. bit = APE_LOCK_REQ_DRIVER;
  632. break;
  633. default:
  634. return -EINVAL;
  635. }
  636. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  637. req = TG3_APE_LOCK_REQ;
  638. gnt = TG3_APE_LOCK_GRANT;
  639. } else {
  640. req = TG3_APE_PER_LOCK_REQ;
  641. gnt = TG3_APE_PER_LOCK_GRANT;
  642. }
  643. off = 4 * locknum;
  644. tg3_ape_write32(tp, req + off, bit);
  645. /* Wait for up to 1 millisecond to acquire lock. */
  646. for (i = 0; i < 100; i++) {
  647. status = tg3_ape_read32(tp, gnt + off);
  648. if (status == bit)
  649. break;
  650. udelay(10);
  651. }
  652. if (status != bit) {
  653. /* Revoke the lock request. */
  654. tg3_ape_write32(tp, gnt + off, bit);
  655. ret = -EBUSY;
  656. }
  657. return ret;
  658. }
  659. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  660. {
  661. u32 gnt, bit;
  662. if (!tg3_flag(tp, ENABLE_APE))
  663. return;
  664. switch (locknum) {
  665. case TG3_APE_LOCK_GPIO:
  666. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  667. return;
  668. case TG3_APE_LOCK_GRC:
  669. case TG3_APE_LOCK_MEM:
  670. if (!tp->pci_fn)
  671. bit = APE_LOCK_GRANT_DRIVER;
  672. else
  673. bit = 1 << tp->pci_fn;
  674. break;
  675. case TG3_APE_LOCK_PHY0:
  676. case TG3_APE_LOCK_PHY1:
  677. case TG3_APE_LOCK_PHY2:
  678. case TG3_APE_LOCK_PHY3:
  679. bit = APE_LOCK_GRANT_DRIVER;
  680. break;
  681. default:
  682. return;
  683. }
  684. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  685. gnt = TG3_APE_LOCK_GRANT;
  686. else
  687. gnt = TG3_APE_PER_LOCK_GRANT;
  688. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  689. }
  690. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  691. {
  692. u32 apedata;
  693. while (timeout_us) {
  694. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  695. return -EBUSY;
  696. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  697. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  698. break;
  699. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  700. udelay(10);
  701. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  702. }
  703. return timeout_us ? 0 : -EBUSY;
  704. }
  705. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  706. {
  707. u32 i, apedata;
  708. for (i = 0; i < timeout_us / 10; i++) {
  709. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  710. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  711. break;
  712. udelay(10);
  713. }
  714. return i == timeout_us / 10;
  715. }
  716. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  717. u32 len)
  718. {
  719. int err;
  720. u32 i, bufoff, msgoff, maxlen, apedata;
  721. if (!tg3_flag(tp, APE_HAS_NCSI))
  722. return 0;
  723. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  724. if (apedata != APE_SEG_SIG_MAGIC)
  725. return -ENODEV;
  726. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  727. if (!(apedata & APE_FW_STATUS_READY))
  728. return -EAGAIN;
  729. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  730. TG3_APE_SHMEM_BASE;
  731. msgoff = bufoff + 2 * sizeof(u32);
  732. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  733. while (len) {
  734. u32 length;
  735. /* Cap xfer sizes to scratchpad limits. */
  736. length = (len > maxlen) ? maxlen : len;
  737. len -= length;
  738. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  739. if (!(apedata & APE_FW_STATUS_READY))
  740. return -EAGAIN;
  741. /* Wait for up to 1 msec for APE to service previous event. */
  742. err = tg3_ape_event_lock(tp, 1000);
  743. if (err)
  744. return err;
  745. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  746. APE_EVENT_STATUS_SCRTCHPD_READ |
  747. APE_EVENT_STATUS_EVENT_PENDING;
  748. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  749. tg3_ape_write32(tp, bufoff, base_off);
  750. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  751. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  752. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  753. base_off += length;
  754. if (tg3_ape_wait_for_event(tp, 30000))
  755. return -EAGAIN;
  756. for (i = 0; length; i += 4, length -= 4) {
  757. u32 val = tg3_ape_read32(tp, msgoff + i);
  758. memcpy(data, &val, sizeof(u32));
  759. data++;
  760. }
  761. }
  762. return 0;
  763. }
  764. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  765. {
  766. int err;
  767. u32 apedata;
  768. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  769. if (apedata != APE_SEG_SIG_MAGIC)
  770. return -EAGAIN;
  771. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  772. if (!(apedata & APE_FW_STATUS_READY))
  773. return -EAGAIN;
  774. /* Wait for up to 1 millisecond for APE to service previous event. */
  775. err = tg3_ape_event_lock(tp, 1000);
  776. if (err)
  777. return err;
  778. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  779. event | APE_EVENT_STATUS_EVENT_PENDING);
  780. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  781. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  782. return 0;
  783. }
  784. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  785. {
  786. u32 event;
  787. u32 apedata;
  788. if (!tg3_flag(tp, ENABLE_APE))
  789. return;
  790. switch (kind) {
  791. case RESET_KIND_INIT:
  792. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  793. APE_HOST_SEG_SIG_MAGIC);
  794. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  795. APE_HOST_SEG_LEN_MAGIC);
  796. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  797. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  798. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  799. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  800. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  801. APE_HOST_BEHAV_NO_PHYLOCK);
  802. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  803. TG3_APE_HOST_DRVR_STATE_START);
  804. event = APE_EVENT_STATUS_STATE_START;
  805. break;
  806. case RESET_KIND_SHUTDOWN:
  807. /* With the interface we are currently using,
  808. * APE does not track driver state. Wiping
  809. * out the HOST SEGMENT SIGNATURE forces
  810. * the APE to assume OS absent status.
  811. */
  812. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  813. if (device_may_wakeup(&tp->pdev->dev) &&
  814. tg3_flag(tp, WOL_ENABLE)) {
  815. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  816. TG3_APE_HOST_WOL_SPEED_AUTO);
  817. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  818. } else
  819. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  820. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  821. event = APE_EVENT_STATUS_STATE_UNLOAD;
  822. break;
  823. case RESET_KIND_SUSPEND:
  824. event = APE_EVENT_STATUS_STATE_SUSPEND;
  825. break;
  826. default:
  827. return;
  828. }
  829. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  830. tg3_ape_send_event(tp, event);
  831. }
  832. static void tg3_disable_ints(struct tg3 *tp)
  833. {
  834. int i;
  835. tw32(TG3PCI_MISC_HOST_CTRL,
  836. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  837. for (i = 0; i < tp->irq_max; i++)
  838. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  839. }
  840. static void tg3_enable_ints(struct tg3 *tp)
  841. {
  842. int i;
  843. tp->irq_sync = 0;
  844. wmb();
  845. tw32(TG3PCI_MISC_HOST_CTRL,
  846. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  847. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  848. for (i = 0; i < tp->irq_cnt; i++) {
  849. struct tg3_napi *tnapi = &tp->napi[i];
  850. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  851. if (tg3_flag(tp, 1SHOT_MSI))
  852. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  853. tp->coal_now |= tnapi->coal_now;
  854. }
  855. /* Force an initial interrupt */
  856. if (!tg3_flag(tp, TAGGED_STATUS) &&
  857. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  858. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  859. else
  860. tw32(HOSTCC_MODE, tp->coal_now);
  861. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  862. }
  863. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  864. {
  865. struct tg3 *tp = tnapi->tp;
  866. struct tg3_hw_status *sblk = tnapi->hw_status;
  867. unsigned int work_exists = 0;
  868. /* check for phy events */
  869. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  870. if (sblk->status & SD_STATUS_LINK_CHG)
  871. work_exists = 1;
  872. }
  873. /* check for TX work to do */
  874. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  875. work_exists = 1;
  876. /* check for RX work to do */
  877. if (tnapi->rx_rcb_prod_idx &&
  878. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  879. work_exists = 1;
  880. return work_exists;
  881. }
  882. /* tg3_int_reenable
  883. * similar to tg3_enable_ints, but it accurately determines whether there
  884. * is new work pending and can return without flushing the PIO write
  885. * which reenables interrupts
  886. */
  887. static void tg3_int_reenable(struct tg3_napi *tnapi)
  888. {
  889. struct tg3 *tp = tnapi->tp;
  890. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  891. mmiowb();
  892. /* When doing tagged status, this work check is unnecessary.
  893. * The last_tag we write above tells the chip which piece of
  894. * work we've completed.
  895. */
  896. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  897. tw32(HOSTCC_MODE, tp->coalesce_mode |
  898. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  899. }
  900. static void tg3_switch_clocks(struct tg3 *tp)
  901. {
  902. u32 clock_ctrl;
  903. u32 orig_clock_ctrl;
  904. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  905. return;
  906. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  907. orig_clock_ctrl = clock_ctrl;
  908. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  909. CLOCK_CTRL_CLKRUN_OENABLE |
  910. 0x1f);
  911. tp->pci_clock_ctrl = clock_ctrl;
  912. if (tg3_flag(tp, 5705_PLUS)) {
  913. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  914. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  915. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  916. }
  917. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  918. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  919. clock_ctrl |
  920. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  921. 40);
  922. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  923. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  924. 40);
  925. }
  926. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  927. }
  928. #define PHY_BUSY_LOOPS 5000
  929. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  930. u32 *val)
  931. {
  932. u32 frame_val;
  933. unsigned int loops;
  934. int ret;
  935. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  936. tw32_f(MAC_MI_MODE,
  937. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  938. udelay(80);
  939. }
  940. tg3_ape_lock(tp, tp->phy_ape_lock);
  941. *val = 0x0;
  942. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  943. MI_COM_PHY_ADDR_MASK);
  944. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  945. MI_COM_REG_ADDR_MASK);
  946. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  947. tw32_f(MAC_MI_COM, frame_val);
  948. loops = PHY_BUSY_LOOPS;
  949. while (loops != 0) {
  950. udelay(10);
  951. frame_val = tr32(MAC_MI_COM);
  952. if ((frame_val & MI_COM_BUSY) == 0) {
  953. udelay(5);
  954. frame_val = tr32(MAC_MI_COM);
  955. break;
  956. }
  957. loops -= 1;
  958. }
  959. ret = -EBUSY;
  960. if (loops != 0) {
  961. *val = frame_val & MI_COM_DATA_MASK;
  962. ret = 0;
  963. }
  964. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  965. tw32_f(MAC_MI_MODE, tp->mi_mode);
  966. udelay(80);
  967. }
  968. tg3_ape_unlock(tp, tp->phy_ape_lock);
  969. return ret;
  970. }
  971. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  972. {
  973. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  974. }
  975. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  976. u32 val)
  977. {
  978. u32 frame_val;
  979. unsigned int loops;
  980. int ret;
  981. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  982. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  983. return 0;
  984. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  985. tw32_f(MAC_MI_MODE,
  986. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  987. udelay(80);
  988. }
  989. tg3_ape_lock(tp, tp->phy_ape_lock);
  990. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  991. MI_COM_PHY_ADDR_MASK);
  992. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  993. MI_COM_REG_ADDR_MASK);
  994. frame_val |= (val & MI_COM_DATA_MASK);
  995. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  996. tw32_f(MAC_MI_COM, frame_val);
  997. loops = PHY_BUSY_LOOPS;
  998. while (loops != 0) {
  999. udelay(10);
  1000. frame_val = tr32(MAC_MI_COM);
  1001. if ((frame_val & MI_COM_BUSY) == 0) {
  1002. udelay(5);
  1003. frame_val = tr32(MAC_MI_COM);
  1004. break;
  1005. }
  1006. loops -= 1;
  1007. }
  1008. ret = -EBUSY;
  1009. if (loops != 0)
  1010. ret = 0;
  1011. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1012. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1013. udelay(80);
  1014. }
  1015. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1016. return ret;
  1017. }
  1018. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1019. {
  1020. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1021. }
  1022. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1023. {
  1024. int err;
  1025. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1026. if (err)
  1027. goto done;
  1028. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1029. if (err)
  1030. goto done;
  1031. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1032. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1033. if (err)
  1034. goto done;
  1035. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1036. done:
  1037. return err;
  1038. }
  1039. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1040. {
  1041. int err;
  1042. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1043. if (err)
  1044. goto done;
  1045. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1046. if (err)
  1047. goto done;
  1048. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1049. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1050. if (err)
  1051. goto done;
  1052. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1053. done:
  1054. return err;
  1055. }
  1056. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1057. {
  1058. int err;
  1059. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1060. if (!err)
  1061. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1062. return err;
  1063. }
  1064. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1065. {
  1066. int err;
  1067. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1068. if (!err)
  1069. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1070. return err;
  1071. }
  1072. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1073. {
  1074. int err;
  1075. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1076. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1077. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1078. if (!err)
  1079. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1080. return err;
  1081. }
  1082. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1083. {
  1084. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1085. set |= MII_TG3_AUXCTL_MISC_WREN;
  1086. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1087. }
  1088. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1089. {
  1090. u32 val;
  1091. int err;
  1092. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1093. if (err)
  1094. return err;
  1095. if (enable)
  1096. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1097. else
  1098. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1099. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1100. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1101. return err;
  1102. }
  1103. static int tg3_bmcr_reset(struct tg3 *tp)
  1104. {
  1105. u32 phy_control;
  1106. int limit, err;
  1107. /* OK, reset it, and poll the BMCR_RESET bit until it
  1108. * clears or we time out.
  1109. */
  1110. phy_control = BMCR_RESET;
  1111. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1112. if (err != 0)
  1113. return -EBUSY;
  1114. limit = 5000;
  1115. while (limit--) {
  1116. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1117. if (err != 0)
  1118. return -EBUSY;
  1119. if ((phy_control & BMCR_RESET) == 0) {
  1120. udelay(40);
  1121. break;
  1122. }
  1123. udelay(10);
  1124. }
  1125. if (limit < 0)
  1126. return -EBUSY;
  1127. return 0;
  1128. }
  1129. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1130. {
  1131. struct tg3 *tp = bp->priv;
  1132. u32 val;
  1133. spin_lock_bh(&tp->lock);
  1134. if (tg3_readphy(tp, reg, &val))
  1135. val = -EIO;
  1136. spin_unlock_bh(&tp->lock);
  1137. return val;
  1138. }
  1139. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1140. {
  1141. struct tg3 *tp = bp->priv;
  1142. u32 ret = 0;
  1143. spin_lock_bh(&tp->lock);
  1144. if (tg3_writephy(tp, reg, val))
  1145. ret = -EIO;
  1146. spin_unlock_bh(&tp->lock);
  1147. return ret;
  1148. }
  1149. static int tg3_mdio_reset(struct mii_bus *bp)
  1150. {
  1151. return 0;
  1152. }
  1153. static void tg3_mdio_config_5785(struct tg3 *tp)
  1154. {
  1155. u32 val;
  1156. struct phy_device *phydev;
  1157. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1158. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1159. case PHY_ID_BCM50610:
  1160. case PHY_ID_BCM50610M:
  1161. val = MAC_PHYCFG2_50610_LED_MODES;
  1162. break;
  1163. case PHY_ID_BCMAC131:
  1164. val = MAC_PHYCFG2_AC131_LED_MODES;
  1165. break;
  1166. case PHY_ID_RTL8211C:
  1167. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1168. break;
  1169. case PHY_ID_RTL8201E:
  1170. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1171. break;
  1172. default:
  1173. return;
  1174. }
  1175. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1176. tw32(MAC_PHYCFG2, val);
  1177. val = tr32(MAC_PHYCFG1);
  1178. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1179. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1180. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1181. tw32(MAC_PHYCFG1, val);
  1182. return;
  1183. }
  1184. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1185. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1186. MAC_PHYCFG2_FMODE_MASK_MASK |
  1187. MAC_PHYCFG2_GMODE_MASK_MASK |
  1188. MAC_PHYCFG2_ACT_MASK_MASK |
  1189. MAC_PHYCFG2_QUAL_MASK_MASK |
  1190. MAC_PHYCFG2_INBAND_ENABLE;
  1191. tw32(MAC_PHYCFG2, val);
  1192. val = tr32(MAC_PHYCFG1);
  1193. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1194. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1195. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1196. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1197. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1198. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1199. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1200. }
  1201. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1202. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1203. tw32(MAC_PHYCFG1, val);
  1204. val = tr32(MAC_EXT_RGMII_MODE);
  1205. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1206. MAC_RGMII_MODE_RX_QUALITY |
  1207. MAC_RGMII_MODE_RX_ACTIVITY |
  1208. MAC_RGMII_MODE_RX_ENG_DET |
  1209. MAC_RGMII_MODE_TX_ENABLE |
  1210. MAC_RGMII_MODE_TX_LOWPWR |
  1211. MAC_RGMII_MODE_TX_RESET);
  1212. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1213. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1214. val |= MAC_RGMII_MODE_RX_INT_B |
  1215. MAC_RGMII_MODE_RX_QUALITY |
  1216. MAC_RGMII_MODE_RX_ACTIVITY |
  1217. MAC_RGMII_MODE_RX_ENG_DET;
  1218. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1219. val |= MAC_RGMII_MODE_TX_ENABLE |
  1220. MAC_RGMII_MODE_TX_LOWPWR |
  1221. MAC_RGMII_MODE_TX_RESET;
  1222. }
  1223. tw32(MAC_EXT_RGMII_MODE, val);
  1224. }
  1225. static void tg3_mdio_start(struct tg3 *tp)
  1226. {
  1227. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1228. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1229. udelay(80);
  1230. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1231. tg3_asic_rev(tp) == ASIC_REV_5785)
  1232. tg3_mdio_config_5785(tp);
  1233. }
  1234. static int tg3_mdio_init(struct tg3 *tp)
  1235. {
  1236. int i;
  1237. u32 reg;
  1238. struct phy_device *phydev;
  1239. if (tg3_flag(tp, 5717_PLUS)) {
  1240. u32 is_serdes;
  1241. tp->phy_addr = tp->pci_fn + 1;
  1242. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1243. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1244. else
  1245. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1246. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1247. if (is_serdes)
  1248. tp->phy_addr += 7;
  1249. } else
  1250. tp->phy_addr = TG3_PHY_MII_ADDR;
  1251. tg3_mdio_start(tp);
  1252. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1253. return 0;
  1254. tp->mdio_bus = mdiobus_alloc();
  1255. if (tp->mdio_bus == NULL)
  1256. return -ENOMEM;
  1257. tp->mdio_bus->name = "tg3 mdio bus";
  1258. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1259. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1260. tp->mdio_bus->priv = tp;
  1261. tp->mdio_bus->parent = &tp->pdev->dev;
  1262. tp->mdio_bus->read = &tg3_mdio_read;
  1263. tp->mdio_bus->write = &tg3_mdio_write;
  1264. tp->mdio_bus->reset = &tg3_mdio_reset;
  1265. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1266. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1267. for (i = 0; i < PHY_MAX_ADDR; i++)
  1268. tp->mdio_bus->irq[i] = PHY_POLL;
  1269. /* The bus registration will look for all the PHYs on the mdio bus.
  1270. * Unfortunately, it does not ensure the PHY is powered up before
  1271. * accessing the PHY ID registers. A chip reset is the
  1272. * quickest way to bring the device back to an operational state..
  1273. */
  1274. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1275. tg3_bmcr_reset(tp);
  1276. i = mdiobus_register(tp->mdio_bus);
  1277. if (i) {
  1278. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1279. mdiobus_free(tp->mdio_bus);
  1280. return i;
  1281. }
  1282. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1283. if (!phydev || !phydev->drv) {
  1284. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1285. mdiobus_unregister(tp->mdio_bus);
  1286. mdiobus_free(tp->mdio_bus);
  1287. return -ENODEV;
  1288. }
  1289. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1290. case PHY_ID_BCM57780:
  1291. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1292. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1293. break;
  1294. case PHY_ID_BCM50610:
  1295. case PHY_ID_BCM50610M:
  1296. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1297. PHY_BRCM_RX_REFCLK_UNUSED |
  1298. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1299. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1300. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1301. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1302. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1303. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1304. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1305. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1306. /* fallthru */
  1307. case PHY_ID_RTL8211C:
  1308. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1309. break;
  1310. case PHY_ID_RTL8201E:
  1311. case PHY_ID_BCMAC131:
  1312. phydev->interface = PHY_INTERFACE_MODE_MII;
  1313. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1314. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1315. break;
  1316. }
  1317. tg3_flag_set(tp, MDIOBUS_INITED);
  1318. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1319. tg3_mdio_config_5785(tp);
  1320. return 0;
  1321. }
  1322. static void tg3_mdio_fini(struct tg3 *tp)
  1323. {
  1324. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1325. tg3_flag_clear(tp, MDIOBUS_INITED);
  1326. mdiobus_unregister(tp->mdio_bus);
  1327. mdiobus_free(tp->mdio_bus);
  1328. }
  1329. }
  1330. /* tp->lock is held. */
  1331. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1332. {
  1333. u32 val;
  1334. val = tr32(GRC_RX_CPU_EVENT);
  1335. val |= GRC_RX_CPU_DRIVER_EVENT;
  1336. tw32_f(GRC_RX_CPU_EVENT, val);
  1337. tp->last_event_jiffies = jiffies;
  1338. }
  1339. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1340. /* tp->lock is held. */
  1341. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1342. {
  1343. int i;
  1344. unsigned int delay_cnt;
  1345. long time_remain;
  1346. /* If enough time has passed, no wait is necessary. */
  1347. time_remain = (long)(tp->last_event_jiffies + 1 +
  1348. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1349. (long)jiffies;
  1350. if (time_remain < 0)
  1351. return;
  1352. /* Check if we can shorten the wait time. */
  1353. delay_cnt = jiffies_to_usecs(time_remain);
  1354. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1355. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1356. delay_cnt = (delay_cnt >> 3) + 1;
  1357. for (i = 0; i < delay_cnt; i++) {
  1358. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1359. break;
  1360. udelay(8);
  1361. }
  1362. }
  1363. /* tp->lock is held. */
  1364. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1365. {
  1366. u32 reg, val;
  1367. val = 0;
  1368. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1369. val = reg << 16;
  1370. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1371. val |= (reg & 0xffff);
  1372. *data++ = val;
  1373. val = 0;
  1374. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1375. val = reg << 16;
  1376. if (!tg3_readphy(tp, MII_LPA, &reg))
  1377. val |= (reg & 0xffff);
  1378. *data++ = val;
  1379. val = 0;
  1380. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1381. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1382. val = reg << 16;
  1383. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1384. val |= (reg & 0xffff);
  1385. }
  1386. *data++ = val;
  1387. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1388. val = reg << 16;
  1389. else
  1390. val = 0;
  1391. *data++ = val;
  1392. }
  1393. /* tp->lock is held. */
  1394. static void tg3_ump_link_report(struct tg3 *tp)
  1395. {
  1396. u32 data[4];
  1397. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1398. return;
  1399. tg3_phy_gather_ump_data(tp, data);
  1400. tg3_wait_for_event_ack(tp);
  1401. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1404. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1405. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1406. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1407. tg3_generate_fw_event(tp);
  1408. }
  1409. /* tp->lock is held. */
  1410. static void tg3_stop_fw(struct tg3 *tp)
  1411. {
  1412. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1413. /* Wait for RX cpu to ACK the previous event. */
  1414. tg3_wait_for_event_ack(tp);
  1415. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1416. tg3_generate_fw_event(tp);
  1417. /* Wait for RX cpu to ACK this event. */
  1418. tg3_wait_for_event_ack(tp);
  1419. }
  1420. }
  1421. /* tp->lock is held. */
  1422. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1423. {
  1424. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1425. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1426. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1427. switch (kind) {
  1428. case RESET_KIND_INIT:
  1429. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1430. DRV_STATE_START);
  1431. break;
  1432. case RESET_KIND_SHUTDOWN:
  1433. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1434. DRV_STATE_UNLOAD);
  1435. break;
  1436. case RESET_KIND_SUSPEND:
  1437. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1438. DRV_STATE_SUSPEND);
  1439. break;
  1440. default:
  1441. break;
  1442. }
  1443. }
  1444. if (kind == RESET_KIND_INIT ||
  1445. kind == RESET_KIND_SUSPEND)
  1446. tg3_ape_driver_state_change(tp, kind);
  1447. }
  1448. /* tp->lock is held. */
  1449. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1450. {
  1451. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1452. switch (kind) {
  1453. case RESET_KIND_INIT:
  1454. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1455. DRV_STATE_START_DONE);
  1456. break;
  1457. case RESET_KIND_SHUTDOWN:
  1458. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1459. DRV_STATE_UNLOAD_DONE);
  1460. break;
  1461. default:
  1462. break;
  1463. }
  1464. }
  1465. if (kind == RESET_KIND_SHUTDOWN)
  1466. tg3_ape_driver_state_change(tp, kind);
  1467. }
  1468. /* tp->lock is held. */
  1469. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1470. {
  1471. if (tg3_flag(tp, ENABLE_ASF)) {
  1472. switch (kind) {
  1473. case RESET_KIND_INIT:
  1474. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1475. DRV_STATE_START);
  1476. break;
  1477. case RESET_KIND_SHUTDOWN:
  1478. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1479. DRV_STATE_UNLOAD);
  1480. break;
  1481. case RESET_KIND_SUSPEND:
  1482. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1483. DRV_STATE_SUSPEND);
  1484. break;
  1485. default:
  1486. break;
  1487. }
  1488. }
  1489. }
  1490. static int tg3_poll_fw(struct tg3 *tp)
  1491. {
  1492. int i;
  1493. u32 val;
  1494. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1495. return 0;
  1496. if (tg3_flag(tp, IS_SSB_CORE)) {
  1497. /* We don't use firmware. */
  1498. return 0;
  1499. }
  1500. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1501. /* Wait up to 20ms for init done. */
  1502. for (i = 0; i < 200; i++) {
  1503. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1504. return 0;
  1505. udelay(100);
  1506. }
  1507. return -ENODEV;
  1508. }
  1509. /* Wait for firmware initialization to complete. */
  1510. for (i = 0; i < 100000; i++) {
  1511. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1512. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1513. break;
  1514. udelay(10);
  1515. }
  1516. /* Chip might not be fitted with firmware. Some Sun onboard
  1517. * parts are configured like that. So don't signal the timeout
  1518. * of the above loop as an error, but do report the lack of
  1519. * running firmware once.
  1520. */
  1521. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1522. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1523. netdev_info(tp->dev, "No firmware running\n");
  1524. }
  1525. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1526. /* The 57765 A0 needs a little more
  1527. * time to do some important work.
  1528. */
  1529. mdelay(10);
  1530. }
  1531. return 0;
  1532. }
  1533. static void tg3_link_report(struct tg3 *tp)
  1534. {
  1535. if (!netif_carrier_ok(tp->dev)) {
  1536. netif_info(tp, link, tp->dev, "Link is down\n");
  1537. tg3_ump_link_report(tp);
  1538. } else if (netif_msg_link(tp)) {
  1539. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1540. (tp->link_config.active_speed == SPEED_1000 ?
  1541. 1000 :
  1542. (tp->link_config.active_speed == SPEED_100 ?
  1543. 100 : 10)),
  1544. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1545. "full" : "half"));
  1546. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1547. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1548. "on" : "off",
  1549. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1550. "on" : "off");
  1551. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1552. netdev_info(tp->dev, "EEE is %s\n",
  1553. tp->setlpicnt ? "enabled" : "disabled");
  1554. tg3_ump_link_report(tp);
  1555. }
  1556. tp->link_up = netif_carrier_ok(tp->dev);
  1557. }
  1558. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1559. {
  1560. u32 flowctrl = 0;
  1561. if (adv & ADVERTISE_PAUSE_CAP) {
  1562. flowctrl |= FLOW_CTRL_RX;
  1563. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1564. flowctrl |= FLOW_CTRL_TX;
  1565. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1566. flowctrl |= FLOW_CTRL_TX;
  1567. return flowctrl;
  1568. }
  1569. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1570. {
  1571. u16 miireg;
  1572. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1573. miireg = ADVERTISE_1000XPAUSE;
  1574. else if (flow_ctrl & FLOW_CTRL_TX)
  1575. miireg = ADVERTISE_1000XPSE_ASYM;
  1576. else if (flow_ctrl & FLOW_CTRL_RX)
  1577. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1578. else
  1579. miireg = 0;
  1580. return miireg;
  1581. }
  1582. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1583. {
  1584. u32 flowctrl = 0;
  1585. if (adv & ADVERTISE_1000XPAUSE) {
  1586. flowctrl |= FLOW_CTRL_RX;
  1587. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1588. flowctrl |= FLOW_CTRL_TX;
  1589. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1590. flowctrl |= FLOW_CTRL_TX;
  1591. return flowctrl;
  1592. }
  1593. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1594. {
  1595. u8 cap = 0;
  1596. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1597. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1598. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1599. if (lcladv & ADVERTISE_1000XPAUSE)
  1600. cap = FLOW_CTRL_RX;
  1601. if (rmtadv & ADVERTISE_1000XPAUSE)
  1602. cap = FLOW_CTRL_TX;
  1603. }
  1604. return cap;
  1605. }
  1606. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1607. {
  1608. u8 autoneg;
  1609. u8 flowctrl = 0;
  1610. u32 old_rx_mode = tp->rx_mode;
  1611. u32 old_tx_mode = tp->tx_mode;
  1612. if (tg3_flag(tp, USE_PHYLIB))
  1613. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1614. else
  1615. autoneg = tp->link_config.autoneg;
  1616. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1617. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1618. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1619. else
  1620. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1621. } else
  1622. flowctrl = tp->link_config.flowctrl;
  1623. tp->link_config.active_flowctrl = flowctrl;
  1624. if (flowctrl & FLOW_CTRL_RX)
  1625. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1626. else
  1627. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1628. if (old_rx_mode != tp->rx_mode)
  1629. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1630. if (flowctrl & FLOW_CTRL_TX)
  1631. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1632. else
  1633. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1634. if (old_tx_mode != tp->tx_mode)
  1635. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1636. }
  1637. static void tg3_adjust_link(struct net_device *dev)
  1638. {
  1639. u8 oldflowctrl, linkmesg = 0;
  1640. u32 mac_mode, lcl_adv, rmt_adv;
  1641. struct tg3 *tp = netdev_priv(dev);
  1642. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1643. spin_lock_bh(&tp->lock);
  1644. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1645. MAC_MODE_HALF_DUPLEX);
  1646. oldflowctrl = tp->link_config.active_flowctrl;
  1647. if (phydev->link) {
  1648. lcl_adv = 0;
  1649. rmt_adv = 0;
  1650. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1651. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1652. else if (phydev->speed == SPEED_1000 ||
  1653. tg3_asic_rev(tp) != ASIC_REV_5785)
  1654. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1655. else
  1656. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1657. if (phydev->duplex == DUPLEX_HALF)
  1658. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1659. else {
  1660. lcl_adv = mii_advertise_flowctrl(
  1661. tp->link_config.flowctrl);
  1662. if (phydev->pause)
  1663. rmt_adv = LPA_PAUSE_CAP;
  1664. if (phydev->asym_pause)
  1665. rmt_adv |= LPA_PAUSE_ASYM;
  1666. }
  1667. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1668. } else
  1669. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1670. if (mac_mode != tp->mac_mode) {
  1671. tp->mac_mode = mac_mode;
  1672. tw32_f(MAC_MODE, tp->mac_mode);
  1673. udelay(40);
  1674. }
  1675. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1676. if (phydev->speed == SPEED_10)
  1677. tw32(MAC_MI_STAT,
  1678. MAC_MI_STAT_10MBPS_MODE |
  1679. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1680. else
  1681. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1682. }
  1683. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1684. tw32(MAC_TX_LENGTHS,
  1685. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1686. (6 << TX_LENGTHS_IPG_SHIFT) |
  1687. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1688. else
  1689. tw32(MAC_TX_LENGTHS,
  1690. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1691. (6 << TX_LENGTHS_IPG_SHIFT) |
  1692. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1693. if (phydev->link != tp->old_link ||
  1694. phydev->speed != tp->link_config.active_speed ||
  1695. phydev->duplex != tp->link_config.active_duplex ||
  1696. oldflowctrl != tp->link_config.active_flowctrl)
  1697. linkmesg = 1;
  1698. tp->old_link = phydev->link;
  1699. tp->link_config.active_speed = phydev->speed;
  1700. tp->link_config.active_duplex = phydev->duplex;
  1701. spin_unlock_bh(&tp->lock);
  1702. if (linkmesg)
  1703. tg3_link_report(tp);
  1704. }
  1705. static int tg3_phy_init(struct tg3 *tp)
  1706. {
  1707. struct phy_device *phydev;
  1708. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1709. return 0;
  1710. /* Bring the PHY back to a known state. */
  1711. tg3_bmcr_reset(tp);
  1712. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1713. /* Attach the MAC to the PHY. */
  1714. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1715. tg3_adjust_link, phydev->interface);
  1716. if (IS_ERR(phydev)) {
  1717. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1718. return PTR_ERR(phydev);
  1719. }
  1720. /* Mask with MAC supported features. */
  1721. switch (phydev->interface) {
  1722. case PHY_INTERFACE_MODE_GMII:
  1723. case PHY_INTERFACE_MODE_RGMII:
  1724. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1725. phydev->supported &= (PHY_GBIT_FEATURES |
  1726. SUPPORTED_Pause |
  1727. SUPPORTED_Asym_Pause);
  1728. break;
  1729. }
  1730. /* fallthru */
  1731. case PHY_INTERFACE_MODE_MII:
  1732. phydev->supported &= (PHY_BASIC_FEATURES |
  1733. SUPPORTED_Pause |
  1734. SUPPORTED_Asym_Pause);
  1735. break;
  1736. default:
  1737. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1738. return -EINVAL;
  1739. }
  1740. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1741. phydev->advertising = phydev->supported;
  1742. return 0;
  1743. }
  1744. static void tg3_phy_start(struct tg3 *tp)
  1745. {
  1746. struct phy_device *phydev;
  1747. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1748. return;
  1749. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1750. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1751. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1752. phydev->speed = tp->link_config.speed;
  1753. phydev->duplex = tp->link_config.duplex;
  1754. phydev->autoneg = tp->link_config.autoneg;
  1755. phydev->advertising = tp->link_config.advertising;
  1756. }
  1757. phy_start(phydev);
  1758. phy_start_aneg(phydev);
  1759. }
  1760. static void tg3_phy_stop(struct tg3 *tp)
  1761. {
  1762. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1763. return;
  1764. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1765. }
  1766. static void tg3_phy_fini(struct tg3 *tp)
  1767. {
  1768. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1769. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1770. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1771. }
  1772. }
  1773. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1774. {
  1775. int err;
  1776. u32 val;
  1777. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1778. return 0;
  1779. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1780. /* Cannot do read-modify-write on 5401 */
  1781. err = tg3_phy_auxctl_write(tp,
  1782. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1783. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1784. 0x4c20);
  1785. goto done;
  1786. }
  1787. err = tg3_phy_auxctl_read(tp,
  1788. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1789. if (err)
  1790. return err;
  1791. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1792. err = tg3_phy_auxctl_write(tp,
  1793. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1794. done:
  1795. return err;
  1796. }
  1797. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1798. {
  1799. u32 phytest;
  1800. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1801. u32 phy;
  1802. tg3_writephy(tp, MII_TG3_FET_TEST,
  1803. phytest | MII_TG3_FET_SHADOW_EN);
  1804. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1805. if (enable)
  1806. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1807. else
  1808. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1809. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1810. }
  1811. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1812. }
  1813. }
  1814. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1815. {
  1816. u32 reg;
  1817. if (!tg3_flag(tp, 5705_PLUS) ||
  1818. (tg3_flag(tp, 5717_PLUS) &&
  1819. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1820. return;
  1821. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1822. tg3_phy_fet_toggle_apd(tp, enable);
  1823. return;
  1824. }
  1825. reg = MII_TG3_MISC_SHDW_WREN |
  1826. MII_TG3_MISC_SHDW_SCR5_SEL |
  1827. MII_TG3_MISC_SHDW_SCR5_LPED |
  1828. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1829. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1830. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1831. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1832. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1833. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1834. reg = MII_TG3_MISC_SHDW_WREN |
  1835. MII_TG3_MISC_SHDW_APD_SEL |
  1836. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1837. if (enable)
  1838. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1839. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1840. }
  1841. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1842. {
  1843. u32 phy;
  1844. if (!tg3_flag(tp, 5705_PLUS) ||
  1845. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1846. return;
  1847. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1848. u32 ephy;
  1849. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1850. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1851. tg3_writephy(tp, MII_TG3_FET_TEST,
  1852. ephy | MII_TG3_FET_SHADOW_EN);
  1853. if (!tg3_readphy(tp, reg, &phy)) {
  1854. if (enable)
  1855. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1856. else
  1857. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1858. tg3_writephy(tp, reg, phy);
  1859. }
  1860. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1861. }
  1862. } else {
  1863. int ret;
  1864. ret = tg3_phy_auxctl_read(tp,
  1865. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1866. if (!ret) {
  1867. if (enable)
  1868. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1869. else
  1870. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1871. tg3_phy_auxctl_write(tp,
  1872. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1873. }
  1874. }
  1875. }
  1876. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1877. {
  1878. int ret;
  1879. u32 val;
  1880. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1881. return;
  1882. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1883. if (!ret)
  1884. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1885. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1886. }
  1887. static void tg3_phy_apply_otp(struct tg3 *tp)
  1888. {
  1889. u32 otp, phy;
  1890. if (!tp->phy_otp)
  1891. return;
  1892. otp = tp->phy_otp;
  1893. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1894. return;
  1895. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1896. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1897. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1898. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1899. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1900. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1901. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1902. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1903. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1904. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1905. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1906. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1907. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1908. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1909. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1910. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1911. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1912. }
  1913. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1914. {
  1915. u32 val;
  1916. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1917. return;
  1918. tp->setlpicnt = 0;
  1919. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1920. current_link_up &&
  1921. tp->link_config.active_duplex == DUPLEX_FULL &&
  1922. (tp->link_config.active_speed == SPEED_100 ||
  1923. tp->link_config.active_speed == SPEED_1000)) {
  1924. u32 eeectl;
  1925. if (tp->link_config.active_speed == SPEED_1000)
  1926. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1927. else
  1928. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1929. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1930. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1931. TG3_CL45_D7_EEERES_STAT, &val);
  1932. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1933. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1934. tp->setlpicnt = 2;
  1935. }
  1936. if (!tp->setlpicnt) {
  1937. if (current_link_up &&
  1938. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1939. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1940. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1941. }
  1942. val = tr32(TG3_CPMU_EEE_MODE);
  1943. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1944. }
  1945. }
  1946. static void tg3_phy_eee_enable(struct tg3 *tp)
  1947. {
  1948. u32 val;
  1949. if (tp->link_config.active_speed == SPEED_1000 &&
  1950. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1951. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1952. tg3_flag(tp, 57765_CLASS)) &&
  1953. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1954. val = MII_TG3_DSP_TAP26_ALNOKO |
  1955. MII_TG3_DSP_TAP26_RMRXSTO;
  1956. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1957. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1958. }
  1959. val = tr32(TG3_CPMU_EEE_MODE);
  1960. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1961. }
  1962. static int tg3_wait_macro_done(struct tg3 *tp)
  1963. {
  1964. int limit = 100;
  1965. while (limit--) {
  1966. u32 tmp32;
  1967. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1968. if ((tmp32 & 0x1000) == 0)
  1969. break;
  1970. }
  1971. }
  1972. if (limit < 0)
  1973. return -EBUSY;
  1974. return 0;
  1975. }
  1976. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1977. {
  1978. static const u32 test_pat[4][6] = {
  1979. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1980. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1981. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1982. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1983. };
  1984. int chan;
  1985. for (chan = 0; chan < 4; chan++) {
  1986. int i;
  1987. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1988. (chan * 0x2000) | 0x0200);
  1989. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1990. for (i = 0; i < 6; i++)
  1991. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1992. test_pat[chan][i]);
  1993. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1994. if (tg3_wait_macro_done(tp)) {
  1995. *resetp = 1;
  1996. return -EBUSY;
  1997. }
  1998. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1999. (chan * 0x2000) | 0x0200);
  2000. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2001. if (tg3_wait_macro_done(tp)) {
  2002. *resetp = 1;
  2003. return -EBUSY;
  2004. }
  2005. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2006. if (tg3_wait_macro_done(tp)) {
  2007. *resetp = 1;
  2008. return -EBUSY;
  2009. }
  2010. for (i = 0; i < 6; i += 2) {
  2011. u32 low, high;
  2012. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2013. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2014. tg3_wait_macro_done(tp)) {
  2015. *resetp = 1;
  2016. return -EBUSY;
  2017. }
  2018. low &= 0x7fff;
  2019. high &= 0x000f;
  2020. if (low != test_pat[chan][i] ||
  2021. high != test_pat[chan][i+1]) {
  2022. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2023. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2024. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2025. return -EBUSY;
  2026. }
  2027. }
  2028. }
  2029. return 0;
  2030. }
  2031. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2032. {
  2033. int chan;
  2034. for (chan = 0; chan < 4; chan++) {
  2035. int i;
  2036. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2037. (chan * 0x2000) | 0x0200);
  2038. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2039. for (i = 0; i < 6; i++)
  2040. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2041. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2042. if (tg3_wait_macro_done(tp))
  2043. return -EBUSY;
  2044. }
  2045. return 0;
  2046. }
  2047. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2048. {
  2049. u32 reg32, phy9_orig;
  2050. int retries, do_phy_reset, err;
  2051. retries = 10;
  2052. do_phy_reset = 1;
  2053. do {
  2054. if (do_phy_reset) {
  2055. err = tg3_bmcr_reset(tp);
  2056. if (err)
  2057. return err;
  2058. do_phy_reset = 0;
  2059. }
  2060. /* Disable transmitter and interrupt. */
  2061. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2062. continue;
  2063. reg32 |= 0x3000;
  2064. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2065. /* Set full-duplex, 1000 mbps. */
  2066. tg3_writephy(tp, MII_BMCR,
  2067. BMCR_FULLDPLX | BMCR_SPEED1000);
  2068. /* Set to master mode. */
  2069. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2070. continue;
  2071. tg3_writephy(tp, MII_CTRL1000,
  2072. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2073. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2074. if (err)
  2075. return err;
  2076. /* Block the PHY control access. */
  2077. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2078. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2079. if (!err)
  2080. break;
  2081. } while (--retries);
  2082. err = tg3_phy_reset_chanpat(tp);
  2083. if (err)
  2084. return err;
  2085. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2086. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2087. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2088. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2089. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2090. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2091. reg32 &= ~0x3000;
  2092. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2093. } else if (!err)
  2094. err = -EBUSY;
  2095. return err;
  2096. }
  2097. static void tg3_carrier_off(struct tg3 *tp)
  2098. {
  2099. netif_carrier_off(tp->dev);
  2100. tp->link_up = false;
  2101. }
  2102. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2103. {
  2104. if (tg3_flag(tp, ENABLE_ASF))
  2105. netdev_warn(tp->dev,
  2106. "Management side-band traffic will be interrupted during phy settings change\n");
  2107. }
  2108. /* This will reset the tigon3 PHY if there is no valid
  2109. * link unless the FORCE argument is non-zero.
  2110. */
  2111. static int tg3_phy_reset(struct tg3 *tp)
  2112. {
  2113. u32 val, cpmuctrl;
  2114. int err;
  2115. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2116. val = tr32(GRC_MISC_CFG);
  2117. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2118. udelay(40);
  2119. }
  2120. err = tg3_readphy(tp, MII_BMSR, &val);
  2121. err |= tg3_readphy(tp, MII_BMSR, &val);
  2122. if (err != 0)
  2123. return -EBUSY;
  2124. if (netif_running(tp->dev) && tp->link_up) {
  2125. netif_carrier_off(tp->dev);
  2126. tg3_link_report(tp);
  2127. }
  2128. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2129. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2130. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2131. err = tg3_phy_reset_5703_4_5(tp);
  2132. if (err)
  2133. return err;
  2134. goto out;
  2135. }
  2136. cpmuctrl = 0;
  2137. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2138. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2139. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2140. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2141. tw32(TG3_CPMU_CTRL,
  2142. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2143. }
  2144. err = tg3_bmcr_reset(tp);
  2145. if (err)
  2146. return err;
  2147. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2148. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2149. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2150. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2151. }
  2152. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2153. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2154. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2155. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2156. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2157. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2158. udelay(40);
  2159. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2160. }
  2161. }
  2162. if (tg3_flag(tp, 5717_PLUS) &&
  2163. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2164. return 0;
  2165. tg3_phy_apply_otp(tp);
  2166. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2167. tg3_phy_toggle_apd(tp, true);
  2168. else
  2169. tg3_phy_toggle_apd(tp, false);
  2170. out:
  2171. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2172. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2173. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2174. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2175. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2176. }
  2177. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2178. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2179. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2180. }
  2181. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2182. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2183. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2184. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2185. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2186. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2187. }
  2188. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2189. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2190. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2191. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2192. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2193. tg3_writephy(tp, MII_TG3_TEST1,
  2194. MII_TG3_TEST1_TRIM_EN | 0x4);
  2195. } else
  2196. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2197. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2198. }
  2199. }
  2200. /* Set Extended packet length bit (bit 14) on all chips that */
  2201. /* support jumbo frames */
  2202. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2203. /* Cannot do read-modify-write on 5401 */
  2204. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2205. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2206. /* Set bit 14 with read-modify-write to preserve other bits */
  2207. err = tg3_phy_auxctl_read(tp,
  2208. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2209. if (!err)
  2210. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2211. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2212. }
  2213. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2214. * jumbo frames transmission.
  2215. */
  2216. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2217. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2218. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2219. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2220. }
  2221. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2222. /* adjust output voltage */
  2223. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2224. }
  2225. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2226. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2227. tg3_phy_toggle_automdix(tp, true);
  2228. tg3_phy_set_wirespeed(tp);
  2229. return 0;
  2230. }
  2231. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2232. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2233. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2234. TG3_GPIO_MSG_NEED_VAUX)
  2235. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2236. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2237. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2238. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2239. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2240. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2241. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2242. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2243. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2244. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2245. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2246. {
  2247. u32 status, shift;
  2248. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2249. tg3_asic_rev(tp) == ASIC_REV_5719)
  2250. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2251. else
  2252. status = tr32(TG3_CPMU_DRV_STATUS);
  2253. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2254. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2255. status |= (newstat << shift);
  2256. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2257. tg3_asic_rev(tp) == ASIC_REV_5719)
  2258. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2259. else
  2260. tw32(TG3_CPMU_DRV_STATUS, status);
  2261. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2262. }
  2263. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2264. {
  2265. if (!tg3_flag(tp, IS_NIC))
  2266. return 0;
  2267. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2268. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2269. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2270. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2271. return -EIO;
  2272. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2273. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2274. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2275. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2276. } else {
  2277. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2278. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2279. }
  2280. return 0;
  2281. }
  2282. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2283. {
  2284. u32 grc_local_ctrl;
  2285. if (!tg3_flag(tp, IS_NIC) ||
  2286. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2287. tg3_asic_rev(tp) == ASIC_REV_5701)
  2288. return;
  2289. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2290. tw32_wait_f(GRC_LOCAL_CTRL,
  2291. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2292. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2293. tw32_wait_f(GRC_LOCAL_CTRL,
  2294. grc_local_ctrl,
  2295. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2296. tw32_wait_f(GRC_LOCAL_CTRL,
  2297. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2298. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2299. }
  2300. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2301. {
  2302. if (!tg3_flag(tp, IS_NIC))
  2303. return;
  2304. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2305. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2306. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2307. (GRC_LCLCTRL_GPIO_OE0 |
  2308. GRC_LCLCTRL_GPIO_OE1 |
  2309. GRC_LCLCTRL_GPIO_OE2 |
  2310. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2311. GRC_LCLCTRL_GPIO_OUTPUT1),
  2312. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2313. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2314. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2315. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2316. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2317. GRC_LCLCTRL_GPIO_OE1 |
  2318. GRC_LCLCTRL_GPIO_OE2 |
  2319. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2320. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2321. tp->grc_local_ctrl;
  2322. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2323. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2324. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2325. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2326. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2327. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2328. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2329. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2330. } else {
  2331. u32 no_gpio2;
  2332. u32 grc_local_ctrl = 0;
  2333. /* Workaround to prevent overdrawing Amps. */
  2334. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2335. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2336. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2337. grc_local_ctrl,
  2338. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2339. }
  2340. /* On 5753 and variants, GPIO2 cannot be used. */
  2341. no_gpio2 = tp->nic_sram_data_cfg &
  2342. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2343. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2344. GRC_LCLCTRL_GPIO_OE1 |
  2345. GRC_LCLCTRL_GPIO_OE2 |
  2346. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2347. GRC_LCLCTRL_GPIO_OUTPUT2;
  2348. if (no_gpio2) {
  2349. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2350. GRC_LCLCTRL_GPIO_OUTPUT2);
  2351. }
  2352. tw32_wait_f(GRC_LOCAL_CTRL,
  2353. tp->grc_local_ctrl | grc_local_ctrl,
  2354. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2355. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2356. tw32_wait_f(GRC_LOCAL_CTRL,
  2357. tp->grc_local_ctrl | grc_local_ctrl,
  2358. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2359. if (!no_gpio2) {
  2360. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2361. tw32_wait_f(GRC_LOCAL_CTRL,
  2362. tp->grc_local_ctrl | grc_local_ctrl,
  2363. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2364. }
  2365. }
  2366. }
  2367. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2368. {
  2369. u32 msg = 0;
  2370. /* Serialize power state transitions */
  2371. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2372. return;
  2373. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2374. msg = TG3_GPIO_MSG_NEED_VAUX;
  2375. msg = tg3_set_function_status(tp, msg);
  2376. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2377. goto done;
  2378. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2379. tg3_pwrsrc_switch_to_vaux(tp);
  2380. else
  2381. tg3_pwrsrc_die_with_vmain(tp);
  2382. done:
  2383. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2384. }
  2385. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2386. {
  2387. bool need_vaux = false;
  2388. /* The GPIOs do something completely different on 57765. */
  2389. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2390. return;
  2391. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2392. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2393. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2394. tg3_frob_aux_power_5717(tp, include_wol ?
  2395. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2396. return;
  2397. }
  2398. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2399. struct net_device *dev_peer;
  2400. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2401. /* remove_one() may have been run on the peer. */
  2402. if (dev_peer) {
  2403. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2404. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2405. return;
  2406. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2407. tg3_flag(tp_peer, ENABLE_ASF))
  2408. need_vaux = true;
  2409. }
  2410. }
  2411. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2412. tg3_flag(tp, ENABLE_ASF))
  2413. need_vaux = true;
  2414. if (need_vaux)
  2415. tg3_pwrsrc_switch_to_vaux(tp);
  2416. else
  2417. tg3_pwrsrc_die_with_vmain(tp);
  2418. }
  2419. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2420. {
  2421. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2422. return 1;
  2423. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2424. if (speed != SPEED_10)
  2425. return 1;
  2426. } else if (speed == SPEED_10)
  2427. return 1;
  2428. return 0;
  2429. }
  2430. static bool tg3_phy_power_bug(struct tg3 *tp)
  2431. {
  2432. switch (tg3_asic_rev(tp)) {
  2433. case ASIC_REV_5700:
  2434. case ASIC_REV_5704:
  2435. return true;
  2436. case ASIC_REV_5780:
  2437. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2438. return true;
  2439. return false;
  2440. case ASIC_REV_5717:
  2441. if (!tp->pci_fn)
  2442. return true;
  2443. return false;
  2444. case ASIC_REV_5719:
  2445. case ASIC_REV_5720:
  2446. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2447. !tp->pci_fn)
  2448. return true;
  2449. return false;
  2450. }
  2451. return false;
  2452. }
  2453. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2454. {
  2455. u32 val;
  2456. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2457. return;
  2458. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2459. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2460. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2461. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2462. sg_dig_ctrl |=
  2463. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2464. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2465. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2466. }
  2467. return;
  2468. }
  2469. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2470. tg3_bmcr_reset(tp);
  2471. val = tr32(GRC_MISC_CFG);
  2472. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2473. udelay(40);
  2474. return;
  2475. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2476. u32 phytest;
  2477. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2478. u32 phy;
  2479. tg3_writephy(tp, MII_ADVERTISE, 0);
  2480. tg3_writephy(tp, MII_BMCR,
  2481. BMCR_ANENABLE | BMCR_ANRESTART);
  2482. tg3_writephy(tp, MII_TG3_FET_TEST,
  2483. phytest | MII_TG3_FET_SHADOW_EN);
  2484. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2485. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2486. tg3_writephy(tp,
  2487. MII_TG3_FET_SHDW_AUXMODE4,
  2488. phy);
  2489. }
  2490. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2491. }
  2492. return;
  2493. } else if (do_low_power) {
  2494. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2495. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2496. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2497. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2498. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2499. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2500. }
  2501. /* The PHY should not be powered down on some chips because
  2502. * of bugs.
  2503. */
  2504. if (tg3_phy_power_bug(tp))
  2505. return;
  2506. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2507. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2508. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2509. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2510. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2511. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2512. }
  2513. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2514. }
  2515. /* tp->lock is held. */
  2516. static int tg3_nvram_lock(struct tg3 *tp)
  2517. {
  2518. if (tg3_flag(tp, NVRAM)) {
  2519. int i;
  2520. if (tp->nvram_lock_cnt == 0) {
  2521. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2522. for (i = 0; i < 8000; i++) {
  2523. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2524. break;
  2525. udelay(20);
  2526. }
  2527. if (i == 8000) {
  2528. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2529. return -ENODEV;
  2530. }
  2531. }
  2532. tp->nvram_lock_cnt++;
  2533. }
  2534. return 0;
  2535. }
  2536. /* tp->lock is held. */
  2537. static void tg3_nvram_unlock(struct tg3 *tp)
  2538. {
  2539. if (tg3_flag(tp, NVRAM)) {
  2540. if (tp->nvram_lock_cnt > 0)
  2541. tp->nvram_lock_cnt--;
  2542. if (tp->nvram_lock_cnt == 0)
  2543. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2544. }
  2545. }
  2546. /* tp->lock is held. */
  2547. static void tg3_enable_nvram_access(struct tg3 *tp)
  2548. {
  2549. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2550. u32 nvaccess = tr32(NVRAM_ACCESS);
  2551. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2552. }
  2553. }
  2554. /* tp->lock is held. */
  2555. static void tg3_disable_nvram_access(struct tg3 *tp)
  2556. {
  2557. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2558. u32 nvaccess = tr32(NVRAM_ACCESS);
  2559. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2560. }
  2561. }
  2562. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2563. u32 offset, u32 *val)
  2564. {
  2565. u32 tmp;
  2566. int i;
  2567. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2568. return -EINVAL;
  2569. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2570. EEPROM_ADDR_DEVID_MASK |
  2571. EEPROM_ADDR_READ);
  2572. tw32(GRC_EEPROM_ADDR,
  2573. tmp |
  2574. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2575. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2576. EEPROM_ADDR_ADDR_MASK) |
  2577. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2578. for (i = 0; i < 1000; i++) {
  2579. tmp = tr32(GRC_EEPROM_ADDR);
  2580. if (tmp & EEPROM_ADDR_COMPLETE)
  2581. break;
  2582. msleep(1);
  2583. }
  2584. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2585. return -EBUSY;
  2586. tmp = tr32(GRC_EEPROM_DATA);
  2587. /*
  2588. * The data will always be opposite the native endian
  2589. * format. Perform a blind byteswap to compensate.
  2590. */
  2591. *val = swab32(tmp);
  2592. return 0;
  2593. }
  2594. #define NVRAM_CMD_TIMEOUT 10000
  2595. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2596. {
  2597. int i;
  2598. tw32(NVRAM_CMD, nvram_cmd);
  2599. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2600. udelay(10);
  2601. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2602. udelay(10);
  2603. break;
  2604. }
  2605. }
  2606. if (i == NVRAM_CMD_TIMEOUT)
  2607. return -EBUSY;
  2608. return 0;
  2609. }
  2610. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2611. {
  2612. if (tg3_flag(tp, NVRAM) &&
  2613. tg3_flag(tp, NVRAM_BUFFERED) &&
  2614. tg3_flag(tp, FLASH) &&
  2615. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2616. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2617. addr = ((addr / tp->nvram_pagesize) <<
  2618. ATMEL_AT45DB0X1B_PAGE_POS) +
  2619. (addr % tp->nvram_pagesize);
  2620. return addr;
  2621. }
  2622. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2623. {
  2624. if (tg3_flag(tp, NVRAM) &&
  2625. tg3_flag(tp, NVRAM_BUFFERED) &&
  2626. tg3_flag(tp, FLASH) &&
  2627. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2628. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2629. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2630. tp->nvram_pagesize) +
  2631. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2632. return addr;
  2633. }
  2634. /* NOTE: Data read in from NVRAM is byteswapped according to
  2635. * the byteswapping settings for all other register accesses.
  2636. * tg3 devices are BE devices, so on a BE machine, the data
  2637. * returned will be exactly as it is seen in NVRAM. On a LE
  2638. * machine, the 32-bit value will be byteswapped.
  2639. */
  2640. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2641. {
  2642. int ret;
  2643. if (!tg3_flag(tp, NVRAM))
  2644. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2645. offset = tg3_nvram_phys_addr(tp, offset);
  2646. if (offset > NVRAM_ADDR_MSK)
  2647. return -EINVAL;
  2648. ret = tg3_nvram_lock(tp);
  2649. if (ret)
  2650. return ret;
  2651. tg3_enable_nvram_access(tp);
  2652. tw32(NVRAM_ADDR, offset);
  2653. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2654. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2655. if (ret == 0)
  2656. *val = tr32(NVRAM_RDDATA);
  2657. tg3_disable_nvram_access(tp);
  2658. tg3_nvram_unlock(tp);
  2659. return ret;
  2660. }
  2661. /* Ensures NVRAM data is in bytestream format. */
  2662. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2663. {
  2664. u32 v;
  2665. int res = tg3_nvram_read(tp, offset, &v);
  2666. if (!res)
  2667. *val = cpu_to_be32(v);
  2668. return res;
  2669. }
  2670. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2671. u32 offset, u32 len, u8 *buf)
  2672. {
  2673. int i, j, rc = 0;
  2674. u32 val;
  2675. for (i = 0; i < len; i += 4) {
  2676. u32 addr;
  2677. __be32 data;
  2678. addr = offset + i;
  2679. memcpy(&data, buf + i, 4);
  2680. /*
  2681. * The SEEPROM interface expects the data to always be opposite
  2682. * the native endian format. We accomplish this by reversing
  2683. * all the operations that would have been performed on the
  2684. * data from a call to tg3_nvram_read_be32().
  2685. */
  2686. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2687. val = tr32(GRC_EEPROM_ADDR);
  2688. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2689. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2690. EEPROM_ADDR_READ);
  2691. tw32(GRC_EEPROM_ADDR, val |
  2692. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2693. (addr & EEPROM_ADDR_ADDR_MASK) |
  2694. EEPROM_ADDR_START |
  2695. EEPROM_ADDR_WRITE);
  2696. for (j = 0; j < 1000; j++) {
  2697. val = tr32(GRC_EEPROM_ADDR);
  2698. if (val & EEPROM_ADDR_COMPLETE)
  2699. break;
  2700. msleep(1);
  2701. }
  2702. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2703. rc = -EBUSY;
  2704. break;
  2705. }
  2706. }
  2707. return rc;
  2708. }
  2709. /* offset and length are dword aligned */
  2710. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2711. u8 *buf)
  2712. {
  2713. int ret = 0;
  2714. u32 pagesize = tp->nvram_pagesize;
  2715. u32 pagemask = pagesize - 1;
  2716. u32 nvram_cmd;
  2717. u8 *tmp;
  2718. tmp = kmalloc(pagesize, GFP_KERNEL);
  2719. if (tmp == NULL)
  2720. return -ENOMEM;
  2721. while (len) {
  2722. int j;
  2723. u32 phy_addr, page_off, size;
  2724. phy_addr = offset & ~pagemask;
  2725. for (j = 0; j < pagesize; j += 4) {
  2726. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2727. (__be32 *) (tmp + j));
  2728. if (ret)
  2729. break;
  2730. }
  2731. if (ret)
  2732. break;
  2733. page_off = offset & pagemask;
  2734. size = pagesize;
  2735. if (len < size)
  2736. size = len;
  2737. len -= size;
  2738. memcpy(tmp + page_off, buf, size);
  2739. offset = offset + (pagesize - page_off);
  2740. tg3_enable_nvram_access(tp);
  2741. /*
  2742. * Before we can erase the flash page, we need
  2743. * to issue a special "write enable" command.
  2744. */
  2745. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2746. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2747. break;
  2748. /* Erase the target page */
  2749. tw32(NVRAM_ADDR, phy_addr);
  2750. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2751. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2752. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2753. break;
  2754. /* Issue another write enable to start the write. */
  2755. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2756. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2757. break;
  2758. for (j = 0; j < pagesize; j += 4) {
  2759. __be32 data;
  2760. data = *((__be32 *) (tmp + j));
  2761. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2762. tw32(NVRAM_ADDR, phy_addr + j);
  2763. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2764. NVRAM_CMD_WR;
  2765. if (j == 0)
  2766. nvram_cmd |= NVRAM_CMD_FIRST;
  2767. else if (j == (pagesize - 4))
  2768. nvram_cmd |= NVRAM_CMD_LAST;
  2769. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2770. if (ret)
  2771. break;
  2772. }
  2773. if (ret)
  2774. break;
  2775. }
  2776. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2777. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2778. kfree(tmp);
  2779. return ret;
  2780. }
  2781. /* offset and length are dword aligned */
  2782. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2783. u8 *buf)
  2784. {
  2785. int i, ret = 0;
  2786. for (i = 0; i < len; i += 4, offset += 4) {
  2787. u32 page_off, phy_addr, nvram_cmd;
  2788. __be32 data;
  2789. memcpy(&data, buf + i, 4);
  2790. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2791. page_off = offset % tp->nvram_pagesize;
  2792. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2793. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2794. if (page_off == 0 || i == 0)
  2795. nvram_cmd |= NVRAM_CMD_FIRST;
  2796. if (page_off == (tp->nvram_pagesize - 4))
  2797. nvram_cmd |= NVRAM_CMD_LAST;
  2798. if (i == (len - 4))
  2799. nvram_cmd |= NVRAM_CMD_LAST;
  2800. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2801. !tg3_flag(tp, FLASH) ||
  2802. !tg3_flag(tp, 57765_PLUS))
  2803. tw32(NVRAM_ADDR, phy_addr);
  2804. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2805. !tg3_flag(tp, 5755_PLUS) &&
  2806. (tp->nvram_jedecnum == JEDEC_ST) &&
  2807. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2808. u32 cmd;
  2809. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2810. ret = tg3_nvram_exec_cmd(tp, cmd);
  2811. if (ret)
  2812. break;
  2813. }
  2814. if (!tg3_flag(tp, FLASH)) {
  2815. /* We always do complete word writes to eeprom. */
  2816. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2817. }
  2818. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2819. if (ret)
  2820. break;
  2821. }
  2822. return ret;
  2823. }
  2824. /* offset and length are dword aligned */
  2825. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2826. {
  2827. int ret;
  2828. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2829. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2830. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2831. udelay(40);
  2832. }
  2833. if (!tg3_flag(tp, NVRAM)) {
  2834. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2835. } else {
  2836. u32 grc_mode;
  2837. ret = tg3_nvram_lock(tp);
  2838. if (ret)
  2839. return ret;
  2840. tg3_enable_nvram_access(tp);
  2841. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2842. tw32(NVRAM_WRITE1, 0x406);
  2843. grc_mode = tr32(GRC_MODE);
  2844. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2845. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2846. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2847. buf);
  2848. } else {
  2849. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2850. buf);
  2851. }
  2852. grc_mode = tr32(GRC_MODE);
  2853. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2854. tg3_disable_nvram_access(tp);
  2855. tg3_nvram_unlock(tp);
  2856. }
  2857. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2858. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2859. udelay(40);
  2860. }
  2861. return ret;
  2862. }
  2863. #define RX_CPU_SCRATCH_BASE 0x30000
  2864. #define RX_CPU_SCRATCH_SIZE 0x04000
  2865. #define TX_CPU_SCRATCH_BASE 0x34000
  2866. #define TX_CPU_SCRATCH_SIZE 0x04000
  2867. /* tp->lock is held. */
  2868. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2869. {
  2870. int i;
  2871. const int iters = 10000;
  2872. for (i = 0; i < iters; i++) {
  2873. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2874. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2875. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2876. break;
  2877. }
  2878. return (i == iters) ? -EBUSY : 0;
  2879. }
  2880. /* tp->lock is held. */
  2881. static int tg3_rxcpu_pause(struct tg3 *tp)
  2882. {
  2883. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2884. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2885. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2886. udelay(10);
  2887. return rc;
  2888. }
  2889. /* tp->lock is held. */
  2890. static int tg3_txcpu_pause(struct tg3 *tp)
  2891. {
  2892. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2893. }
  2894. /* tp->lock is held. */
  2895. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2896. {
  2897. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2898. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2899. }
  2900. /* tp->lock is held. */
  2901. static void tg3_rxcpu_resume(struct tg3 *tp)
  2902. {
  2903. tg3_resume_cpu(tp, RX_CPU_BASE);
  2904. }
  2905. /* tp->lock is held. */
  2906. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2907. {
  2908. int rc;
  2909. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2910. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2911. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2912. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2913. return 0;
  2914. }
  2915. if (cpu_base == RX_CPU_BASE) {
  2916. rc = tg3_rxcpu_pause(tp);
  2917. } else {
  2918. /*
  2919. * There is only an Rx CPU for the 5750 derivative in the
  2920. * BCM4785.
  2921. */
  2922. if (tg3_flag(tp, IS_SSB_CORE))
  2923. return 0;
  2924. rc = tg3_txcpu_pause(tp);
  2925. }
  2926. if (rc) {
  2927. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2928. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2929. return -ENODEV;
  2930. }
  2931. /* Clear firmware's nvram arbitration. */
  2932. if (tg3_flag(tp, NVRAM))
  2933. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2934. return 0;
  2935. }
  2936. static int tg3_fw_data_len(struct tg3 *tp,
  2937. const struct tg3_firmware_hdr *fw_hdr)
  2938. {
  2939. int fw_len;
  2940. /* Non fragmented firmware have one firmware header followed by a
  2941. * contiguous chunk of data to be written. The length field in that
  2942. * header is not the length of data to be written but the complete
  2943. * length of the bss. The data length is determined based on
  2944. * tp->fw->size minus headers.
  2945. *
  2946. * Fragmented firmware have a main header followed by multiple
  2947. * fragments. Each fragment is identical to non fragmented firmware
  2948. * with a firmware header followed by a contiguous chunk of data. In
  2949. * the main header, the length field is unused and set to 0xffffffff.
  2950. * In each fragment header the length is the entire size of that
  2951. * fragment i.e. fragment data + header length. Data length is
  2952. * therefore length field in the header minus TG3_FW_HDR_LEN.
  2953. */
  2954. if (tp->fw_len == 0xffffffff)
  2955. fw_len = be32_to_cpu(fw_hdr->len);
  2956. else
  2957. fw_len = tp->fw->size;
  2958. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  2959. }
  2960. /* tp->lock is held. */
  2961. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2962. u32 cpu_scratch_base, int cpu_scratch_size,
  2963. const struct tg3_firmware_hdr *fw_hdr)
  2964. {
  2965. int err, i;
  2966. void (*write_op)(struct tg3 *, u32, u32);
  2967. int total_len = tp->fw->size;
  2968. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2969. netdev_err(tp->dev,
  2970. "%s: Trying to load TX cpu firmware which is 5705\n",
  2971. __func__);
  2972. return -EINVAL;
  2973. }
  2974. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  2975. write_op = tg3_write_mem;
  2976. else
  2977. write_op = tg3_write_indirect_reg32;
  2978. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  2979. /* It is possible that bootcode is still loading at this point.
  2980. * Get the nvram lock first before halting the cpu.
  2981. */
  2982. int lock_err = tg3_nvram_lock(tp);
  2983. err = tg3_halt_cpu(tp, cpu_base);
  2984. if (!lock_err)
  2985. tg3_nvram_unlock(tp);
  2986. if (err)
  2987. goto out;
  2988. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2989. write_op(tp, cpu_scratch_base + i, 0);
  2990. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2991. tw32(cpu_base + CPU_MODE,
  2992. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  2993. } else {
  2994. /* Subtract additional main header for fragmented firmware and
  2995. * advance to the first fragment
  2996. */
  2997. total_len -= TG3_FW_HDR_LEN;
  2998. fw_hdr++;
  2999. }
  3000. do {
  3001. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3002. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3003. write_op(tp, cpu_scratch_base +
  3004. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3005. (i * sizeof(u32)),
  3006. be32_to_cpu(fw_data[i]));
  3007. total_len -= be32_to_cpu(fw_hdr->len);
  3008. /* Advance to next fragment */
  3009. fw_hdr = (struct tg3_firmware_hdr *)
  3010. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3011. } while (total_len > 0);
  3012. err = 0;
  3013. out:
  3014. return err;
  3015. }
  3016. /* tp->lock is held. */
  3017. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3018. {
  3019. int i;
  3020. const int iters = 5;
  3021. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3022. tw32_f(cpu_base + CPU_PC, pc);
  3023. for (i = 0; i < iters; i++) {
  3024. if (tr32(cpu_base + CPU_PC) == pc)
  3025. break;
  3026. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3027. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3028. tw32_f(cpu_base + CPU_PC, pc);
  3029. udelay(1000);
  3030. }
  3031. return (i == iters) ? -EBUSY : 0;
  3032. }
  3033. /* tp->lock is held. */
  3034. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3035. {
  3036. const struct tg3_firmware_hdr *fw_hdr;
  3037. int err;
  3038. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3039. /* Firmware blob starts with version numbers, followed by
  3040. start address and length. We are setting complete length.
  3041. length = end_address_of_bss - start_address_of_text.
  3042. Remainder is the blob to be loaded contiguously
  3043. from start address. */
  3044. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3045. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3046. fw_hdr);
  3047. if (err)
  3048. return err;
  3049. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3050. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3051. fw_hdr);
  3052. if (err)
  3053. return err;
  3054. /* Now startup only the RX cpu. */
  3055. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3056. be32_to_cpu(fw_hdr->base_addr));
  3057. if (err) {
  3058. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3059. "should be %08x\n", __func__,
  3060. tr32(RX_CPU_BASE + CPU_PC),
  3061. be32_to_cpu(fw_hdr->base_addr));
  3062. return -ENODEV;
  3063. }
  3064. tg3_rxcpu_resume(tp);
  3065. return 0;
  3066. }
  3067. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3068. {
  3069. const int iters = 1000;
  3070. int i;
  3071. u32 val;
  3072. /* Wait for boot code to complete initialization and enter service
  3073. * loop. It is then safe to download service patches
  3074. */
  3075. for (i = 0; i < iters; i++) {
  3076. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3077. break;
  3078. udelay(10);
  3079. }
  3080. if (i == iters) {
  3081. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3082. return -EBUSY;
  3083. }
  3084. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3085. if (val & 0xff) {
  3086. netdev_warn(tp->dev,
  3087. "Other patches exist. Not downloading EEE patch\n");
  3088. return -EEXIST;
  3089. }
  3090. return 0;
  3091. }
  3092. /* tp->lock is held. */
  3093. static void tg3_load_57766_firmware(struct tg3 *tp)
  3094. {
  3095. struct tg3_firmware_hdr *fw_hdr;
  3096. if (!tg3_flag(tp, NO_NVRAM))
  3097. return;
  3098. if (tg3_validate_rxcpu_state(tp))
  3099. return;
  3100. if (!tp->fw)
  3101. return;
  3102. /* This firmware blob has a different format than older firmware
  3103. * releases as given below. The main difference is we have fragmented
  3104. * data to be written to non-contiguous locations.
  3105. *
  3106. * In the beginning we have a firmware header identical to other
  3107. * firmware which consists of version, base addr and length. The length
  3108. * here is unused and set to 0xffffffff.
  3109. *
  3110. * This is followed by a series of firmware fragments which are
  3111. * individually identical to previous firmware. i.e. they have the
  3112. * firmware header and followed by data for that fragment. The version
  3113. * field of the individual fragment header is unused.
  3114. */
  3115. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3116. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3117. return;
  3118. if (tg3_rxcpu_pause(tp))
  3119. return;
  3120. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3121. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3122. tg3_rxcpu_resume(tp);
  3123. }
  3124. /* tp->lock is held. */
  3125. static int tg3_load_tso_firmware(struct tg3 *tp)
  3126. {
  3127. const struct tg3_firmware_hdr *fw_hdr;
  3128. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3129. int err;
  3130. if (!tg3_flag(tp, FW_TSO))
  3131. return 0;
  3132. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3133. /* Firmware blob starts with version numbers, followed by
  3134. start address and length. We are setting complete length.
  3135. length = end_address_of_bss - start_address_of_text.
  3136. Remainder is the blob to be loaded contiguously
  3137. from start address. */
  3138. cpu_scratch_size = tp->fw_len;
  3139. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3140. cpu_base = RX_CPU_BASE;
  3141. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3142. } else {
  3143. cpu_base = TX_CPU_BASE;
  3144. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3145. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3146. }
  3147. err = tg3_load_firmware_cpu(tp, cpu_base,
  3148. cpu_scratch_base, cpu_scratch_size,
  3149. fw_hdr);
  3150. if (err)
  3151. return err;
  3152. /* Now startup the cpu. */
  3153. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3154. be32_to_cpu(fw_hdr->base_addr));
  3155. if (err) {
  3156. netdev_err(tp->dev,
  3157. "%s fails to set CPU PC, is %08x should be %08x\n",
  3158. __func__, tr32(cpu_base + CPU_PC),
  3159. be32_to_cpu(fw_hdr->base_addr));
  3160. return -ENODEV;
  3161. }
  3162. tg3_resume_cpu(tp, cpu_base);
  3163. return 0;
  3164. }
  3165. /* tp->lock is held. */
  3166. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3167. {
  3168. u32 addr_high, addr_low;
  3169. int i;
  3170. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3171. tp->dev->dev_addr[1]);
  3172. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3173. (tp->dev->dev_addr[3] << 16) |
  3174. (tp->dev->dev_addr[4] << 8) |
  3175. (tp->dev->dev_addr[5] << 0));
  3176. for (i = 0; i < 4; i++) {
  3177. if (i == 1 && skip_mac_1)
  3178. continue;
  3179. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3180. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3181. }
  3182. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3183. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3184. for (i = 0; i < 12; i++) {
  3185. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3186. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3187. }
  3188. }
  3189. addr_high = (tp->dev->dev_addr[0] +
  3190. tp->dev->dev_addr[1] +
  3191. tp->dev->dev_addr[2] +
  3192. tp->dev->dev_addr[3] +
  3193. tp->dev->dev_addr[4] +
  3194. tp->dev->dev_addr[5]) &
  3195. TX_BACKOFF_SEED_MASK;
  3196. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3197. }
  3198. static void tg3_enable_register_access(struct tg3 *tp)
  3199. {
  3200. /*
  3201. * Make sure register accesses (indirect or otherwise) will function
  3202. * correctly.
  3203. */
  3204. pci_write_config_dword(tp->pdev,
  3205. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3206. }
  3207. static int tg3_power_up(struct tg3 *tp)
  3208. {
  3209. int err;
  3210. tg3_enable_register_access(tp);
  3211. err = pci_set_power_state(tp->pdev, PCI_D0);
  3212. if (!err) {
  3213. /* Switch out of Vaux if it is a NIC */
  3214. tg3_pwrsrc_switch_to_vmain(tp);
  3215. } else {
  3216. netdev_err(tp->dev, "Transition to D0 failed\n");
  3217. }
  3218. return err;
  3219. }
  3220. static int tg3_setup_phy(struct tg3 *, bool);
  3221. static int tg3_power_down_prepare(struct tg3 *tp)
  3222. {
  3223. u32 misc_host_ctrl;
  3224. bool device_should_wake, do_low_power;
  3225. tg3_enable_register_access(tp);
  3226. /* Restore the CLKREQ setting. */
  3227. if (tg3_flag(tp, CLKREQ_BUG))
  3228. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3229. PCI_EXP_LNKCTL_CLKREQ_EN);
  3230. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3231. tw32(TG3PCI_MISC_HOST_CTRL,
  3232. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3233. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3234. tg3_flag(tp, WOL_ENABLE);
  3235. if (tg3_flag(tp, USE_PHYLIB)) {
  3236. do_low_power = false;
  3237. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3238. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3239. struct phy_device *phydev;
  3240. u32 phyid, advertising;
  3241. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3242. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3243. tp->link_config.speed = phydev->speed;
  3244. tp->link_config.duplex = phydev->duplex;
  3245. tp->link_config.autoneg = phydev->autoneg;
  3246. tp->link_config.advertising = phydev->advertising;
  3247. advertising = ADVERTISED_TP |
  3248. ADVERTISED_Pause |
  3249. ADVERTISED_Autoneg |
  3250. ADVERTISED_10baseT_Half;
  3251. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3252. if (tg3_flag(tp, WOL_SPEED_100MB))
  3253. advertising |=
  3254. ADVERTISED_100baseT_Half |
  3255. ADVERTISED_100baseT_Full |
  3256. ADVERTISED_10baseT_Full;
  3257. else
  3258. advertising |= ADVERTISED_10baseT_Full;
  3259. }
  3260. phydev->advertising = advertising;
  3261. phy_start_aneg(phydev);
  3262. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3263. if (phyid != PHY_ID_BCMAC131) {
  3264. phyid &= PHY_BCM_OUI_MASK;
  3265. if (phyid == PHY_BCM_OUI_1 ||
  3266. phyid == PHY_BCM_OUI_2 ||
  3267. phyid == PHY_BCM_OUI_3)
  3268. do_low_power = true;
  3269. }
  3270. }
  3271. } else {
  3272. do_low_power = true;
  3273. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3274. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3275. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3276. tg3_setup_phy(tp, false);
  3277. }
  3278. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3279. u32 val;
  3280. val = tr32(GRC_VCPU_EXT_CTRL);
  3281. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3282. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3283. int i;
  3284. u32 val;
  3285. for (i = 0; i < 200; i++) {
  3286. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3287. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3288. break;
  3289. msleep(1);
  3290. }
  3291. }
  3292. if (tg3_flag(tp, WOL_CAP))
  3293. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3294. WOL_DRV_STATE_SHUTDOWN |
  3295. WOL_DRV_WOL |
  3296. WOL_SET_MAGIC_PKT);
  3297. if (device_should_wake) {
  3298. u32 mac_mode;
  3299. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3300. if (do_low_power &&
  3301. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3302. tg3_phy_auxctl_write(tp,
  3303. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3304. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3305. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3306. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3307. udelay(40);
  3308. }
  3309. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3310. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3311. else if (tp->phy_flags &
  3312. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3313. if (tp->link_config.active_speed == SPEED_1000)
  3314. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3315. else
  3316. mac_mode = MAC_MODE_PORT_MODE_MII;
  3317. } else
  3318. mac_mode = MAC_MODE_PORT_MODE_MII;
  3319. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3320. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3321. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3322. SPEED_100 : SPEED_10;
  3323. if (tg3_5700_link_polarity(tp, speed))
  3324. mac_mode |= MAC_MODE_LINK_POLARITY;
  3325. else
  3326. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3327. }
  3328. } else {
  3329. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3330. }
  3331. if (!tg3_flag(tp, 5750_PLUS))
  3332. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3333. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3334. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3335. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3336. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3337. if (tg3_flag(tp, ENABLE_APE))
  3338. mac_mode |= MAC_MODE_APE_TX_EN |
  3339. MAC_MODE_APE_RX_EN |
  3340. MAC_MODE_TDE_ENABLE;
  3341. tw32_f(MAC_MODE, mac_mode);
  3342. udelay(100);
  3343. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3344. udelay(10);
  3345. }
  3346. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3347. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3348. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3349. u32 base_val;
  3350. base_val = tp->pci_clock_ctrl;
  3351. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3352. CLOCK_CTRL_TXCLK_DISABLE);
  3353. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3354. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3355. } else if (tg3_flag(tp, 5780_CLASS) ||
  3356. tg3_flag(tp, CPMU_PRESENT) ||
  3357. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3358. /* do nothing */
  3359. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3360. u32 newbits1, newbits2;
  3361. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3362. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3363. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3364. CLOCK_CTRL_TXCLK_DISABLE |
  3365. CLOCK_CTRL_ALTCLK);
  3366. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3367. } else if (tg3_flag(tp, 5705_PLUS)) {
  3368. newbits1 = CLOCK_CTRL_625_CORE;
  3369. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3370. } else {
  3371. newbits1 = CLOCK_CTRL_ALTCLK;
  3372. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3373. }
  3374. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3375. 40);
  3376. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3377. 40);
  3378. if (!tg3_flag(tp, 5705_PLUS)) {
  3379. u32 newbits3;
  3380. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3381. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3382. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3383. CLOCK_CTRL_TXCLK_DISABLE |
  3384. CLOCK_CTRL_44MHZ_CORE);
  3385. } else {
  3386. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3387. }
  3388. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3389. tp->pci_clock_ctrl | newbits3, 40);
  3390. }
  3391. }
  3392. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3393. tg3_power_down_phy(tp, do_low_power);
  3394. tg3_frob_aux_power(tp, true);
  3395. /* Workaround for unstable PLL clock */
  3396. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3397. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3398. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3399. u32 val = tr32(0x7d00);
  3400. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3401. tw32(0x7d00, val);
  3402. if (!tg3_flag(tp, ENABLE_ASF)) {
  3403. int err;
  3404. err = tg3_nvram_lock(tp);
  3405. tg3_halt_cpu(tp, RX_CPU_BASE);
  3406. if (!err)
  3407. tg3_nvram_unlock(tp);
  3408. }
  3409. }
  3410. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3411. return 0;
  3412. }
  3413. static void tg3_power_down(struct tg3 *tp)
  3414. {
  3415. tg3_power_down_prepare(tp);
  3416. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3417. pci_set_power_state(tp->pdev, PCI_D3hot);
  3418. }
  3419. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3420. {
  3421. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3422. case MII_TG3_AUX_STAT_10HALF:
  3423. *speed = SPEED_10;
  3424. *duplex = DUPLEX_HALF;
  3425. break;
  3426. case MII_TG3_AUX_STAT_10FULL:
  3427. *speed = SPEED_10;
  3428. *duplex = DUPLEX_FULL;
  3429. break;
  3430. case MII_TG3_AUX_STAT_100HALF:
  3431. *speed = SPEED_100;
  3432. *duplex = DUPLEX_HALF;
  3433. break;
  3434. case MII_TG3_AUX_STAT_100FULL:
  3435. *speed = SPEED_100;
  3436. *duplex = DUPLEX_FULL;
  3437. break;
  3438. case MII_TG3_AUX_STAT_1000HALF:
  3439. *speed = SPEED_1000;
  3440. *duplex = DUPLEX_HALF;
  3441. break;
  3442. case MII_TG3_AUX_STAT_1000FULL:
  3443. *speed = SPEED_1000;
  3444. *duplex = DUPLEX_FULL;
  3445. break;
  3446. default:
  3447. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3448. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3449. SPEED_10;
  3450. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3451. DUPLEX_HALF;
  3452. break;
  3453. }
  3454. *speed = SPEED_UNKNOWN;
  3455. *duplex = DUPLEX_UNKNOWN;
  3456. break;
  3457. }
  3458. }
  3459. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3460. {
  3461. int err = 0;
  3462. u32 val, new_adv;
  3463. new_adv = ADVERTISE_CSMA;
  3464. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3465. new_adv |= mii_advertise_flowctrl(flowctrl);
  3466. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3467. if (err)
  3468. goto done;
  3469. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3470. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3471. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3472. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3473. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3474. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3475. if (err)
  3476. goto done;
  3477. }
  3478. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3479. goto done;
  3480. tw32(TG3_CPMU_EEE_MODE,
  3481. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3482. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3483. if (!err) {
  3484. u32 err2;
  3485. val = 0;
  3486. /* Advertise 100-BaseTX EEE ability */
  3487. if (advertise & ADVERTISED_100baseT_Full)
  3488. val |= MDIO_AN_EEE_ADV_100TX;
  3489. /* Advertise 1000-BaseT EEE ability */
  3490. if (advertise & ADVERTISED_1000baseT_Full)
  3491. val |= MDIO_AN_EEE_ADV_1000T;
  3492. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3493. if (err)
  3494. val = 0;
  3495. switch (tg3_asic_rev(tp)) {
  3496. case ASIC_REV_5717:
  3497. case ASIC_REV_57765:
  3498. case ASIC_REV_57766:
  3499. case ASIC_REV_5719:
  3500. /* If we advertised any eee advertisements above... */
  3501. if (val)
  3502. val = MII_TG3_DSP_TAP26_ALNOKO |
  3503. MII_TG3_DSP_TAP26_RMRXSTO |
  3504. MII_TG3_DSP_TAP26_OPCSINPT;
  3505. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3506. /* Fall through */
  3507. case ASIC_REV_5720:
  3508. case ASIC_REV_5762:
  3509. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3510. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3511. MII_TG3_DSP_CH34TP2_HIBW01);
  3512. }
  3513. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3514. if (!err)
  3515. err = err2;
  3516. }
  3517. done:
  3518. return err;
  3519. }
  3520. static void tg3_phy_copper_begin(struct tg3 *tp)
  3521. {
  3522. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3523. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3524. u32 adv, fc;
  3525. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3526. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3527. adv = ADVERTISED_10baseT_Half |
  3528. ADVERTISED_10baseT_Full;
  3529. if (tg3_flag(tp, WOL_SPEED_100MB))
  3530. adv |= ADVERTISED_100baseT_Half |
  3531. ADVERTISED_100baseT_Full;
  3532. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
  3533. adv |= ADVERTISED_1000baseT_Half |
  3534. ADVERTISED_1000baseT_Full;
  3535. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3536. } else {
  3537. adv = tp->link_config.advertising;
  3538. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3539. adv &= ~(ADVERTISED_1000baseT_Half |
  3540. ADVERTISED_1000baseT_Full);
  3541. fc = tp->link_config.flowctrl;
  3542. }
  3543. tg3_phy_autoneg_cfg(tp, adv, fc);
  3544. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3545. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3546. /* Normally during power down we want to autonegotiate
  3547. * the lowest possible speed for WOL. However, to avoid
  3548. * link flap, we leave it untouched.
  3549. */
  3550. return;
  3551. }
  3552. tg3_writephy(tp, MII_BMCR,
  3553. BMCR_ANENABLE | BMCR_ANRESTART);
  3554. } else {
  3555. int i;
  3556. u32 bmcr, orig_bmcr;
  3557. tp->link_config.active_speed = tp->link_config.speed;
  3558. tp->link_config.active_duplex = tp->link_config.duplex;
  3559. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3560. /* With autoneg disabled, 5715 only links up when the
  3561. * advertisement register has the configured speed
  3562. * enabled.
  3563. */
  3564. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3565. }
  3566. bmcr = 0;
  3567. switch (tp->link_config.speed) {
  3568. default:
  3569. case SPEED_10:
  3570. break;
  3571. case SPEED_100:
  3572. bmcr |= BMCR_SPEED100;
  3573. break;
  3574. case SPEED_1000:
  3575. bmcr |= BMCR_SPEED1000;
  3576. break;
  3577. }
  3578. if (tp->link_config.duplex == DUPLEX_FULL)
  3579. bmcr |= BMCR_FULLDPLX;
  3580. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3581. (bmcr != orig_bmcr)) {
  3582. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3583. for (i = 0; i < 1500; i++) {
  3584. u32 tmp;
  3585. udelay(10);
  3586. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3587. tg3_readphy(tp, MII_BMSR, &tmp))
  3588. continue;
  3589. if (!(tmp & BMSR_LSTATUS)) {
  3590. udelay(40);
  3591. break;
  3592. }
  3593. }
  3594. tg3_writephy(tp, MII_BMCR, bmcr);
  3595. udelay(40);
  3596. }
  3597. }
  3598. }
  3599. static int tg3_phy_pull_config(struct tg3 *tp)
  3600. {
  3601. int err;
  3602. u32 val;
  3603. err = tg3_readphy(tp, MII_BMCR, &val);
  3604. if (err)
  3605. goto done;
  3606. if (!(val & BMCR_ANENABLE)) {
  3607. tp->link_config.autoneg = AUTONEG_DISABLE;
  3608. tp->link_config.advertising = 0;
  3609. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3610. err = -EIO;
  3611. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3612. case 0:
  3613. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3614. goto done;
  3615. tp->link_config.speed = SPEED_10;
  3616. break;
  3617. case BMCR_SPEED100:
  3618. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3619. goto done;
  3620. tp->link_config.speed = SPEED_100;
  3621. break;
  3622. case BMCR_SPEED1000:
  3623. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3624. tp->link_config.speed = SPEED_1000;
  3625. break;
  3626. }
  3627. /* Fall through */
  3628. default:
  3629. goto done;
  3630. }
  3631. if (val & BMCR_FULLDPLX)
  3632. tp->link_config.duplex = DUPLEX_FULL;
  3633. else
  3634. tp->link_config.duplex = DUPLEX_HALF;
  3635. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3636. err = 0;
  3637. goto done;
  3638. }
  3639. tp->link_config.autoneg = AUTONEG_ENABLE;
  3640. tp->link_config.advertising = ADVERTISED_Autoneg;
  3641. tg3_flag_set(tp, PAUSE_AUTONEG);
  3642. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3643. u32 adv;
  3644. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3645. if (err)
  3646. goto done;
  3647. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3648. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3649. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3650. } else {
  3651. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3652. }
  3653. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3654. u32 adv;
  3655. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3656. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3657. if (err)
  3658. goto done;
  3659. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3660. } else {
  3661. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3662. if (err)
  3663. goto done;
  3664. adv = tg3_decode_flowctrl_1000X(val);
  3665. tp->link_config.flowctrl = adv;
  3666. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3667. adv = mii_adv_to_ethtool_adv_x(val);
  3668. }
  3669. tp->link_config.advertising |= adv;
  3670. }
  3671. done:
  3672. return err;
  3673. }
  3674. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3675. {
  3676. int err;
  3677. /* Turn off tap power management. */
  3678. /* Set Extended packet length bit */
  3679. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3680. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3681. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3682. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3683. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3684. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3685. udelay(40);
  3686. return err;
  3687. }
  3688. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3689. {
  3690. u32 val;
  3691. u32 tgtadv = 0;
  3692. u32 advertising = tp->link_config.advertising;
  3693. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3694. return true;
  3695. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  3696. return false;
  3697. val &= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
  3698. if (advertising & ADVERTISED_100baseT_Full)
  3699. tgtadv |= MDIO_AN_EEE_ADV_100TX;
  3700. if (advertising & ADVERTISED_1000baseT_Full)
  3701. tgtadv |= MDIO_AN_EEE_ADV_1000T;
  3702. if (val != tgtadv)
  3703. return false;
  3704. return true;
  3705. }
  3706. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3707. {
  3708. u32 advmsk, tgtadv, advertising;
  3709. advertising = tp->link_config.advertising;
  3710. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3711. advmsk = ADVERTISE_ALL;
  3712. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3713. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3714. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3715. }
  3716. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3717. return false;
  3718. if ((*lcladv & advmsk) != tgtadv)
  3719. return false;
  3720. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3721. u32 tg3_ctrl;
  3722. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3723. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3724. return false;
  3725. if (tgtadv &&
  3726. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3727. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3728. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3729. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3730. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3731. } else {
  3732. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3733. }
  3734. if (tg3_ctrl != tgtadv)
  3735. return false;
  3736. }
  3737. return true;
  3738. }
  3739. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3740. {
  3741. u32 lpeth = 0;
  3742. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3743. u32 val;
  3744. if (tg3_readphy(tp, MII_STAT1000, &val))
  3745. return false;
  3746. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3747. }
  3748. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3749. return false;
  3750. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3751. tp->link_config.rmt_adv = lpeth;
  3752. return true;
  3753. }
  3754. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3755. {
  3756. if (curr_link_up != tp->link_up) {
  3757. if (curr_link_up) {
  3758. netif_carrier_on(tp->dev);
  3759. } else {
  3760. netif_carrier_off(tp->dev);
  3761. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3762. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3763. }
  3764. tg3_link_report(tp);
  3765. return true;
  3766. }
  3767. return false;
  3768. }
  3769. static void tg3_clear_mac_status(struct tg3 *tp)
  3770. {
  3771. tw32(MAC_EVENT, 0);
  3772. tw32_f(MAC_STATUS,
  3773. MAC_STATUS_SYNC_CHANGED |
  3774. MAC_STATUS_CFG_CHANGED |
  3775. MAC_STATUS_MI_COMPLETION |
  3776. MAC_STATUS_LNKSTATE_CHANGED);
  3777. udelay(40);
  3778. }
  3779. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3780. {
  3781. bool current_link_up;
  3782. u32 bmsr, val;
  3783. u32 lcl_adv, rmt_adv;
  3784. u16 current_speed;
  3785. u8 current_duplex;
  3786. int i, err;
  3787. tg3_clear_mac_status(tp);
  3788. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3789. tw32_f(MAC_MI_MODE,
  3790. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3791. udelay(80);
  3792. }
  3793. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3794. /* Some third-party PHYs need to be reset on link going
  3795. * down.
  3796. */
  3797. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3798. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3799. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3800. tp->link_up) {
  3801. tg3_readphy(tp, MII_BMSR, &bmsr);
  3802. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3803. !(bmsr & BMSR_LSTATUS))
  3804. force_reset = true;
  3805. }
  3806. if (force_reset)
  3807. tg3_phy_reset(tp);
  3808. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3809. tg3_readphy(tp, MII_BMSR, &bmsr);
  3810. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3811. !tg3_flag(tp, INIT_COMPLETE))
  3812. bmsr = 0;
  3813. if (!(bmsr & BMSR_LSTATUS)) {
  3814. err = tg3_init_5401phy_dsp(tp);
  3815. if (err)
  3816. return err;
  3817. tg3_readphy(tp, MII_BMSR, &bmsr);
  3818. for (i = 0; i < 1000; i++) {
  3819. udelay(10);
  3820. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3821. (bmsr & BMSR_LSTATUS)) {
  3822. udelay(40);
  3823. break;
  3824. }
  3825. }
  3826. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3827. TG3_PHY_REV_BCM5401_B0 &&
  3828. !(bmsr & BMSR_LSTATUS) &&
  3829. tp->link_config.active_speed == SPEED_1000) {
  3830. err = tg3_phy_reset(tp);
  3831. if (!err)
  3832. err = tg3_init_5401phy_dsp(tp);
  3833. if (err)
  3834. return err;
  3835. }
  3836. }
  3837. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3838. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3839. /* 5701 {A0,B0} CRC bug workaround */
  3840. tg3_writephy(tp, 0x15, 0x0a75);
  3841. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3842. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3843. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3844. }
  3845. /* Clear pending interrupts... */
  3846. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3847. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3848. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3849. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3850. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3851. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3852. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3853. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3854. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3855. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3856. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3857. else
  3858. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3859. }
  3860. current_link_up = false;
  3861. current_speed = SPEED_UNKNOWN;
  3862. current_duplex = DUPLEX_UNKNOWN;
  3863. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3864. tp->link_config.rmt_adv = 0;
  3865. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3866. err = tg3_phy_auxctl_read(tp,
  3867. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3868. &val);
  3869. if (!err && !(val & (1 << 10))) {
  3870. tg3_phy_auxctl_write(tp,
  3871. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3872. val | (1 << 10));
  3873. goto relink;
  3874. }
  3875. }
  3876. bmsr = 0;
  3877. for (i = 0; i < 100; i++) {
  3878. tg3_readphy(tp, MII_BMSR, &bmsr);
  3879. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3880. (bmsr & BMSR_LSTATUS))
  3881. break;
  3882. udelay(40);
  3883. }
  3884. if (bmsr & BMSR_LSTATUS) {
  3885. u32 aux_stat, bmcr;
  3886. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3887. for (i = 0; i < 2000; i++) {
  3888. udelay(10);
  3889. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3890. aux_stat)
  3891. break;
  3892. }
  3893. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3894. &current_speed,
  3895. &current_duplex);
  3896. bmcr = 0;
  3897. for (i = 0; i < 200; i++) {
  3898. tg3_readphy(tp, MII_BMCR, &bmcr);
  3899. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3900. continue;
  3901. if (bmcr && bmcr != 0x7fff)
  3902. break;
  3903. udelay(10);
  3904. }
  3905. lcl_adv = 0;
  3906. rmt_adv = 0;
  3907. tp->link_config.active_speed = current_speed;
  3908. tp->link_config.active_duplex = current_duplex;
  3909. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3910. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  3911. if ((bmcr & BMCR_ANENABLE) &&
  3912. eee_config_ok &&
  3913. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3914. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3915. current_link_up = true;
  3916. /* EEE settings changes take effect only after a phy
  3917. * reset. If we have skipped a reset due to Link Flap
  3918. * Avoidance being enabled, do it now.
  3919. */
  3920. if (!eee_config_ok &&
  3921. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  3922. !force_reset)
  3923. tg3_phy_reset(tp);
  3924. } else {
  3925. if (!(bmcr & BMCR_ANENABLE) &&
  3926. tp->link_config.speed == current_speed &&
  3927. tp->link_config.duplex == current_duplex) {
  3928. current_link_up = true;
  3929. }
  3930. }
  3931. if (current_link_up &&
  3932. tp->link_config.active_duplex == DUPLEX_FULL) {
  3933. u32 reg, bit;
  3934. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3935. reg = MII_TG3_FET_GEN_STAT;
  3936. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3937. } else {
  3938. reg = MII_TG3_EXT_STAT;
  3939. bit = MII_TG3_EXT_STAT_MDIX;
  3940. }
  3941. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3942. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3943. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3944. }
  3945. }
  3946. relink:
  3947. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3948. tg3_phy_copper_begin(tp);
  3949. if (tg3_flag(tp, ROBOSWITCH)) {
  3950. current_link_up = true;
  3951. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  3952. current_speed = SPEED_1000;
  3953. current_duplex = DUPLEX_FULL;
  3954. tp->link_config.active_speed = current_speed;
  3955. tp->link_config.active_duplex = current_duplex;
  3956. }
  3957. tg3_readphy(tp, MII_BMSR, &bmsr);
  3958. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3959. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3960. current_link_up = true;
  3961. }
  3962. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3963. if (current_link_up) {
  3964. if (tp->link_config.active_speed == SPEED_100 ||
  3965. tp->link_config.active_speed == SPEED_10)
  3966. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3967. else
  3968. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3969. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3970. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3971. else
  3972. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3973. /* In order for the 5750 core in BCM4785 chip to work properly
  3974. * in RGMII mode, the Led Control Register must be set up.
  3975. */
  3976. if (tg3_flag(tp, RGMII_MODE)) {
  3977. u32 led_ctrl = tr32(MAC_LED_CTRL);
  3978. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  3979. if (tp->link_config.active_speed == SPEED_10)
  3980. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  3981. else if (tp->link_config.active_speed == SPEED_100)
  3982. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3983. LED_CTRL_100MBPS_ON);
  3984. else if (tp->link_config.active_speed == SPEED_1000)
  3985. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3986. LED_CTRL_1000MBPS_ON);
  3987. tw32(MAC_LED_CTRL, led_ctrl);
  3988. udelay(40);
  3989. }
  3990. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3991. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3992. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3993. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3994. if (current_link_up &&
  3995. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3996. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3997. else
  3998. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3999. }
  4000. /* ??? Without this setting Netgear GA302T PHY does not
  4001. * ??? send/receive packets...
  4002. */
  4003. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4004. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4005. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4006. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4007. udelay(80);
  4008. }
  4009. tw32_f(MAC_MODE, tp->mac_mode);
  4010. udelay(40);
  4011. tg3_phy_eee_adjust(tp, current_link_up);
  4012. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4013. /* Polled via timer. */
  4014. tw32_f(MAC_EVENT, 0);
  4015. } else {
  4016. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4017. }
  4018. udelay(40);
  4019. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4020. current_link_up &&
  4021. tp->link_config.active_speed == SPEED_1000 &&
  4022. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4023. udelay(120);
  4024. tw32_f(MAC_STATUS,
  4025. (MAC_STATUS_SYNC_CHANGED |
  4026. MAC_STATUS_CFG_CHANGED));
  4027. udelay(40);
  4028. tg3_write_mem(tp,
  4029. NIC_SRAM_FIRMWARE_MBOX,
  4030. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4031. }
  4032. /* Prevent send BD corruption. */
  4033. if (tg3_flag(tp, CLKREQ_BUG)) {
  4034. if (tp->link_config.active_speed == SPEED_100 ||
  4035. tp->link_config.active_speed == SPEED_10)
  4036. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4037. PCI_EXP_LNKCTL_CLKREQ_EN);
  4038. else
  4039. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4040. PCI_EXP_LNKCTL_CLKREQ_EN);
  4041. }
  4042. tg3_test_and_report_link_chg(tp, current_link_up);
  4043. return 0;
  4044. }
  4045. struct tg3_fiber_aneginfo {
  4046. int state;
  4047. #define ANEG_STATE_UNKNOWN 0
  4048. #define ANEG_STATE_AN_ENABLE 1
  4049. #define ANEG_STATE_RESTART_INIT 2
  4050. #define ANEG_STATE_RESTART 3
  4051. #define ANEG_STATE_DISABLE_LINK_OK 4
  4052. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4053. #define ANEG_STATE_ABILITY_DETECT 6
  4054. #define ANEG_STATE_ACK_DETECT_INIT 7
  4055. #define ANEG_STATE_ACK_DETECT 8
  4056. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4057. #define ANEG_STATE_COMPLETE_ACK 10
  4058. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4059. #define ANEG_STATE_IDLE_DETECT 12
  4060. #define ANEG_STATE_LINK_OK 13
  4061. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4062. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4063. u32 flags;
  4064. #define MR_AN_ENABLE 0x00000001
  4065. #define MR_RESTART_AN 0x00000002
  4066. #define MR_AN_COMPLETE 0x00000004
  4067. #define MR_PAGE_RX 0x00000008
  4068. #define MR_NP_LOADED 0x00000010
  4069. #define MR_TOGGLE_TX 0x00000020
  4070. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4071. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4072. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4073. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4074. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4075. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4076. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4077. #define MR_TOGGLE_RX 0x00002000
  4078. #define MR_NP_RX 0x00004000
  4079. #define MR_LINK_OK 0x80000000
  4080. unsigned long link_time, cur_time;
  4081. u32 ability_match_cfg;
  4082. int ability_match_count;
  4083. char ability_match, idle_match, ack_match;
  4084. u32 txconfig, rxconfig;
  4085. #define ANEG_CFG_NP 0x00000080
  4086. #define ANEG_CFG_ACK 0x00000040
  4087. #define ANEG_CFG_RF2 0x00000020
  4088. #define ANEG_CFG_RF1 0x00000010
  4089. #define ANEG_CFG_PS2 0x00000001
  4090. #define ANEG_CFG_PS1 0x00008000
  4091. #define ANEG_CFG_HD 0x00004000
  4092. #define ANEG_CFG_FD 0x00002000
  4093. #define ANEG_CFG_INVAL 0x00001f06
  4094. };
  4095. #define ANEG_OK 0
  4096. #define ANEG_DONE 1
  4097. #define ANEG_TIMER_ENAB 2
  4098. #define ANEG_FAILED -1
  4099. #define ANEG_STATE_SETTLE_TIME 10000
  4100. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4101. struct tg3_fiber_aneginfo *ap)
  4102. {
  4103. u16 flowctrl;
  4104. unsigned long delta;
  4105. u32 rx_cfg_reg;
  4106. int ret;
  4107. if (ap->state == ANEG_STATE_UNKNOWN) {
  4108. ap->rxconfig = 0;
  4109. ap->link_time = 0;
  4110. ap->cur_time = 0;
  4111. ap->ability_match_cfg = 0;
  4112. ap->ability_match_count = 0;
  4113. ap->ability_match = 0;
  4114. ap->idle_match = 0;
  4115. ap->ack_match = 0;
  4116. }
  4117. ap->cur_time++;
  4118. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4119. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4120. if (rx_cfg_reg != ap->ability_match_cfg) {
  4121. ap->ability_match_cfg = rx_cfg_reg;
  4122. ap->ability_match = 0;
  4123. ap->ability_match_count = 0;
  4124. } else {
  4125. if (++ap->ability_match_count > 1) {
  4126. ap->ability_match = 1;
  4127. ap->ability_match_cfg = rx_cfg_reg;
  4128. }
  4129. }
  4130. if (rx_cfg_reg & ANEG_CFG_ACK)
  4131. ap->ack_match = 1;
  4132. else
  4133. ap->ack_match = 0;
  4134. ap->idle_match = 0;
  4135. } else {
  4136. ap->idle_match = 1;
  4137. ap->ability_match_cfg = 0;
  4138. ap->ability_match_count = 0;
  4139. ap->ability_match = 0;
  4140. ap->ack_match = 0;
  4141. rx_cfg_reg = 0;
  4142. }
  4143. ap->rxconfig = rx_cfg_reg;
  4144. ret = ANEG_OK;
  4145. switch (ap->state) {
  4146. case ANEG_STATE_UNKNOWN:
  4147. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4148. ap->state = ANEG_STATE_AN_ENABLE;
  4149. /* fallthru */
  4150. case ANEG_STATE_AN_ENABLE:
  4151. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4152. if (ap->flags & MR_AN_ENABLE) {
  4153. ap->link_time = 0;
  4154. ap->cur_time = 0;
  4155. ap->ability_match_cfg = 0;
  4156. ap->ability_match_count = 0;
  4157. ap->ability_match = 0;
  4158. ap->idle_match = 0;
  4159. ap->ack_match = 0;
  4160. ap->state = ANEG_STATE_RESTART_INIT;
  4161. } else {
  4162. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4163. }
  4164. break;
  4165. case ANEG_STATE_RESTART_INIT:
  4166. ap->link_time = ap->cur_time;
  4167. ap->flags &= ~(MR_NP_LOADED);
  4168. ap->txconfig = 0;
  4169. tw32(MAC_TX_AUTO_NEG, 0);
  4170. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4171. tw32_f(MAC_MODE, tp->mac_mode);
  4172. udelay(40);
  4173. ret = ANEG_TIMER_ENAB;
  4174. ap->state = ANEG_STATE_RESTART;
  4175. /* fallthru */
  4176. case ANEG_STATE_RESTART:
  4177. delta = ap->cur_time - ap->link_time;
  4178. if (delta > ANEG_STATE_SETTLE_TIME)
  4179. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4180. else
  4181. ret = ANEG_TIMER_ENAB;
  4182. break;
  4183. case ANEG_STATE_DISABLE_LINK_OK:
  4184. ret = ANEG_DONE;
  4185. break;
  4186. case ANEG_STATE_ABILITY_DETECT_INIT:
  4187. ap->flags &= ~(MR_TOGGLE_TX);
  4188. ap->txconfig = ANEG_CFG_FD;
  4189. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4190. if (flowctrl & ADVERTISE_1000XPAUSE)
  4191. ap->txconfig |= ANEG_CFG_PS1;
  4192. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4193. ap->txconfig |= ANEG_CFG_PS2;
  4194. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4195. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4196. tw32_f(MAC_MODE, tp->mac_mode);
  4197. udelay(40);
  4198. ap->state = ANEG_STATE_ABILITY_DETECT;
  4199. break;
  4200. case ANEG_STATE_ABILITY_DETECT:
  4201. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4202. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4203. break;
  4204. case ANEG_STATE_ACK_DETECT_INIT:
  4205. ap->txconfig |= ANEG_CFG_ACK;
  4206. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4207. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4208. tw32_f(MAC_MODE, tp->mac_mode);
  4209. udelay(40);
  4210. ap->state = ANEG_STATE_ACK_DETECT;
  4211. /* fallthru */
  4212. case ANEG_STATE_ACK_DETECT:
  4213. if (ap->ack_match != 0) {
  4214. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4215. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4216. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4217. } else {
  4218. ap->state = ANEG_STATE_AN_ENABLE;
  4219. }
  4220. } else if (ap->ability_match != 0 &&
  4221. ap->rxconfig == 0) {
  4222. ap->state = ANEG_STATE_AN_ENABLE;
  4223. }
  4224. break;
  4225. case ANEG_STATE_COMPLETE_ACK_INIT:
  4226. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4227. ret = ANEG_FAILED;
  4228. break;
  4229. }
  4230. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4231. MR_LP_ADV_HALF_DUPLEX |
  4232. MR_LP_ADV_SYM_PAUSE |
  4233. MR_LP_ADV_ASYM_PAUSE |
  4234. MR_LP_ADV_REMOTE_FAULT1 |
  4235. MR_LP_ADV_REMOTE_FAULT2 |
  4236. MR_LP_ADV_NEXT_PAGE |
  4237. MR_TOGGLE_RX |
  4238. MR_NP_RX);
  4239. if (ap->rxconfig & ANEG_CFG_FD)
  4240. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4241. if (ap->rxconfig & ANEG_CFG_HD)
  4242. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4243. if (ap->rxconfig & ANEG_CFG_PS1)
  4244. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4245. if (ap->rxconfig & ANEG_CFG_PS2)
  4246. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4247. if (ap->rxconfig & ANEG_CFG_RF1)
  4248. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4249. if (ap->rxconfig & ANEG_CFG_RF2)
  4250. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4251. if (ap->rxconfig & ANEG_CFG_NP)
  4252. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4253. ap->link_time = ap->cur_time;
  4254. ap->flags ^= (MR_TOGGLE_TX);
  4255. if (ap->rxconfig & 0x0008)
  4256. ap->flags |= MR_TOGGLE_RX;
  4257. if (ap->rxconfig & ANEG_CFG_NP)
  4258. ap->flags |= MR_NP_RX;
  4259. ap->flags |= MR_PAGE_RX;
  4260. ap->state = ANEG_STATE_COMPLETE_ACK;
  4261. ret = ANEG_TIMER_ENAB;
  4262. break;
  4263. case ANEG_STATE_COMPLETE_ACK:
  4264. if (ap->ability_match != 0 &&
  4265. ap->rxconfig == 0) {
  4266. ap->state = ANEG_STATE_AN_ENABLE;
  4267. break;
  4268. }
  4269. delta = ap->cur_time - ap->link_time;
  4270. if (delta > ANEG_STATE_SETTLE_TIME) {
  4271. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4272. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4273. } else {
  4274. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4275. !(ap->flags & MR_NP_RX)) {
  4276. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4277. } else {
  4278. ret = ANEG_FAILED;
  4279. }
  4280. }
  4281. }
  4282. break;
  4283. case ANEG_STATE_IDLE_DETECT_INIT:
  4284. ap->link_time = ap->cur_time;
  4285. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4286. tw32_f(MAC_MODE, tp->mac_mode);
  4287. udelay(40);
  4288. ap->state = ANEG_STATE_IDLE_DETECT;
  4289. ret = ANEG_TIMER_ENAB;
  4290. break;
  4291. case ANEG_STATE_IDLE_DETECT:
  4292. if (ap->ability_match != 0 &&
  4293. ap->rxconfig == 0) {
  4294. ap->state = ANEG_STATE_AN_ENABLE;
  4295. break;
  4296. }
  4297. delta = ap->cur_time - ap->link_time;
  4298. if (delta > ANEG_STATE_SETTLE_TIME) {
  4299. /* XXX another gem from the Broadcom driver :( */
  4300. ap->state = ANEG_STATE_LINK_OK;
  4301. }
  4302. break;
  4303. case ANEG_STATE_LINK_OK:
  4304. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4305. ret = ANEG_DONE;
  4306. break;
  4307. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4308. /* ??? unimplemented */
  4309. break;
  4310. case ANEG_STATE_NEXT_PAGE_WAIT:
  4311. /* ??? unimplemented */
  4312. break;
  4313. default:
  4314. ret = ANEG_FAILED;
  4315. break;
  4316. }
  4317. return ret;
  4318. }
  4319. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4320. {
  4321. int res = 0;
  4322. struct tg3_fiber_aneginfo aninfo;
  4323. int status = ANEG_FAILED;
  4324. unsigned int tick;
  4325. u32 tmp;
  4326. tw32_f(MAC_TX_AUTO_NEG, 0);
  4327. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4328. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4329. udelay(40);
  4330. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4331. udelay(40);
  4332. memset(&aninfo, 0, sizeof(aninfo));
  4333. aninfo.flags |= MR_AN_ENABLE;
  4334. aninfo.state = ANEG_STATE_UNKNOWN;
  4335. aninfo.cur_time = 0;
  4336. tick = 0;
  4337. while (++tick < 195000) {
  4338. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4339. if (status == ANEG_DONE || status == ANEG_FAILED)
  4340. break;
  4341. udelay(1);
  4342. }
  4343. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4344. tw32_f(MAC_MODE, tp->mac_mode);
  4345. udelay(40);
  4346. *txflags = aninfo.txconfig;
  4347. *rxflags = aninfo.flags;
  4348. if (status == ANEG_DONE &&
  4349. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4350. MR_LP_ADV_FULL_DUPLEX)))
  4351. res = 1;
  4352. return res;
  4353. }
  4354. static void tg3_init_bcm8002(struct tg3 *tp)
  4355. {
  4356. u32 mac_status = tr32(MAC_STATUS);
  4357. int i;
  4358. /* Reset when initting first time or we have a link. */
  4359. if (tg3_flag(tp, INIT_COMPLETE) &&
  4360. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4361. return;
  4362. /* Set PLL lock range. */
  4363. tg3_writephy(tp, 0x16, 0x8007);
  4364. /* SW reset */
  4365. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4366. /* Wait for reset to complete. */
  4367. /* XXX schedule_timeout() ... */
  4368. for (i = 0; i < 500; i++)
  4369. udelay(10);
  4370. /* Config mode; select PMA/Ch 1 regs. */
  4371. tg3_writephy(tp, 0x10, 0x8411);
  4372. /* Enable auto-lock and comdet, select txclk for tx. */
  4373. tg3_writephy(tp, 0x11, 0x0a10);
  4374. tg3_writephy(tp, 0x18, 0x00a0);
  4375. tg3_writephy(tp, 0x16, 0x41ff);
  4376. /* Assert and deassert POR. */
  4377. tg3_writephy(tp, 0x13, 0x0400);
  4378. udelay(40);
  4379. tg3_writephy(tp, 0x13, 0x0000);
  4380. tg3_writephy(tp, 0x11, 0x0a50);
  4381. udelay(40);
  4382. tg3_writephy(tp, 0x11, 0x0a10);
  4383. /* Wait for signal to stabilize */
  4384. /* XXX schedule_timeout() ... */
  4385. for (i = 0; i < 15000; i++)
  4386. udelay(10);
  4387. /* Deselect the channel register so we can read the PHYID
  4388. * later.
  4389. */
  4390. tg3_writephy(tp, 0x10, 0x8011);
  4391. }
  4392. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4393. {
  4394. u16 flowctrl;
  4395. bool current_link_up;
  4396. u32 sg_dig_ctrl, sg_dig_status;
  4397. u32 serdes_cfg, expected_sg_dig_ctrl;
  4398. int workaround, port_a;
  4399. serdes_cfg = 0;
  4400. expected_sg_dig_ctrl = 0;
  4401. workaround = 0;
  4402. port_a = 1;
  4403. current_link_up = false;
  4404. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4405. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4406. workaround = 1;
  4407. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4408. port_a = 0;
  4409. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4410. /* preserve bits 20-23 for voltage regulator */
  4411. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4412. }
  4413. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4414. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4415. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4416. if (workaround) {
  4417. u32 val = serdes_cfg;
  4418. if (port_a)
  4419. val |= 0xc010000;
  4420. else
  4421. val |= 0x4010000;
  4422. tw32_f(MAC_SERDES_CFG, val);
  4423. }
  4424. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4425. }
  4426. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4427. tg3_setup_flow_control(tp, 0, 0);
  4428. current_link_up = true;
  4429. }
  4430. goto out;
  4431. }
  4432. /* Want auto-negotiation. */
  4433. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4434. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4435. if (flowctrl & ADVERTISE_1000XPAUSE)
  4436. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4437. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4438. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4439. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4440. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4441. tp->serdes_counter &&
  4442. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4443. MAC_STATUS_RCVD_CFG)) ==
  4444. MAC_STATUS_PCS_SYNCED)) {
  4445. tp->serdes_counter--;
  4446. current_link_up = true;
  4447. goto out;
  4448. }
  4449. restart_autoneg:
  4450. if (workaround)
  4451. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4452. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4453. udelay(5);
  4454. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4455. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4456. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4457. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4458. MAC_STATUS_SIGNAL_DET)) {
  4459. sg_dig_status = tr32(SG_DIG_STATUS);
  4460. mac_status = tr32(MAC_STATUS);
  4461. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4462. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4463. u32 local_adv = 0, remote_adv = 0;
  4464. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4465. local_adv |= ADVERTISE_1000XPAUSE;
  4466. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4467. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4468. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4469. remote_adv |= LPA_1000XPAUSE;
  4470. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4471. remote_adv |= LPA_1000XPAUSE_ASYM;
  4472. tp->link_config.rmt_adv =
  4473. mii_adv_to_ethtool_adv_x(remote_adv);
  4474. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4475. current_link_up = true;
  4476. tp->serdes_counter = 0;
  4477. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4478. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4479. if (tp->serdes_counter)
  4480. tp->serdes_counter--;
  4481. else {
  4482. if (workaround) {
  4483. u32 val = serdes_cfg;
  4484. if (port_a)
  4485. val |= 0xc010000;
  4486. else
  4487. val |= 0x4010000;
  4488. tw32_f(MAC_SERDES_CFG, val);
  4489. }
  4490. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4491. udelay(40);
  4492. /* Link parallel detection - link is up */
  4493. /* only if we have PCS_SYNC and not */
  4494. /* receiving config code words */
  4495. mac_status = tr32(MAC_STATUS);
  4496. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4497. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4498. tg3_setup_flow_control(tp, 0, 0);
  4499. current_link_up = true;
  4500. tp->phy_flags |=
  4501. TG3_PHYFLG_PARALLEL_DETECT;
  4502. tp->serdes_counter =
  4503. SERDES_PARALLEL_DET_TIMEOUT;
  4504. } else
  4505. goto restart_autoneg;
  4506. }
  4507. }
  4508. } else {
  4509. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4510. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4511. }
  4512. out:
  4513. return current_link_up;
  4514. }
  4515. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4516. {
  4517. bool current_link_up = false;
  4518. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4519. goto out;
  4520. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4521. u32 txflags, rxflags;
  4522. int i;
  4523. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4524. u32 local_adv = 0, remote_adv = 0;
  4525. if (txflags & ANEG_CFG_PS1)
  4526. local_adv |= ADVERTISE_1000XPAUSE;
  4527. if (txflags & ANEG_CFG_PS2)
  4528. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4529. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4530. remote_adv |= LPA_1000XPAUSE;
  4531. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4532. remote_adv |= LPA_1000XPAUSE_ASYM;
  4533. tp->link_config.rmt_adv =
  4534. mii_adv_to_ethtool_adv_x(remote_adv);
  4535. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4536. current_link_up = true;
  4537. }
  4538. for (i = 0; i < 30; i++) {
  4539. udelay(20);
  4540. tw32_f(MAC_STATUS,
  4541. (MAC_STATUS_SYNC_CHANGED |
  4542. MAC_STATUS_CFG_CHANGED));
  4543. udelay(40);
  4544. if ((tr32(MAC_STATUS) &
  4545. (MAC_STATUS_SYNC_CHANGED |
  4546. MAC_STATUS_CFG_CHANGED)) == 0)
  4547. break;
  4548. }
  4549. mac_status = tr32(MAC_STATUS);
  4550. if (!current_link_up &&
  4551. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4552. !(mac_status & MAC_STATUS_RCVD_CFG))
  4553. current_link_up = true;
  4554. } else {
  4555. tg3_setup_flow_control(tp, 0, 0);
  4556. /* Forcing 1000FD link up. */
  4557. current_link_up = true;
  4558. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4559. udelay(40);
  4560. tw32_f(MAC_MODE, tp->mac_mode);
  4561. udelay(40);
  4562. }
  4563. out:
  4564. return current_link_up;
  4565. }
  4566. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4567. {
  4568. u32 orig_pause_cfg;
  4569. u16 orig_active_speed;
  4570. u8 orig_active_duplex;
  4571. u32 mac_status;
  4572. bool current_link_up;
  4573. int i;
  4574. orig_pause_cfg = tp->link_config.active_flowctrl;
  4575. orig_active_speed = tp->link_config.active_speed;
  4576. orig_active_duplex = tp->link_config.active_duplex;
  4577. if (!tg3_flag(tp, HW_AUTONEG) &&
  4578. tp->link_up &&
  4579. tg3_flag(tp, INIT_COMPLETE)) {
  4580. mac_status = tr32(MAC_STATUS);
  4581. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4582. MAC_STATUS_SIGNAL_DET |
  4583. MAC_STATUS_CFG_CHANGED |
  4584. MAC_STATUS_RCVD_CFG);
  4585. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4586. MAC_STATUS_SIGNAL_DET)) {
  4587. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4588. MAC_STATUS_CFG_CHANGED));
  4589. return 0;
  4590. }
  4591. }
  4592. tw32_f(MAC_TX_AUTO_NEG, 0);
  4593. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4594. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4595. tw32_f(MAC_MODE, tp->mac_mode);
  4596. udelay(40);
  4597. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4598. tg3_init_bcm8002(tp);
  4599. /* Enable link change event even when serdes polling. */
  4600. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4601. udelay(40);
  4602. current_link_up = false;
  4603. tp->link_config.rmt_adv = 0;
  4604. mac_status = tr32(MAC_STATUS);
  4605. if (tg3_flag(tp, HW_AUTONEG))
  4606. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4607. else
  4608. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4609. tp->napi[0].hw_status->status =
  4610. (SD_STATUS_UPDATED |
  4611. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4612. for (i = 0; i < 100; i++) {
  4613. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4614. MAC_STATUS_CFG_CHANGED));
  4615. udelay(5);
  4616. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4617. MAC_STATUS_CFG_CHANGED |
  4618. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4619. break;
  4620. }
  4621. mac_status = tr32(MAC_STATUS);
  4622. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4623. current_link_up = false;
  4624. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4625. tp->serdes_counter == 0) {
  4626. tw32_f(MAC_MODE, (tp->mac_mode |
  4627. MAC_MODE_SEND_CONFIGS));
  4628. udelay(1);
  4629. tw32_f(MAC_MODE, tp->mac_mode);
  4630. }
  4631. }
  4632. if (current_link_up) {
  4633. tp->link_config.active_speed = SPEED_1000;
  4634. tp->link_config.active_duplex = DUPLEX_FULL;
  4635. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4636. LED_CTRL_LNKLED_OVERRIDE |
  4637. LED_CTRL_1000MBPS_ON));
  4638. } else {
  4639. tp->link_config.active_speed = SPEED_UNKNOWN;
  4640. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4641. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4642. LED_CTRL_LNKLED_OVERRIDE |
  4643. LED_CTRL_TRAFFIC_OVERRIDE));
  4644. }
  4645. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4646. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4647. if (orig_pause_cfg != now_pause_cfg ||
  4648. orig_active_speed != tp->link_config.active_speed ||
  4649. orig_active_duplex != tp->link_config.active_duplex)
  4650. tg3_link_report(tp);
  4651. }
  4652. return 0;
  4653. }
  4654. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4655. {
  4656. int err = 0;
  4657. u32 bmsr, bmcr;
  4658. u16 current_speed = SPEED_UNKNOWN;
  4659. u8 current_duplex = DUPLEX_UNKNOWN;
  4660. bool current_link_up = false;
  4661. u32 local_adv, remote_adv, sgsr;
  4662. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4663. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4664. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4665. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4666. if (force_reset)
  4667. tg3_phy_reset(tp);
  4668. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4669. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4670. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4671. } else {
  4672. current_link_up = true;
  4673. if (sgsr & SERDES_TG3_SPEED_1000) {
  4674. current_speed = SPEED_1000;
  4675. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4676. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4677. current_speed = SPEED_100;
  4678. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4679. } else {
  4680. current_speed = SPEED_10;
  4681. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4682. }
  4683. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4684. current_duplex = DUPLEX_FULL;
  4685. else
  4686. current_duplex = DUPLEX_HALF;
  4687. }
  4688. tw32_f(MAC_MODE, tp->mac_mode);
  4689. udelay(40);
  4690. tg3_clear_mac_status(tp);
  4691. goto fiber_setup_done;
  4692. }
  4693. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4694. tw32_f(MAC_MODE, tp->mac_mode);
  4695. udelay(40);
  4696. tg3_clear_mac_status(tp);
  4697. if (force_reset)
  4698. tg3_phy_reset(tp);
  4699. tp->link_config.rmt_adv = 0;
  4700. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4701. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4702. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4703. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4704. bmsr |= BMSR_LSTATUS;
  4705. else
  4706. bmsr &= ~BMSR_LSTATUS;
  4707. }
  4708. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4709. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4710. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4711. /* do nothing, just check for link up at the end */
  4712. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4713. u32 adv, newadv;
  4714. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4715. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4716. ADVERTISE_1000XPAUSE |
  4717. ADVERTISE_1000XPSE_ASYM |
  4718. ADVERTISE_SLCT);
  4719. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4720. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4721. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4722. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4723. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4724. tg3_writephy(tp, MII_BMCR, bmcr);
  4725. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4726. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4727. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4728. return err;
  4729. }
  4730. } else {
  4731. u32 new_bmcr;
  4732. bmcr &= ~BMCR_SPEED1000;
  4733. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4734. if (tp->link_config.duplex == DUPLEX_FULL)
  4735. new_bmcr |= BMCR_FULLDPLX;
  4736. if (new_bmcr != bmcr) {
  4737. /* BMCR_SPEED1000 is a reserved bit that needs
  4738. * to be set on write.
  4739. */
  4740. new_bmcr |= BMCR_SPEED1000;
  4741. /* Force a linkdown */
  4742. if (tp->link_up) {
  4743. u32 adv;
  4744. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4745. adv &= ~(ADVERTISE_1000XFULL |
  4746. ADVERTISE_1000XHALF |
  4747. ADVERTISE_SLCT);
  4748. tg3_writephy(tp, MII_ADVERTISE, adv);
  4749. tg3_writephy(tp, MII_BMCR, bmcr |
  4750. BMCR_ANRESTART |
  4751. BMCR_ANENABLE);
  4752. udelay(10);
  4753. tg3_carrier_off(tp);
  4754. }
  4755. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4756. bmcr = new_bmcr;
  4757. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4758. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4759. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4760. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4761. bmsr |= BMSR_LSTATUS;
  4762. else
  4763. bmsr &= ~BMSR_LSTATUS;
  4764. }
  4765. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4766. }
  4767. }
  4768. if (bmsr & BMSR_LSTATUS) {
  4769. current_speed = SPEED_1000;
  4770. current_link_up = true;
  4771. if (bmcr & BMCR_FULLDPLX)
  4772. current_duplex = DUPLEX_FULL;
  4773. else
  4774. current_duplex = DUPLEX_HALF;
  4775. local_adv = 0;
  4776. remote_adv = 0;
  4777. if (bmcr & BMCR_ANENABLE) {
  4778. u32 common;
  4779. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4780. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4781. common = local_adv & remote_adv;
  4782. if (common & (ADVERTISE_1000XHALF |
  4783. ADVERTISE_1000XFULL)) {
  4784. if (common & ADVERTISE_1000XFULL)
  4785. current_duplex = DUPLEX_FULL;
  4786. else
  4787. current_duplex = DUPLEX_HALF;
  4788. tp->link_config.rmt_adv =
  4789. mii_adv_to_ethtool_adv_x(remote_adv);
  4790. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4791. /* Link is up via parallel detect */
  4792. } else {
  4793. current_link_up = false;
  4794. }
  4795. }
  4796. }
  4797. fiber_setup_done:
  4798. if (current_link_up && current_duplex == DUPLEX_FULL)
  4799. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4800. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4801. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4802. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4803. tw32_f(MAC_MODE, tp->mac_mode);
  4804. udelay(40);
  4805. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4806. tp->link_config.active_speed = current_speed;
  4807. tp->link_config.active_duplex = current_duplex;
  4808. tg3_test_and_report_link_chg(tp, current_link_up);
  4809. return err;
  4810. }
  4811. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4812. {
  4813. if (tp->serdes_counter) {
  4814. /* Give autoneg time to complete. */
  4815. tp->serdes_counter--;
  4816. return;
  4817. }
  4818. if (!tp->link_up &&
  4819. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4820. u32 bmcr;
  4821. tg3_readphy(tp, MII_BMCR, &bmcr);
  4822. if (bmcr & BMCR_ANENABLE) {
  4823. u32 phy1, phy2;
  4824. /* Select shadow register 0x1f */
  4825. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4826. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4827. /* Select expansion interrupt status register */
  4828. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4829. MII_TG3_DSP_EXP1_INT_STAT);
  4830. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4831. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4832. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4833. /* We have signal detect and not receiving
  4834. * config code words, link is up by parallel
  4835. * detection.
  4836. */
  4837. bmcr &= ~BMCR_ANENABLE;
  4838. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4839. tg3_writephy(tp, MII_BMCR, bmcr);
  4840. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4841. }
  4842. }
  4843. } else if (tp->link_up &&
  4844. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4845. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4846. u32 phy2;
  4847. /* Select expansion interrupt status register */
  4848. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4849. MII_TG3_DSP_EXP1_INT_STAT);
  4850. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4851. if (phy2 & 0x20) {
  4852. u32 bmcr;
  4853. /* Config code words received, turn on autoneg. */
  4854. tg3_readphy(tp, MII_BMCR, &bmcr);
  4855. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4856. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4857. }
  4858. }
  4859. }
  4860. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4861. {
  4862. u32 val;
  4863. int err;
  4864. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4865. err = tg3_setup_fiber_phy(tp, force_reset);
  4866. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4867. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4868. else
  4869. err = tg3_setup_copper_phy(tp, force_reset);
  4870. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4871. u32 scale;
  4872. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4873. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4874. scale = 65;
  4875. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4876. scale = 6;
  4877. else
  4878. scale = 12;
  4879. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4880. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4881. tw32(GRC_MISC_CFG, val);
  4882. }
  4883. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4884. (6 << TX_LENGTHS_IPG_SHIFT);
  4885. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4886. tg3_asic_rev(tp) == ASIC_REV_5762)
  4887. val |= tr32(MAC_TX_LENGTHS) &
  4888. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4889. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4890. if (tp->link_config.active_speed == SPEED_1000 &&
  4891. tp->link_config.active_duplex == DUPLEX_HALF)
  4892. tw32(MAC_TX_LENGTHS, val |
  4893. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4894. else
  4895. tw32(MAC_TX_LENGTHS, val |
  4896. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4897. if (!tg3_flag(tp, 5705_PLUS)) {
  4898. if (tp->link_up) {
  4899. tw32(HOSTCC_STAT_COAL_TICKS,
  4900. tp->coal.stats_block_coalesce_usecs);
  4901. } else {
  4902. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4903. }
  4904. }
  4905. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4906. val = tr32(PCIE_PWR_MGMT_THRESH);
  4907. if (!tp->link_up)
  4908. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4909. tp->pwrmgmt_thresh;
  4910. else
  4911. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4912. tw32(PCIE_PWR_MGMT_THRESH, val);
  4913. }
  4914. return err;
  4915. }
  4916. /* tp->lock must be held */
  4917. static u64 tg3_refclk_read(struct tg3 *tp)
  4918. {
  4919. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4920. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4921. }
  4922. /* tp->lock must be held */
  4923. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4924. {
  4925. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4926. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4927. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4928. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4929. }
  4930. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4931. static inline void tg3_full_unlock(struct tg3 *tp);
  4932. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4933. {
  4934. struct tg3 *tp = netdev_priv(dev);
  4935. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4936. SOF_TIMESTAMPING_RX_SOFTWARE |
  4937. SOF_TIMESTAMPING_SOFTWARE;
  4938. if (tg3_flag(tp, PTP_CAPABLE)) {
  4939. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  4940. SOF_TIMESTAMPING_RX_HARDWARE |
  4941. SOF_TIMESTAMPING_RAW_HARDWARE;
  4942. }
  4943. if (tp->ptp_clock)
  4944. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4945. else
  4946. info->phc_index = -1;
  4947. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4948. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4949. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4950. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4951. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4952. return 0;
  4953. }
  4954. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4955. {
  4956. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4957. bool neg_adj = false;
  4958. u32 correction = 0;
  4959. if (ppb < 0) {
  4960. neg_adj = true;
  4961. ppb = -ppb;
  4962. }
  4963. /* Frequency adjustment is performed using hardware with a 24 bit
  4964. * accumulator and a programmable correction value. On each clk, the
  4965. * correction value gets added to the accumulator and when it
  4966. * overflows, the time counter is incremented/decremented.
  4967. *
  4968. * So conversion from ppb to correction value is
  4969. * ppb * (1 << 24) / 1000000000
  4970. */
  4971. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4972. TG3_EAV_REF_CLK_CORRECT_MASK;
  4973. tg3_full_lock(tp, 0);
  4974. if (correction)
  4975. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4976. TG3_EAV_REF_CLK_CORRECT_EN |
  4977. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4978. else
  4979. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4980. tg3_full_unlock(tp);
  4981. return 0;
  4982. }
  4983. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4984. {
  4985. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4986. tg3_full_lock(tp, 0);
  4987. tp->ptp_adjust += delta;
  4988. tg3_full_unlock(tp);
  4989. return 0;
  4990. }
  4991. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4992. {
  4993. u64 ns;
  4994. u32 remainder;
  4995. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4996. tg3_full_lock(tp, 0);
  4997. ns = tg3_refclk_read(tp);
  4998. ns += tp->ptp_adjust;
  4999. tg3_full_unlock(tp);
  5000. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  5001. ts->tv_nsec = remainder;
  5002. return 0;
  5003. }
  5004. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5005. const struct timespec *ts)
  5006. {
  5007. u64 ns;
  5008. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5009. ns = timespec_to_ns(ts);
  5010. tg3_full_lock(tp, 0);
  5011. tg3_refclk_write(tp, ns);
  5012. tp->ptp_adjust = 0;
  5013. tg3_full_unlock(tp);
  5014. return 0;
  5015. }
  5016. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5017. struct ptp_clock_request *rq, int on)
  5018. {
  5019. return -EOPNOTSUPP;
  5020. }
  5021. static const struct ptp_clock_info tg3_ptp_caps = {
  5022. .owner = THIS_MODULE,
  5023. .name = "tg3 clock",
  5024. .max_adj = 250000000,
  5025. .n_alarm = 0,
  5026. .n_ext_ts = 0,
  5027. .n_per_out = 0,
  5028. .pps = 0,
  5029. .adjfreq = tg3_ptp_adjfreq,
  5030. .adjtime = tg3_ptp_adjtime,
  5031. .gettime = tg3_ptp_gettime,
  5032. .settime = tg3_ptp_settime,
  5033. .enable = tg3_ptp_enable,
  5034. };
  5035. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5036. struct skb_shared_hwtstamps *timestamp)
  5037. {
  5038. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5039. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5040. tp->ptp_adjust);
  5041. }
  5042. /* tp->lock must be held */
  5043. static void tg3_ptp_init(struct tg3 *tp)
  5044. {
  5045. if (!tg3_flag(tp, PTP_CAPABLE))
  5046. return;
  5047. /* Initialize the hardware clock to the system time. */
  5048. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5049. tp->ptp_adjust = 0;
  5050. tp->ptp_info = tg3_ptp_caps;
  5051. }
  5052. /* tp->lock must be held */
  5053. static void tg3_ptp_resume(struct tg3 *tp)
  5054. {
  5055. if (!tg3_flag(tp, PTP_CAPABLE))
  5056. return;
  5057. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5058. tp->ptp_adjust = 0;
  5059. }
  5060. static void tg3_ptp_fini(struct tg3 *tp)
  5061. {
  5062. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5063. return;
  5064. ptp_clock_unregister(tp->ptp_clock);
  5065. tp->ptp_clock = NULL;
  5066. tp->ptp_adjust = 0;
  5067. }
  5068. static inline int tg3_irq_sync(struct tg3 *tp)
  5069. {
  5070. return tp->irq_sync;
  5071. }
  5072. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5073. {
  5074. int i;
  5075. dst = (u32 *)((u8 *)dst + off);
  5076. for (i = 0; i < len; i += sizeof(u32))
  5077. *dst++ = tr32(off + i);
  5078. }
  5079. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5080. {
  5081. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5082. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5083. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5084. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5085. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5086. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5087. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5088. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5089. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5090. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5091. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5092. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5093. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5094. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5095. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5096. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5097. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5098. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5099. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5100. if (tg3_flag(tp, SUPPORT_MSIX))
  5101. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5102. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5103. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5104. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5105. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5106. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5107. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5108. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5109. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5110. if (!tg3_flag(tp, 5705_PLUS)) {
  5111. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5112. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5113. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5114. }
  5115. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5116. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5117. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5118. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5119. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5120. if (tg3_flag(tp, NVRAM))
  5121. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5122. }
  5123. static void tg3_dump_state(struct tg3 *tp)
  5124. {
  5125. int i;
  5126. u32 *regs;
  5127. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5128. if (!regs)
  5129. return;
  5130. if (tg3_flag(tp, PCI_EXPRESS)) {
  5131. /* Read up to but not including private PCI registers */
  5132. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5133. regs[i / sizeof(u32)] = tr32(i);
  5134. } else
  5135. tg3_dump_legacy_regs(tp, regs);
  5136. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5137. if (!regs[i + 0] && !regs[i + 1] &&
  5138. !regs[i + 2] && !regs[i + 3])
  5139. continue;
  5140. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5141. i * 4,
  5142. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5143. }
  5144. kfree(regs);
  5145. for (i = 0; i < tp->irq_cnt; i++) {
  5146. struct tg3_napi *tnapi = &tp->napi[i];
  5147. /* SW status block */
  5148. netdev_err(tp->dev,
  5149. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5150. i,
  5151. tnapi->hw_status->status,
  5152. tnapi->hw_status->status_tag,
  5153. tnapi->hw_status->rx_jumbo_consumer,
  5154. tnapi->hw_status->rx_consumer,
  5155. tnapi->hw_status->rx_mini_consumer,
  5156. tnapi->hw_status->idx[0].rx_producer,
  5157. tnapi->hw_status->idx[0].tx_consumer);
  5158. netdev_err(tp->dev,
  5159. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5160. i,
  5161. tnapi->last_tag, tnapi->last_irq_tag,
  5162. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5163. tnapi->rx_rcb_ptr,
  5164. tnapi->prodring.rx_std_prod_idx,
  5165. tnapi->prodring.rx_std_cons_idx,
  5166. tnapi->prodring.rx_jmb_prod_idx,
  5167. tnapi->prodring.rx_jmb_cons_idx);
  5168. }
  5169. }
  5170. /* This is called whenever we suspect that the system chipset is re-
  5171. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5172. * is bogus tx completions. We try to recover by setting the
  5173. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5174. * in the workqueue.
  5175. */
  5176. static void tg3_tx_recover(struct tg3 *tp)
  5177. {
  5178. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5179. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5180. netdev_warn(tp->dev,
  5181. "The system may be re-ordering memory-mapped I/O "
  5182. "cycles to the network device, attempting to recover. "
  5183. "Please report the problem to the driver maintainer "
  5184. "and include system chipset information.\n");
  5185. spin_lock(&tp->lock);
  5186. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5187. spin_unlock(&tp->lock);
  5188. }
  5189. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5190. {
  5191. /* Tell compiler to fetch tx indices from memory. */
  5192. barrier();
  5193. return tnapi->tx_pending -
  5194. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5195. }
  5196. /* Tigon3 never reports partial packet sends. So we do not
  5197. * need special logic to handle SKBs that have not had all
  5198. * of their frags sent yet, like SunGEM does.
  5199. */
  5200. static void tg3_tx(struct tg3_napi *tnapi)
  5201. {
  5202. struct tg3 *tp = tnapi->tp;
  5203. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5204. u32 sw_idx = tnapi->tx_cons;
  5205. struct netdev_queue *txq;
  5206. int index = tnapi - tp->napi;
  5207. unsigned int pkts_compl = 0, bytes_compl = 0;
  5208. if (tg3_flag(tp, ENABLE_TSS))
  5209. index--;
  5210. txq = netdev_get_tx_queue(tp->dev, index);
  5211. while (sw_idx != hw_idx) {
  5212. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5213. struct sk_buff *skb = ri->skb;
  5214. int i, tx_bug = 0;
  5215. if (unlikely(skb == NULL)) {
  5216. tg3_tx_recover(tp);
  5217. return;
  5218. }
  5219. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5220. struct skb_shared_hwtstamps timestamp;
  5221. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5222. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5223. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5224. skb_tstamp_tx(skb, &timestamp);
  5225. }
  5226. pci_unmap_single(tp->pdev,
  5227. dma_unmap_addr(ri, mapping),
  5228. skb_headlen(skb),
  5229. PCI_DMA_TODEVICE);
  5230. ri->skb = NULL;
  5231. while (ri->fragmented) {
  5232. ri->fragmented = false;
  5233. sw_idx = NEXT_TX(sw_idx);
  5234. ri = &tnapi->tx_buffers[sw_idx];
  5235. }
  5236. sw_idx = NEXT_TX(sw_idx);
  5237. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5238. ri = &tnapi->tx_buffers[sw_idx];
  5239. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5240. tx_bug = 1;
  5241. pci_unmap_page(tp->pdev,
  5242. dma_unmap_addr(ri, mapping),
  5243. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5244. PCI_DMA_TODEVICE);
  5245. while (ri->fragmented) {
  5246. ri->fragmented = false;
  5247. sw_idx = NEXT_TX(sw_idx);
  5248. ri = &tnapi->tx_buffers[sw_idx];
  5249. }
  5250. sw_idx = NEXT_TX(sw_idx);
  5251. }
  5252. pkts_compl++;
  5253. bytes_compl += skb->len;
  5254. dev_kfree_skb(skb);
  5255. if (unlikely(tx_bug)) {
  5256. tg3_tx_recover(tp);
  5257. return;
  5258. }
  5259. }
  5260. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5261. tnapi->tx_cons = sw_idx;
  5262. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5263. * before checking for netif_queue_stopped(). Without the
  5264. * memory barrier, there is a small possibility that tg3_start_xmit()
  5265. * will miss it and cause the queue to be stopped forever.
  5266. */
  5267. smp_mb();
  5268. if (unlikely(netif_tx_queue_stopped(txq) &&
  5269. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5270. __netif_tx_lock(txq, smp_processor_id());
  5271. if (netif_tx_queue_stopped(txq) &&
  5272. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5273. netif_tx_wake_queue(txq);
  5274. __netif_tx_unlock(txq);
  5275. }
  5276. }
  5277. static void tg3_frag_free(bool is_frag, void *data)
  5278. {
  5279. if (is_frag)
  5280. put_page(virt_to_head_page(data));
  5281. else
  5282. kfree(data);
  5283. }
  5284. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5285. {
  5286. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5287. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5288. if (!ri->data)
  5289. return;
  5290. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5291. map_sz, PCI_DMA_FROMDEVICE);
  5292. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5293. ri->data = NULL;
  5294. }
  5295. /* Returns size of skb allocated or < 0 on error.
  5296. *
  5297. * We only need to fill in the address because the other members
  5298. * of the RX descriptor are invariant, see tg3_init_rings.
  5299. *
  5300. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5301. * posting buffers we only dirty the first cache line of the RX
  5302. * descriptor (containing the address). Whereas for the RX status
  5303. * buffers the cpu only reads the last cacheline of the RX descriptor
  5304. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5305. */
  5306. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5307. u32 opaque_key, u32 dest_idx_unmasked,
  5308. unsigned int *frag_size)
  5309. {
  5310. struct tg3_rx_buffer_desc *desc;
  5311. struct ring_info *map;
  5312. u8 *data;
  5313. dma_addr_t mapping;
  5314. int skb_size, data_size, dest_idx;
  5315. switch (opaque_key) {
  5316. case RXD_OPAQUE_RING_STD:
  5317. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5318. desc = &tpr->rx_std[dest_idx];
  5319. map = &tpr->rx_std_buffers[dest_idx];
  5320. data_size = tp->rx_pkt_map_sz;
  5321. break;
  5322. case RXD_OPAQUE_RING_JUMBO:
  5323. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5324. desc = &tpr->rx_jmb[dest_idx].std;
  5325. map = &tpr->rx_jmb_buffers[dest_idx];
  5326. data_size = TG3_RX_JMB_MAP_SZ;
  5327. break;
  5328. default:
  5329. return -EINVAL;
  5330. }
  5331. /* Do not overwrite any of the map or rp information
  5332. * until we are sure we can commit to a new buffer.
  5333. *
  5334. * Callers depend upon this behavior and assume that
  5335. * we leave everything unchanged if we fail.
  5336. */
  5337. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5338. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5339. if (skb_size <= PAGE_SIZE) {
  5340. data = netdev_alloc_frag(skb_size);
  5341. *frag_size = skb_size;
  5342. } else {
  5343. data = kmalloc(skb_size, GFP_ATOMIC);
  5344. *frag_size = 0;
  5345. }
  5346. if (!data)
  5347. return -ENOMEM;
  5348. mapping = pci_map_single(tp->pdev,
  5349. data + TG3_RX_OFFSET(tp),
  5350. data_size,
  5351. PCI_DMA_FROMDEVICE);
  5352. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5353. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5354. return -EIO;
  5355. }
  5356. map->data = data;
  5357. dma_unmap_addr_set(map, mapping, mapping);
  5358. desc->addr_hi = ((u64)mapping >> 32);
  5359. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5360. return data_size;
  5361. }
  5362. /* We only need to move over in the address because the other
  5363. * members of the RX descriptor are invariant. See notes above
  5364. * tg3_alloc_rx_data for full details.
  5365. */
  5366. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5367. struct tg3_rx_prodring_set *dpr,
  5368. u32 opaque_key, int src_idx,
  5369. u32 dest_idx_unmasked)
  5370. {
  5371. struct tg3 *tp = tnapi->tp;
  5372. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5373. struct ring_info *src_map, *dest_map;
  5374. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5375. int dest_idx;
  5376. switch (opaque_key) {
  5377. case RXD_OPAQUE_RING_STD:
  5378. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5379. dest_desc = &dpr->rx_std[dest_idx];
  5380. dest_map = &dpr->rx_std_buffers[dest_idx];
  5381. src_desc = &spr->rx_std[src_idx];
  5382. src_map = &spr->rx_std_buffers[src_idx];
  5383. break;
  5384. case RXD_OPAQUE_RING_JUMBO:
  5385. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5386. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5387. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5388. src_desc = &spr->rx_jmb[src_idx].std;
  5389. src_map = &spr->rx_jmb_buffers[src_idx];
  5390. break;
  5391. default:
  5392. return;
  5393. }
  5394. dest_map->data = src_map->data;
  5395. dma_unmap_addr_set(dest_map, mapping,
  5396. dma_unmap_addr(src_map, mapping));
  5397. dest_desc->addr_hi = src_desc->addr_hi;
  5398. dest_desc->addr_lo = src_desc->addr_lo;
  5399. /* Ensure that the update to the skb happens after the physical
  5400. * addresses have been transferred to the new BD location.
  5401. */
  5402. smp_wmb();
  5403. src_map->data = NULL;
  5404. }
  5405. /* The RX ring scheme is composed of multiple rings which post fresh
  5406. * buffers to the chip, and one special ring the chip uses to report
  5407. * status back to the host.
  5408. *
  5409. * The special ring reports the status of received packets to the
  5410. * host. The chip does not write into the original descriptor the
  5411. * RX buffer was obtained from. The chip simply takes the original
  5412. * descriptor as provided by the host, updates the status and length
  5413. * field, then writes this into the next status ring entry.
  5414. *
  5415. * Each ring the host uses to post buffers to the chip is described
  5416. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5417. * it is first placed into the on-chip ram. When the packet's length
  5418. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5419. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5420. * which is within the range of the new packet's length is chosen.
  5421. *
  5422. * The "separate ring for rx status" scheme may sound queer, but it makes
  5423. * sense from a cache coherency perspective. If only the host writes
  5424. * to the buffer post rings, and only the chip writes to the rx status
  5425. * rings, then cache lines never move beyond shared-modified state.
  5426. * If both the host and chip were to write into the same ring, cache line
  5427. * eviction could occur since both entities want it in an exclusive state.
  5428. */
  5429. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5430. {
  5431. struct tg3 *tp = tnapi->tp;
  5432. u32 work_mask, rx_std_posted = 0;
  5433. u32 std_prod_idx, jmb_prod_idx;
  5434. u32 sw_idx = tnapi->rx_rcb_ptr;
  5435. u16 hw_idx;
  5436. int received;
  5437. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5438. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5439. /*
  5440. * We need to order the read of hw_idx and the read of
  5441. * the opaque cookie.
  5442. */
  5443. rmb();
  5444. work_mask = 0;
  5445. received = 0;
  5446. std_prod_idx = tpr->rx_std_prod_idx;
  5447. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5448. while (sw_idx != hw_idx && budget > 0) {
  5449. struct ring_info *ri;
  5450. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5451. unsigned int len;
  5452. struct sk_buff *skb;
  5453. dma_addr_t dma_addr;
  5454. u32 opaque_key, desc_idx, *post_ptr;
  5455. u8 *data;
  5456. u64 tstamp = 0;
  5457. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5458. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5459. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5460. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5461. dma_addr = dma_unmap_addr(ri, mapping);
  5462. data = ri->data;
  5463. post_ptr = &std_prod_idx;
  5464. rx_std_posted++;
  5465. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5466. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5467. dma_addr = dma_unmap_addr(ri, mapping);
  5468. data = ri->data;
  5469. post_ptr = &jmb_prod_idx;
  5470. } else
  5471. goto next_pkt_nopost;
  5472. work_mask |= opaque_key;
  5473. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5474. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5475. drop_it:
  5476. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5477. desc_idx, *post_ptr);
  5478. drop_it_no_recycle:
  5479. /* Other statistics kept track of by card. */
  5480. tp->rx_dropped++;
  5481. goto next_pkt;
  5482. }
  5483. prefetch(data + TG3_RX_OFFSET(tp));
  5484. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5485. ETH_FCS_LEN;
  5486. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5487. RXD_FLAG_PTPSTAT_PTPV1 ||
  5488. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5489. RXD_FLAG_PTPSTAT_PTPV2) {
  5490. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5491. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5492. }
  5493. if (len > TG3_RX_COPY_THRESH(tp)) {
  5494. int skb_size;
  5495. unsigned int frag_size;
  5496. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5497. *post_ptr, &frag_size);
  5498. if (skb_size < 0)
  5499. goto drop_it;
  5500. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5501. PCI_DMA_FROMDEVICE);
  5502. skb = build_skb(data, frag_size);
  5503. if (!skb) {
  5504. tg3_frag_free(frag_size != 0, data);
  5505. goto drop_it_no_recycle;
  5506. }
  5507. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5508. /* Ensure that the update to the data happens
  5509. * after the usage of the old DMA mapping.
  5510. */
  5511. smp_wmb();
  5512. ri->data = NULL;
  5513. } else {
  5514. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5515. desc_idx, *post_ptr);
  5516. skb = netdev_alloc_skb(tp->dev,
  5517. len + TG3_RAW_IP_ALIGN);
  5518. if (skb == NULL)
  5519. goto drop_it_no_recycle;
  5520. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5521. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5522. memcpy(skb->data,
  5523. data + TG3_RX_OFFSET(tp),
  5524. len);
  5525. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5526. }
  5527. skb_put(skb, len);
  5528. if (tstamp)
  5529. tg3_hwclock_to_timestamp(tp, tstamp,
  5530. skb_hwtstamps(skb));
  5531. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5532. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5533. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5534. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5535. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5536. else
  5537. skb_checksum_none_assert(skb);
  5538. skb->protocol = eth_type_trans(skb, tp->dev);
  5539. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5540. skb->protocol != htons(ETH_P_8021Q)) {
  5541. dev_kfree_skb(skb);
  5542. goto drop_it_no_recycle;
  5543. }
  5544. if (desc->type_flags & RXD_FLAG_VLAN &&
  5545. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5546. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5547. desc->err_vlan & RXD_VLAN_MASK);
  5548. napi_gro_receive(&tnapi->napi, skb);
  5549. received++;
  5550. budget--;
  5551. next_pkt:
  5552. (*post_ptr)++;
  5553. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5554. tpr->rx_std_prod_idx = std_prod_idx &
  5555. tp->rx_std_ring_mask;
  5556. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5557. tpr->rx_std_prod_idx);
  5558. work_mask &= ~RXD_OPAQUE_RING_STD;
  5559. rx_std_posted = 0;
  5560. }
  5561. next_pkt_nopost:
  5562. sw_idx++;
  5563. sw_idx &= tp->rx_ret_ring_mask;
  5564. /* Refresh hw_idx to see if there is new work */
  5565. if (sw_idx == hw_idx) {
  5566. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5567. rmb();
  5568. }
  5569. }
  5570. /* ACK the status ring. */
  5571. tnapi->rx_rcb_ptr = sw_idx;
  5572. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5573. /* Refill RX ring(s). */
  5574. if (!tg3_flag(tp, ENABLE_RSS)) {
  5575. /* Sync BD data before updating mailbox */
  5576. wmb();
  5577. if (work_mask & RXD_OPAQUE_RING_STD) {
  5578. tpr->rx_std_prod_idx = std_prod_idx &
  5579. tp->rx_std_ring_mask;
  5580. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5581. tpr->rx_std_prod_idx);
  5582. }
  5583. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5584. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5585. tp->rx_jmb_ring_mask;
  5586. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5587. tpr->rx_jmb_prod_idx);
  5588. }
  5589. mmiowb();
  5590. } else if (work_mask) {
  5591. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5592. * updated before the producer indices can be updated.
  5593. */
  5594. smp_wmb();
  5595. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5596. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5597. if (tnapi != &tp->napi[1]) {
  5598. tp->rx_refill = true;
  5599. napi_schedule(&tp->napi[1].napi);
  5600. }
  5601. }
  5602. return received;
  5603. }
  5604. static void tg3_poll_link(struct tg3 *tp)
  5605. {
  5606. /* handle link change and other phy events */
  5607. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5608. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5609. if (sblk->status & SD_STATUS_LINK_CHG) {
  5610. sblk->status = SD_STATUS_UPDATED |
  5611. (sblk->status & ~SD_STATUS_LINK_CHG);
  5612. spin_lock(&tp->lock);
  5613. if (tg3_flag(tp, USE_PHYLIB)) {
  5614. tw32_f(MAC_STATUS,
  5615. (MAC_STATUS_SYNC_CHANGED |
  5616. MAC_STATUS_CFG_CHANGED |
  5617. MAC_STATUS_MI_COMPLETION |
  5618. MAC_STATUS_LNKSTATE_CHANGED));
  5619. udelay(40);
  5620. } else
  5621. tg3_setup_phy(tp, false);
  5622. spin_unlock(&tp->lock);
  5623. }
  5624. }
  5625. }
  5626. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5627. struct tg3_rx_prodring_set *dpr,
  5628. struct tg3_rx_prodring_set *spr)
  5629. {
  5630. u32 si, di, cpycnt, src_prod_idx;
  5631. int i, err = 0;
  5632. while (1) {
  5633. src_prod_idx = spr->rx_std_prod_idx;
  5634. /* Make sure updates to the rx_std_buffers[] entries and the
  5635. * standard producer index are seen in the correct order.
  5636. */
  5637. smp_rmb();
  5638. if (spr->rx_std_cons_idx == src_prod_idx)
  5639. break;
  5640. if (spr->rx_std_cons_idx < src_prod_idx)
  5641. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5642. else
  5643. cpycnt = tp->rx_std_ring_mask + 1 -
  5644. spr->rx_std_cons_idx;
  5645. cpycnt = min(cpycnt,
  5646. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5647. si = spr->rx_std_cons_idx;
  5648. di = dpr->rx_std_prod_idx;
  5649. for (i = di; i < di + cpycnt; i++) {
  5650. if (dpr->rx_std_buffers[i].data) {
  5651. cpycnt = i - di;
  5652. err = -ENOSPC;
  5653. break;
  5654. }
  5655. }
  5656. if (!cpycnt)
  5657. break;
  5658. /* Ensure that updates to the rx_std_buffers ring and the
  5659. * shadowed hardware producer ring from tg3_recycle_skb() are
  5660. * ordered correctly WRT the skb check above.
  5661. */
  5662. smp_rmb();
  5663. memcpy(&dpr->rx_std_buffers[di],
  5664. &spr->rx_std_buffers[si],
  5665. cpycnt * sizeof(struct ring_info));
  5666. for (i = 0; i < cpycnt; i++, di++, si++) {
  5667. struct tg3_rx_buffer_desc *sbd, *dbd;
  5668. sbd = &spr->rx_std[si];
  5669. dbd = &dpr->rx_std[di];
  5670. dbd->addr_hi = sbd->addr_hi;
  5671. dbd->addr_lo = sbd->addr_lo;
  5672. }
  5673. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5674. tp->rx_std_ring_mask;
  5675. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5676. tp->rx_std_ring_mask;
  5677. }
  5678. while (1) {
  5679. src_prod_idx = spr->rx_jmb_prod_idx;
  5680. /* Make sure updates to the rx_jmb_buffers[] entries and
  5681. * the jumbo producer index are seen in the correct order.
  5682. */
  5683. smp_rmb();
  5684. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5685. break;
  5686. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5687. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5688. else
  5689. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5690. spr->rx_jmb_cons_idx;
  5691. cpycnt = min(cpycnt,
  5692. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5693. si = spr->rx_jmb_cons_idx;
  5694. di = dpr->rx_jmb_prod_idx;
  5695. for (i = di; i < di + cpycnt; i++) {
  5696. if (dpr->rx_jmb_buffers[i].data) {
  5697. cpycnt = i - di;
  5698. err = -ENOSPC;
  5699. break;
  5700. }
  5701. }
  5702. if (!cpycnt)
  5703. break;
  5704. /* Ensure that updates to the rx_jmb_buffers ring and the
  5705. * shadowed hardware producer ring from tg3_recycle_skb() are
  5706. * ordered correctly WRT the skb check above.
  5707. */
  5708. smp_rmb();
  5709. memcpy(&dpr->rx_jmb_buffers[di],
  5710. &spr->rx_jmb_buffers[si],
  5711. cpycnt * sizeof(struct ring_info));
  5712. for (i = 0; i < cpycnt; i++, di++, si++) {
  5713. struct tg3_rx_buffer_desc *sbd, *dbd;
  5714. sbd = &spr->rx_jmb[si].std;
  5715. dbd = &dpr->rx_jmb[di].std;
  5716. dbd->addr_hi = sbd->addr_hi;
  5717. dbd->addr_lo = sbd->addr_lo;
  5718. }
  5719. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5720. tp->rx_jmb_ring_mask;
  5721. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5722. tp->rx_jmb_ring_mask;
  5723. }
  5724. return err;
  5725. }
  5726. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5727. {
  5728. struct tg3 *tp = tnapi->tp;
  5729. /* run TX completion thread */
  5730. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5731. tg3_tx(tnapi);
  5732. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5733. return work_done;
  5734. }
  5735. if (!tnapi->rx_rcb_prod_idx)
  5736. return work_done;
  5737. /* run RX thread, within the bounds set by NAPI.
  5738. * All RX "locking" is done by ensuring outside
  5739. * code synchronizes with tg3->napi.poll()
  5740. */
  5741. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5742. work_done += tg3_rx(tnapi, budget - work_done);
  5743. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5744. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5745. int i, err = 0;
  5746. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5747. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5748. tp->rx_refill = false;
  5749. for (i = 1; i <= tp->rxq_cnt; i++)
  5750. err |= tg3_rx_prodring_xfer(tp, dpr,
  5751. &tp->napi[i].prodring);
  5752. wmb();
  5753. if (std_prod_idx != dpr->rx_std_prod_idx)
  5754. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5755. dpr->rx_std_prod_idx);
  5756. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5757. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5758. dpr->rx_jmb_prod_idx);
  5759. mmiowb();
  5760. if (err)
  5761. tw32_f(HOSTCC_MODE, tp->coal_now);
  5762. }
  5763. return work_done;
  5764. }
  5765. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5766. {
  5767. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5768. schedule_work(&tp->reset_task);
  5769. }
  5770. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5771. {
  5772. cancel_work_sync(&tp->reset_task);
  5773. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5774. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5775. }
  5776. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5777. {
  5778. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5779. struct tg3 *tp = tnapi->tp;
  5780. int work_done = 0;
  5781. struct tg3_hw_status *sblk = tnapi->hw_status;
  5782. while (1) {
  5783. work_done = tg3_poll_work(tnapi, work_done, budget);
  5784. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5785. goto tx_recovery;
  5786. if (unlikely(work_done >= budget))
  5787. break;
  5788. /* tp->last_tag is used in tg3_int_reenable() below
  5789. * to tell the hw how much work has been processed,
  5790. * so we must read it before checking for more work.
  5791. */
  5792. tnapi->last_tag = sblk->status_tag;
  5793. tnapi->last_irq_tag = tnapi->last_tag;
  5794. rmb();
  5795. /* check for RX/TX work to do */
  5796. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5797. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5798. /* This test here is not race free, but will reduce
  5799. * the number of interrupts by looping again.
  5800. */
  5801. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5802. continue;
  5803. napi_complete(napi);
  5804. /* Reenable interrupts. */
  5805. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5806. /* This test here is synchronized by napi_schedule()
  5807. * and napi_complete() to close the race condition.
  5808. */
  5809. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5810. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5811. HOSTCC_MODE_ENABLE |
  5812. tnapi->coal_now);
  5813. }
  5814. mmiowb();
  5815. break;
  5816. }
  5817. }
  5818. return work_done;
  5819. tx_recovery:
  5820. /* work_done is guaranteed to be less than budget. */
  5821. napi_complete(napi);
  5822. tg3_reset_task_schedule(tp);
  5823. return work_done;
  5824. }
  5825. static void tg3_process_error(struct tg3 *tp)
  5826. {
  5827. u32 val;
  5828. bool real_error = false;
  5829. if (tg3_flag(tp, ERROR_PROCESSED))
  5830. return;
  5831. /* Check Flow Attention register */
  5832. val = tr32(HOSTCC_FLOW_ATTN);
  5833. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5834. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5835. real_error = true;
  5836. }
  5837. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5838. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5839. real_error = true;
  5840. }
  5841. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5842. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5843. real_error = true;
  5844. }
  5845. if (!real_error)
  5846. return;
  5847. tg3_dump_state(tp);
  5848. tg3_flag_set(tp, ERROR_PROCESSED);
  5849. tg3_reset_task_schedule(tp);
  5850. }
  5851. static int tg3_poll(struct napi_struct *napi, int budget)
  5852. {
  5853. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5854. struct tg3 *tp = tnapi->tp;
  5855. int work_done = 0;
  5856. struct tg3_hw_status *sblk = tnapi->hw_status;
  5857. while (1) {
  5858. if (sblk->status & SD_STATUS_ERROR)
  5859. tg3_process_error(tp);
  5860. tg3_poll_link(tp);
  5861. work_done = tg3_poll_work(tnapi, work_done, budget);
  5862. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5863. goto tx_recovery;
  5864. if (unlikely(work_done >= budget))
  5865. break;
  5866. if (tg3_flag(tp, TAGGED_STATUS)) {
  5867. /* tp->last_tag is used in tg3_int_reenable() below
  5868. * to tell the hw how much work has been processed,
  5869. * so we must read it before checking for more work.
  5870. */
  5871. tnapi->last_tag = sblk->status_tag;
  5872. tnapi->last_irq_tag = tnapi->last_tag;
  5873. rmb();
  5874. } else
  5875. sblk->status &= ~SD_STATUS_UPDATED;
  5876. if (likely(!tg3_has_work(tnapi))) {
  5877. napi_complete(napi);
  5878. tg3_int_reenable(tnapi);
  5879. break;
  5880. }
  5881. }
  5882. return work_done;
  5883. tx_recovery:
  5884. /* work_done is guaranteed to be less than budget. */
  5885. napi_complete(napi);
  5886. tg3_reset_task_schedule(tp);
  5887. return work_done;
  5888. }
  5889. static void tg3_napi_disable(struct tg3 *tp)
  5890. {
  5891. int i;
  5892. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5893. napi_disable(&tp->napi[i].napi);
  5894. }
  5895. static void tg3_napi_enable(struct tg3 *tp)
  5896. {
  5897. int i;
  5898. for (i = 0; i < tp->irq_cnt; i++)
  5899. napi_enable(&tp->napi[i].napi);
  5900. }
  5901. static void tg3_napi_init(struct tg3 *tp)
  5902. {
  5903. int i;
  5904. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5905. for (i = 1; i < tp->irq_cnt; i++)
  5906. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5907. }
  5908. static void tg3_napi_fini(struct tg3 *tp)
  5909. {
  5910. int i;
  5911. for (i = 0; i < tp->irq_cnt; i++)
  5912. netif_napi_del(&tp->napi[i].napi);
  5913. }
  5914. static inline void tg3_netif_stop(struct tg3 *tp)
  5915. {
  5916. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5917. tg3_napi_disable(tp);
  5918. netif_carrier_off(tp->dev);
  5919. netif_tx_disable(tp->dev);
  5920. }
  5921. /* tp->lock must be held */
  5922. static inline void tg3_netif_start(struct tg3 *tp)
  5923. {
  5924. tg3_ptp_resume(tp);
  5925. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5926. * appropriate so long as all callers are assured to
  5927. * have free tx slots (such as after tg3_init_hw)
  5928. */
  5929. netif_tx_wake_all_queues(tp->dev);
  5930. if (tp->link_up)
  5931. netif_carrier_on(tp->dev);
  5932. tg3_napi_enable(tp);
  5933. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5934. tg3_enable_ints(tp);
  5935. }
  5936. static void tg3_irq_quiesce(struct tg3 *tp)
  5937. {
  5938. int i;
  5939. BUG_ON(tp->irq_sync);
  5940. tp->irq_sync = 1;
  5941. smp_mb();
  5942. for (i = 0; i < tp->irq_cnt; i++)
  5943. synchronize_irq(tp->napi[i].irq_vec);
  5944. }
  5945. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5946. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5947. * with as well. Most of the time, this is not necessary except when
  5948. * shutting down the device.
  5949. */
  5950. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5951. {
  5952. spin_lock_bh(&tp->lock);
  5953. if (irq_sync)
  5954. tg3_irq_quiesce(tp);
  5955. }
  5956. static inline void tg3_full_unlock(struct tg3 *tp)
  5957. {
  5958. spin_unlock_bh(&tp->lock);
  5959. }
  5960. /* One-shot MSI handler - Chip automatically disables interrupt
  5961. * after sending MSI so driver doesn't have to do it.
  5962. */
  5963. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5964. {
  5965. struct tg3_napi *tnapi = dev_id;
  5966. struct tg3 *tp = tnapi->tp;
  5967. prefetch(tnapi->hw_status);
  5968. if (tnapi->rx_rcb)
  5969. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5970. if (likely(!tg3_irq_sync(tp)))
  5971. napi_schedule(&tnapi->napi);
  5972. return IRQ_HANDLED;
  5973. }
  5974. /* MSI ISR - No need to check for interrupt sharing and no need to
  5975. * flush status block and interrupt mailbox. PCI ordering rules
  5976. * guarantee that MSI will arrive after the status block.
  5977. */
  5978. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5979. {
  5980. struct tg3_napi *tnapi = dev_id;
  5981. struct tg3 *tp = tnapi->tp;
  5982. prefetch(tnapi->hw_status);
  5983. if (tnapi->rx_rcb)
  5984. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5985. /*
  5986. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5987. * chip-internal interrupt pending events.
  5988. * Writing non-zero to intr-mbox-0 additional tells the
  5989. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5990. * event coalescing.
  5991. */
  5992. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5993. if (likely(!tg3_irq_sync(tp)))
  5994. napi_schedule(&tnapi->napi);
  5995. return IRQ_RETVAL(1);
  5996. }
  5997. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5998. {
  5999. struct tg3_napi *tnapi = dev_id;
  6000. struct tg3 *tp = tnapi->tp;
  6001. struct tg3_hw_status *sblk = tnapi->hw_status;
  6002. unsigned int handled = 1;
  6003. /* In INTx mode, it is possible for the interrupt to arrive at
  6004. * the CPU before the status block posted prior to the interrupt.
  6005. * Reading the PCI State register will confirm whether the
  6006. * interrupt is ours and will flush the status block.
  6007. */
  6008. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6009. if (tg3_flag(tp, CHIP_RESETTING) ||
  6010. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6011. handled = 0;
  6012. goto out;
  6013. }
  6014. }
  6015. /*
  6016. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6017. * chip-internal interrupt pending events.
  6018. * Writing non-zero to intr-mbox-0 additional tells the
  6019. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6020. * event coalescing.
  6021. *
  6022. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6023. * spurious interrupts. The flush impacts performance but
  6024. * excessive spurious interrupts can be worse in some cases.
  6025. */
  6026. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6027. if (tg3_irq_sync(tp))
  6028. goto out;
  6029. sblk->status &= ~SD_STATUS_UPDATED;
  6030. if (likely(tg3_has_work(tnapi))) {
  6031. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6032. napi_schedule(&tnapi->napi);
  6033. } else {
  6034. /* No work, shared interrupt perhaps? re-enable
  6035. * interrupts, and flush that PCI write
  6036. */
  6037. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6038. 0x00000000);
  6039. }
  6040. out:
  6041. return IRQ_RETVAL(handled);
  6042. }
  6043. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6044. {
  6045. struct tg3_napi *tnapi = dev_id;
  6046. struct tg3 *tp = tnapi->tp;
  6047. struct tg3_hw_status *sblk = tnapi->hw_status;
  6048. unsigned int handled = 1;
  6049. /* In INTx mode, it is possible for the interrupt to arrive at
  6050. * the CPU before the status block posted prior to the interrupt.
  6051. * Reading the PCI State register will confirm whether the
  6052. * interrupt is ours and will flush the status block.
  6053. */
  6054. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6055. if (tg3_flag(tp, CHIP_RESETTING) ||
  6056. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6057. handled = 0;
  6058. goto out;
  6059. }
  6060. }
  6061. /*
  6062. * writing any value to intr-mbox-0 clears PCI INTA# and
  6063. * chip-internal interrupt pending events.
  6064. * writing non-zero to intr-mbox-0 additional tells the
  6065. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6066. * event coalescing.
  6067. *
  6068. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6069. * spurious interrupts. The flush impacts performance but
  6070. * excessive spurious interrupts can be worse in some cases.
  6071. */
  6072. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6073. /*
  6074. * In a shared interrupt configuration, sometimes other devices'
  6075. * interrupts will scream. We record the current status tag here
  6076. * so that the above check can report that the screaming interrupts
  6077. * are unhandled. Eventually they will be silenced.
  6078. */
  6079. tnapi->last_irq_tag = sblk->status_tag;
  6080. if (tg3_irq_sync(tp))
  6081. goto out;
  6082. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6083. napi_schedule(&tnapi->napi);
  6084. out:
  6085. return IRQ_RETVAL(handled);
  6086. }
  6087. /* ISR for interrupt test */
  6088. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6089. {
  6090. struct tg3_napi *tnapi = dev_id;
  6091. struct tg3 *tp = tnapi->tp;
  6092. struct tg3_hw_status *sblk = tnapi->hw_status;
  6093. if ((sblk->status & SD_STATUS_UPDATED) ||
  6094. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6095. tg3_disable_ints(tp);
  6096. return IRQ_RETVAL(1);
  6097. }
  6098. return IRQ_RETVAL(0);
  6099. }
  6100. #ifdef CONFIG_NET_POLL_CONTROLLER
  6101. static void tg3_poll_controller(struct net_device *dev)
  6102. {
  6103. int i;
  6104. struct tg3 *tp = netdev_priv(dev);
  6105. if (tg3_irq_sync(tp))
  6106. return;
  6107. for (i = 0; i < tp->irq_cnt; i++)
  6108. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6109. }
  6110. #endif
  6111. static void tg3_tx_timeout(struct net_device *dev)
  6112. {
  6113. struct tg3 *tp = netdev_priv(dev);
  6114. if (netif_msg_tx_err(tp)) {
  6115. netdev_err(dev, "transmit timed out, resetting\n");
  6116. tg3_dump_state(tp);
  6117. }
  6118. tg3_reset_task_schedule(tp);
  6119. }
  6120. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6121. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6122. {
  6123. u32 base = (u32) mapping & 0xffffffff;
  6124. return (base > 0xffffdcc0) && (base + len + 8 < base);
  6125. }
  6126. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6127. * of any 4GB boundaries: 4G, 8G, etc
  6128. */
  6129. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6130. u32 len, u32 mss)
  6131. {
  6132. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6133. u32 base = (u32) mapping & 0xffffffff;
  6134. return ((base + len + (mss & 0x3fff)) < base);
  6135. }
  6136. return 0;
  6137. }
  6138. /* Test for DMA addresses > 40-bit */
  6139. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6140. int len)
  6141. {
  6142. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6143. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6144. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6145. return 0;
  6146. #else
  6147. return 0;
  6148. #endif
  6149. }
  6150. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6151. dma_addr_t mapping, u32 len, u32 flags,
  6152. u32 mss, u32 vlan)
  6153. {
  6154. txbd->addr_hi = ((u64) mapping >> 32);
  6155. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6156. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6157. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6158. }
  6159. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6160. dma_addr_t map, u32 len, u32 flags,
  6161. u32 mss, u32 vlan)
  6162. {
  6163. struct tg3 *tp = tnapi->tp;
  6164. bool hwbug = false;
  6165. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6166. hwbug = true;
  6167. if (tg3_4g_overflow_test(map, len))
  6168. hwbug = true;
  6169. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6170. hwbug = true;
  6171. if (tg3_40bit_overflow_test(tp, map, len))
  6172. hwbug = true;
  6173. if (tp->dma_limit) {
  6174. u32 prvidx = *entry;
  6175. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6176. while (len > tp->dma_limit && *budget) {
  6177. u32 frag_len = tp->dma_limit;
  6178. len -= tp->dma_limit;
  6179. /* Avoid the 8byte DMA problem */
  6180. if (len <= 8) {
  6181. len += tp->dma_limit / 2;
  6182. frag_len = tp->dma_limit / 2;
  6183. }
  6184. tnapi->tx_buffers[*entry].fragmented = true;
  6185. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6186. frag_len, tmp_flag, mss, vlan);
  6187. *budget -= 1;
  6188. prvidx = *entry;
  6189. *entry = NEXT_TX(*entry);
  6190. map += frag_len;
  6191. }
  6192. if (len) {
  6193. if (*budget) {
  6194. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6195. len, flags, mss, vlan);
  6196. *budget -= 1;
  6197. *entry = NEXT_TX(*entry);
  6198. } else {
  6199. hwbug = true;
  6200. tnapi->tx_buffers[prvidx].fragmented = false;
  6201. }
  6202. }
  6203. } else {
  6204. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6205. len, flags, mss, vlan);
  6206. *entry = NEXT_TX(*entry);
  6207. }
  6208. return hwbug;
  6209. }
  6210. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6211. {
  6212. int i;
  6213. struct sk_buff *skb;
  6214. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6215. skb = txb->skb;
  6216. txb->skb = NULL;
  6217. pci_unmap_single(tnapi->tp->pdev,
  6218. dma_unmap_addr(txb, mapping),
  6219. skb_headlen(skb),
  6220. PCI_DMA_TODEVICE);
  6221. while (txb->fragmented) {
  6222. txb->fragmented = false;
  6223. entry = NEXT_TX(entry);
  6224. txb = &tnapi->tx_buffers[entry];
  6225. }
  6226. for (i = 0; i <= last; i++) {
  6227. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6228. entry = NEXT_TX(entry);
  6229. txb = &tnapi->tx_buffers[entry];
  6230. pci_unmap_page(tnapi->tp->pdev,
  6231. dma_unmap_addr(txb, mapping),
  6232. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6233. while (txb->fragmented) {
  6234. txb->fragmented = false;
  6235. entry = NEXT_TX(entry);
  6236. txb = &tnapi->tx_buffers[entry];
  6237. }
  6238. }
  6239. }
  6240. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6241. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6242. struct sk_buff **pskb,
  6243. u32 *entry, u32 *budget,
  6244. u32 base_flags, u32 mss, u32 vlan)
  6245. {
  6246. struct tg3 *tp = tnapi->tp;
  6247. struct sk_buff *new_skb, *skb = *pskb;
  6248. dma_addr_t new_addr = 0;
  6249. int ret = 0;
  6250. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6251. new_skb = skb_copy(skb, GFP_ATOMIC);
  6252. else {
  6253. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6254. new_skb = skb_copy_expand(skb,
  6255. skb_headroom(skb) + more_headroom,
  6256. skb_tailroom(skb), GFP_ATOMIC);
  6257. }
  6258. if (!new_skb) {
  6259. ret = -1;
  6260. } else {
  6261. /* New SKB is guaranteed to be linear. */
  6262. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6263. PCI_DMA_TODEVICE);
  6264. /* Make sure the mapping succeeded */
  6265. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6266. dev_kfree_skb(new_skb);
  6267. ret = -1;
  6268. } else {
  6269. u32 save_entry = *entry;
  6270. base_flags |= TXD_FLAG_END;
  6271. tnapi->tx_buffers[*entry].skb = new_skb;
  6272. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6273. mapping, new_addr);
  6274. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6275. new_skb->len, base_flags,
  6276. mss, vlan)) {
  6277. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6278. dev_kfree_skb(new_skb);
  6279. ret = -1;
  6280. }
  6281. }
  6282. }
  6283. dev_kfree_skb(skb);
  6284. *pskb = new_skb;
  6285. return ret;
  6286. }
  6287. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6288. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  6289. * TSO header is greater than 80 bytes.
  6290. */
  6291. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  6292. {
  6293. struct sk_buff *segs, *nskb;
  6294. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6295. /* Estimate the number of fragments in the worst case */
  6296. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  6297. netif_stop_queue(tp->dev);
  6298. /* netif_tx_stop_queue() must be done before checking
  6299. * checking tx index in tg3_tx_avail() below, because in
  6300. * tg3_tx(), we update tx index before checking for
  6301. * netif_tx_queue_stopped().
  6302. */
  6303. smp_mb();
  6304. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  6305. return NETDEV_TX_BUSY;
  6306. netif_wake_queue(tp->dev);
  6307. }
  6308. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  6309. if (IS_ERR(segs))
  6310. goto tg3_tso_bug_end;
  6311. do {
  6312. nskb = segs;
  6313. segs = segs->next;
  6314. nskb->next = NULL;
  6315. tg3_start_xmit(nskb, tp->dev);
  6316. } while (segs);
  6317. tg3_tso_bug_end:
  6318. dev_kfree_skb(skb);
  6319. return NETDEV_TX_OK;
  6320. }
  6321. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  6322. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  6323. */
  6324. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6325. {
  6326. struct tg3 *tp = netdev_priv(dev);
  6327. u32 len, entry, base_flags, mss, vlan = 0;
  6328. u32 budget;
  6329. int i = -1, would_hit_hwbug;
  6330. dma_addr_t mapping;
  6331. struct tg3_napi *tnapi;
  6332. struct netdev_queue *txq;
  6333. unsigned int last;
  6334. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6335. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6336. if (tg3_flag(tp, ENABLE_TSS))
  6337. tnapi++;
  6338. budget = tg3_tx_avail(tnapi);
  6339. /* We are running in BH disabled context with netif_tx_lock
  6340. * and TX reclaim runs via tp->napi.poll inside of a software
  6341. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6342. * no IRQ context deadlocks to worry about either. Rejoice!
  6343. */
  6344. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6345. if (!netif_tx_queue_stopped(txq)) {
  6346. netif_tx_stop_queue(txq);
  6347. /* This is a hard error, log it. */
  6348. netdev_err(dev,
  6349. "BUG! Tx Ring full when queue awake!\n");
  6350. }
  6351. return NETDEV_TX_BUSY;
  6352. }
  6353. entry = tnapi->tx_prod;
  6354. base_flags = 0;
  6355. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6356. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6357. mss = skb_shinfo(skb)->gso_size;
  6358. if (mss) {
  6359. struct iphdr *iph;
  6360. u32 tcp_opt_len, hdr_len;
  6361. if (skb_header_cloned(skb) &&
  6362. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6363. goto drop;
  6364. iph = ip_hdr(skb);
  6365. tcp_opt_len = tcp_optlen(skb);
  6366. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6367. if (!skb_is_gso_v6(skb)) {
  6368. iph->check = 0;
  6369. iph->tot_len = htons(mss + hdr_len);
  6370. }
  6371. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6372. tg3_flag(tp, TSO_BUG))
  6373. return tg3_tso_bug(tp, skb);
  6374. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6375. TXD_FLAG_CPU_POST_DMA);
  6376. if (tg3_flag(tp, HW_TSO_1) ||
  6377. tg3_flag(tp, HW_TSO_2) ||
  6378. tg3_flag(tp, HW_TSO_3)) {
  6379. tcp_hdr(skb)->check = 0;
  6380. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6381. } else
  6382. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6383. iph->daddr, 0,
  6384. IPPROTO_TCP,
  6385. 0);
  6386. if (tg3_flag(tp, HW_TSO_3)) {
  6387. mss |= (hdr_len & 0xc) << 12;
  6388. if (hdr_len & 0x10)
  6389. base_flags |= 0x00000010;
  6390. base_flags |= (hdr_len & 0x3e0) << 5;
  6391. } else if (tg3_flag(tp, HW_TSO_2))
  6392. mss |= hdr_len << 9;
  6393. else if (tg3_flag(tp, HW_TSO_1) ||
  6394. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6395. if (tcp_opt_len || iph->ihl > 5) {
  6396. int tsflags;
  6397. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6398. mss |= (tsflags << 11);
  6399. }
  6400. } else {
  6401. if (tcp_opt_len || iph->ihl > 5) {
  6402. int tsflags;
  6403. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6404. base_flags |= tsflags << 12;
  6405. }
  6406. }
  6407. }
  6408. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6409. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6410. base_flags |= TXD_FLAG_JMB_PKT;
  6411. if (vlan_tx_tag_present(skb)) {
  6412. base_flags |= TXD_FLAG_VLAN;
  6413. vlan = vlan_tx_tag_get(skb);
  6414. }
  6415. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6416. tg3_flag(tp, TX_TSTAMP_EN)) {
  6417. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6418. base_flags |= TXD_FLAG_HWTSTAMP;
  6419. }
  6420. len = skb_headlen(skb);
  6421. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6422. if (pci_dma_mapping_error(tp->pdev, mapping))
  6423. goto drop;
  6424. tnapi->tx_buffers[entry].skb = skb;
  6425. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6426. would_hit_hwbug = 0;
  6427. if (tg3_flag(tp, 5701_DMA_BUG))
  6428. would_hit_hwbug = 1;
  6429. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6430. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6431. mss, vlan)) {
  6432. would_hit_hwbug = 1;
  6433. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6434. u32 tmp_mss = mss;
  6435. if (!tg3_flag(tp, HW_TSO_1) &&
  6436. !tg3_flag(tp, HW_TSO_2) &&
  6437. !tg3_flag(tp, HW_TSO_3))
  6438. tmp_mss = 0;
  6439. /* Now loop through additional data
  6440. * fragments, and queue them.
  6441. */
  6442. last = skb_shinfo(skb)->nr_frags - 1;
  6443. for (i = 0; i <= last; i++) {
  6444. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6445. len = skb_frag_size(frag);
  6446. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6447. len, DMA_TO_DEVICE);
  6448. tnapi->tx_buffers[entry].skb = NULL;
  6449. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6450. mapping);
  6451. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6452. goto dma_error;
  6453. if (!budget ||
  6454. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6455. len, base_flags |
  6456. ((i == last) ? TXD_FLAG_END : 0),
  6457. tmp_mss, vlan)) {
  6458. would_hit_hwbug = 1;
  6459. break;
  6460. }
  6461. }
  6462. }
  6463. if (would_hit_hwbug) {
  6464. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6465. /* If the workaround fails due to memory/mapping
  6466. * failure, silently drop this packet.
  6467. */
  6468. entry = tnapi->tx_prod;
  6469. budget = tg3_tx_avail(tnapi);
  6470. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6471. base_flags, mss, vlan))
  6472. goto drop_nofree;
  6473. }
  6474. skb_tx_timestamp(skb);
  6475. netdev_tx_sent_queue(txq, skb->len);
  6476. /* Sync BD data before updating mailbox */
  6477. wmb();
  6478. /* Packets are ready, update Tx producer idx local and on card. */
  6479. tw32_tx_mbox(tnapi->prodmbox, entry);
  6480. tnapi->tx_prod = entry;
  6481. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6482. netif_tx_stop_queue(txq);
  6483. /* netif_tx_stop_queue() must be done before checking
  6484. * checking tx index in tg3_tx_avail() below, because in
  6485. * tg3_tx(), we update tx index before checking for
  6486. * netif_tx_queue_stopped().
  6487. */
  6488. smp_mb();
  6489. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6490. netif_tx_wake_queue(txq);
  6491. }
  6492. mmiowb();
  6493. return NETDEV_TX_OK;
  6494. dma_error:
  6495. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6496. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6497. drop:
  6498. dev_kfree_skb(skb);
  6499. drop_nofree:
  6500. tp->tx_dropped++;
  6501. return NETDEV_TX_OK;
  6502. }
  6503. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6504. {
  6505. if (enable) {
  6506. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6507. MAC_MODE_PORT_MODE_MASK);
  6508. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6509. if (!tg3_flag(tp, 5705_PLUS))
  6510. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6511. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6512. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6513. else
  6514. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6515. } else {
  6516. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6517. if (tg3_flag(tp, 5705_PLUS) ||
  6518. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6519. tg3_asic_rev(tp) == ASIC_REV_5700)
  6520. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6521. }
  6522. tw32(MAC_MODE, tp->mac_mode);
  6523. udelay(40);
  6524. }
  6525. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6526. {
  6527. u32 val, bmcr, mac_mode, ptest = 0;
  6528. tg3_phy_toggle_apd(tp, false);
  6529. tg3_phy_toggle_automdix(tp, false);
  6530. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6531. return -EIO;
  6532. bmcr = BMCR_FULLDPLX;
  6533. switch (speed) {
  6534. case SPEED_10:
  6535. break;
  6536. case SPEED_100:
  6537. bmcr |= BMCR_SPEED100;
  6538. break;
  6539. case SPEED_1000:
  6540. default:
  6541. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6542. speed = SPEED_100;
  6543. bmcr |= BMCR_SPEED100;
  6544. } else {
  6545. speed = SPEED_1000;
  6546. bmcr |= BMCR_SPEED1000;
  6547. }
  6548. }
  6549. if (extlpbk) {
  6550. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6551. tg3_readphy(tp, MII_CTRL1000, &val);
  6552. val |= CTL1000_AS_MASTER |
  6553. CTL1000_ENABLE_MASTER;
  6554. tg3_writephy(tp, MII_CTRL1000, val);
  6555. } else {
  6556. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6557. MII_TG3_FET_PTEST_TRIM_2;
  6558. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6559. }
  6560. } else
  6561. bmcr |= BMCR_LOOPBACK;
  6562. tg3_writephy(tp, MII_BMCR, bmcr);
  6563. /* The write needs to be flushed for the FETs */
  6564. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6565. tg3_readphy(tp, MII_BMCR, &bmcr);
  6566. udelay(40);
  6567. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6568. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6569. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6570. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6571. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6572. /* The write needs to be flushed for the AC131 */
  6573. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6574. }
  6575. /* Reset to prevent losing 1st rx packet intermittently */
  6576. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6577. tg3_flag(tp, 5780_CLASS)) {
  6578. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6579. udelay(10);
  6580. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6581. }
  6582. mac_mode = tp->mac_mode &
  6583. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6584. if (speed == SPEED_1000)
  6585. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6586. else
  6587. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6588. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6589. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6590. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6591. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6592. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6593. mac_mode |= MAC_MODE_LINK_POLARITY;
  6594. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6595. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6596. }
  6597. tw32(MAC_MODE, mac_mode);
  6598. udelay(40);
  6599. return 0;
  6600. }
  6601. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6602. {
  6603. struct tg3 *tp = netdev_priv(dev);
  6604. if (features & NETIF_F_LOOPBACK) {
  6605. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6606. return;
  6607. spin_lock_bh(&tp->lock);
  6608. tg3_mac_loopback(tp, true);
  6609. netif_carrier_on(tp->dev);
  6610. spin_unlock_bh(&tp->lock);
  6611. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6612. } else {
  6613. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6614. return;
  6615. spin_lock_bh(&tp->lock);
  6616. tg3_mac_loopback(tp, false);
  6617. /* Force link status check */
  6618. tg3_setup_phy(tp, true);
  6619. spin_unlock_bh(&tp->lock);
  6620. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6621. }
  6622. }
  6623. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6624. netdev_features_t features)
  6625. {
  6626. struct tg3 *tp = netdev_priv(dev);
  6627. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6628. features &= ~NETIF_F_ALL_TSO;
  6629. return features;
  6630. }
  6631. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6632. {
  6633. netdev_features_t changed = dev->features ^ features;
  6634. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6635. tg3_set_loopback(dev, features);
  6636. return 0;
  6637. }
  6638. static void tg3_rx_prodring_free(struct tg3 *tp,
  6639. struct tg3_rx_prodring_set *tpr)
  6640. {
  6641. int i;
  6642. if (tpr != &tp->napi[0].prodring) {
  6643. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6644. i = (i + 1) & tp->rx_std_ring_mask)
  6645. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6646. tp->rx_pkt_map_sz);
  6647. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6648. for (i = tpr->rx_jmb_cons_idx;
  6649. i != tpr->rx_jmb_prod_idx;
  6650. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6651. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6652. TG3_RX_JMB_MAP_SZ);
  6653. }
  6654. }
  6655. return;
  6656. }
  6657. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6658. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6659. tp->rx_pkt_map_sz);
  6660. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6661. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6662. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6663. TG3_RX_JMB_MAP_SZ);
  6664. }
  6665. }
  6666. /* Initialize rx rings for packet processing.
  6667. *
  6668. * The chip has been shut down and the driver detached from
  6669. * the networking, so no interrupts or new tx packets will
  6670. * end up in the driver. tp->{tx,}lock are held and thus
  6671. * we may not sleep.
  6672. */
  6673. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6674. struct tg3_rx_prodring_set *tpr)
  6675. {
  6676. u32 i, rx_pkt_dma_sz;
  6677. tpr->rx_std_cons_idx = 0;
  6678. tpr->rx_std_prod_idx = 0;
  6679. tpr->rx_jmb_cons_idx = 0;
  6680. tpr->rx_jmb_prod_idx = 0;
  6681. if (tpr != &tp->napi[0].prodring) {
  6682. memset(&tpr->rx_std_buffers[0], 0,
  6683. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6684. if (tpr->rx_jmb_buffers)
  6685. memset(&tpr->rx_jmb_buffers[0], 0,
  6686. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6687. goto done;
  6688. }
  6689. /* Zero out all descriptors. */
  6690. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6691. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6692. if (tg3_flag(tp, 5780_CLASS) &&
  6693. tp->dev->mtu > ETH_DATA_LEN)
  6694. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6695. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6696. /* Initialize invariants of the rings, we only set this
  6697. * stuff once. This works because the card does not
  6698. * write into the rx buffer posting rings.
  6699. */
  6700. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6701. struct tg3_rx_buffer_desc *rxd;
  6702. rxd = &tpr->rx_std[i];
  6703. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6704. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6705. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6706. (i << RXD_OPAQUE_INDEX_SHIFT));
  6707. }
  6708. /* Now allocate fresh SKBs for each rx ring. */
  6709. for (i = 0; i < tp->rx_pending; i++) {
  6710. unsigned int frag_size;
  6711. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6712. &frag_size) < 0) {
  6713. netdev_warn(tp->dev,
  6714. "Using a smaller RX standard ring. Only "
  6715. "%d out of %d buffers were allocated "
  6716. "successfully\n", i, tp->rx_pending);
  6717. if (i == 0)
  6718. goto initfail;
  6719. tp->rx_pending = i;
  6720. break;
  6721. }
  6722. }
  6723. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6724. goto done;
  6725. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6726. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6727. goto done;
  6728. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6729. struct tg3_rx_buffer_desc *rxd;
  6730. rxd = &tpr->rx_jmb[i].std;
  6731. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6732. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6733. RXD_FLAG_JUMBO;
  6734. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6735. (i << RXD_OPAQUE_INDEX_SHIFT));
  6736. }
  6737. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6738. unsigned int frag_size;
  6739. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6740. &frag_size) < 0) {
  6741. netdev_warn(tp->dev,
  6742. "Using a smaller RX jumbo ring. Only %d "
  6743. "out of %d buffers were allocated "
  6744. "successfully\n", i, tp->rx_jumbo_pending);
  6745. if (i == 0)
  6746. goto initfail;
  6747. tp->rx_jumbo_pending = i;
  6748. break;
  6749. }
  6750. }
  6751. done:
  6752. return 0;
  6753. initfail:
  6754. tg3_rx_prodring_free(tp, tpr);
  6755. return -ENOMEM;
  6756. }
  6757. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6758. struct tg3_rx_prodring_set *tpr)
  6759. {
  6760. kfree(tpr->rx_std_buffers);
  6761. tpr->rx_std_buffers = NULL;
  6762. kfree(tpr->rx_jmb_buffers);
  6763. tpr->rx_jmb_buffers = NULL;
  6764. if (tpr->rx_std) {
  6765. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6766. tpr->rx_std, tpr->rx_std_mapping);
  6767. tpr->rx_std = NULL;
  6768. }
  6769. if (tpr->rx_jmb) {
  6770. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6771. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6772. tpr->rx_jmb = NULL;
  6773. }
  6774. }
  6775. static int tg3_rx_prodring_init(struct tg3 *tp,
  6776. struct tg3_rx_prodring_set *tpr)
  6777. {
  6778. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6779. GFP_KERNEL);
  6780. if (!tpr->rx_std_buffers)
  6781. return -ENOMEM;
  6782. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6783. TG3_RX_STD_RING_BYTES(tp),
  6784. &tpr->rx_std_mapping,
  6785. GFP_KERNEL);
  6786. if (!tpr->rx_std)
  6787. goto err_out;
  6788. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6789. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6790. GFP_KERNEL);
  6791. if (!tpr->rx_jmb_buffers)
  6792. goto err_out;
  6793. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6794. TG3_RX_JMB_RING_BYTES(tp),
  6795. &tpr->rx_jmb_mapping,
  6796. GFP_KERNEL);
  6797. if (!tpr->rx_jmb)
  6798. goto err_out;
  6799. }
  6800. return 0;
  6801. err_out:
  6802. tg3_rx_prodring_fini(tp, tpr);
  6803. return -ENOMEM;
  6804. }
  6805. /* Free up pending packets in all rx/tx rings.
  6806. *
  6807. * The chip has been shut down and the driver detached from
  6808. * the networking, so no interrupts or new tx packets will
  6809. * end up in the driver. tp->{tx,}lock is not held and we are not
  6810. * in an interrupt context and thus may sleep.
  6811. */
  6812. static void tg3_free_rings(struct tg3 *tp)
  6813. {
  6814. int i, j;
  6815. for (j = 0; j < tp->irq_cnt; j++) {
  6816. struct tg3_napi *tnapi = &tp->napi[j];
  6817. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6818. if (!tnapi->tx_buffers)
  6819. continue;
  6820. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6821. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6822. if (!skb)
  6823. continue;
  6824. tg3_tx_skb_unmap(tnapi, i,
  6825. skb_shinfo(skb)->nr_frags - 1);
  6826. dev_kfree_skb_any(skb);
  6827. }
  6828. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6829. }
  6830. }
  6831. /* Initialize tx/rx rings for packet processing.
  6832. *
  6833. * The chip has been shut down and the driver detached from
  6834. * the networking, so no interrupts or new tx packets will
  6835. * end up in the driver. tp->{tx,}lock are held and thus
  6836. * we may not sleep.
  6837. */
  6838. static int tg3_init_rings(struct tg3 *tp)
  6839. {
  6840. int i;
  6841. /* Free up all the SKBs. */
  6842. tg3_free_rings(tp);
  6843. for (i = 0; i < tp->irq_cnt; i++) {
  6844. struct tg3_napi *tnapi = &tp->napi[i];
  6845. tnapi->last_tag = 0;
  6846. tnapi->last_irq_tag = 0;
  6847. tnapi->hw_status->status = 0;
  6848. tnapi->hw_status->status_tag = 0;
  6849. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6850. tnapi->tx_prod = 0;
  6851. tnapi->tx_cons = 0;
  6852. if (tnapi->tx_ring)
  6853. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6854. tnapi->rx_rcb_ptr = 0;
  6855. if (tnapi->rx_rcb)
  6856. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6857. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6858. tg3_free_rings(tp);
  6859. return -ENOMEM;
  6860. }
  6861. }
  6862. return 0;
  6863. }
  6864. static void tg3_mem_tx_release(struct tg3 *tp)
  6865. {
  6866. int i;
  6867. for (i = 0; i < tp->irq_max; i++) {
  6868. struct tg3_napi *tnapi = &tp->napi[i];
  6869. if (tnapi->tx_ring) {
  6870. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6871. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6872. tnapi->tx_ring = NULL;
  6873. }
  6874. kfree(tnapi->tx_buffers);
  6875. tnapi->tx_buffers = NULL;
  6876. }
  6877. }
  6878. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6879. {
  6880. int i;
  6881. struct tg3_napi *tnapi = &tp->napi[0];
  6882. /* If multivector TSS is enabled, vector 0 does not handle
  6883. * tx interrupts. Don't allocate any resources for it.
  6884. */
  6885. if (tg3_flag(tp, ENABLE_TSS))
  6886. tnapi++;
  6887. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6888. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6889. TG3_TX_RING_SIZE, GFP_KERNEL);
  6890. if (!tnapi->tx_buffers)
  6891. goto err_out;
  6892. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6893. TG3_TX_RING_BYTES,
  6894. &tnapi->tx_desc_mapping,
  6895. GFP_KERNEL);
  6896. if (!tnapi->tx_ring)
  6897. goto err_out;
  6898. }
  6899. return 0;
  6900. err_out:
  6901. tg3_mem_tx_release(tp);
  6902. return -ENOMEM;
  6903. }
  6904. static void tg3_mem_rx_release(struct tg3 *tp)
  6905. {
  6906. int i;
  6907. for (i = 0; i < tp->irq_max; i++) {
  6908. struct tg3_napi *tnapi = &tp->napi[i];
  6909. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6910. if (!tnapi->rx_rcb)
  6911. continue;
  6912. dma_free_coherent(&tp->pdev->dev,
  6913. TG3_RX_RCB_RING_BYTES(tp),
  6914. tnapi->rx_rcb,
  6915. tnapi->rx_rcb_mapping);
  6916. tnapi->rx_rcb = NULL;
  6917. }
  6918. }
  6919. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6920. {
  6921. unsigned int i, limit;
  6922. limit = tp->rxq_cnt;
  6923. /* If RSS is enabled, we need a (dummy) producer ring
  6924. * set on vector zero. This is the true hw prodring.
  6925. */
  6926. if (tg3_flag(tp, ENABLE_RSS))
  6927. limit++;
  6928. for (i = 0; i < limit; i++) {
  6929. struct tg3_napi *tnapi = &tp->napi[i];
  6930. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6931. goto err_out;
  6932. /* If multivector RSS is enabled, vector 0
  6933. * does not handle rx or tx interrupts.
  6934. * Don't allocate any resources for it.
  6935. */
  6936. if (!i && tg3_flag(tp, ENABLE_RSS))
  6937. continue;
  6938. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6939. TG3_RX_RCB_RING_BYTES(tp),
  6940. &tnapi->rx_rcb_mapping,
  6941. GFP_KERNEL | __GFP_ZERO);
  6942. if (!tnapi->rx_rcb)
  6943. goto err_out;
  6944. }
  6945. return 0;
  6946. err_out:
  6947. tg3_mem_rx_release(tp);
  6948. return -ENOMEM;
  6949. }
  6950. /*
  6951. * Must not be invoked with interrupt sources disabled and
  6952. * the hardware shutdown down.
  6953. */
  6954. static void tg3_free_consistent(struct tg3 *tp)
  6955. {
  6956. int i;
  6957. for (i = 0; i < tp->irq_cnt; i++) {
  6958. struct tg3_napi *tnapi = &tp->napi[i];
  6959. if (tnapi->hw_status) {
  6960. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6961. tnapi->hw_status,
  6962. tnapi->status_mapping);
  6963. tnapi->hw_status = NULL;
  6964. }
  6965. }
  6966. tg3_mem_rx_release(tp);
  6967. tg3_mem_tx_release(tp);
  6968. if (tp->hw_stats) {
  6969. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6970. tp->hw_stats, tp->stats_mapping);
  6971. tp->hw_stats = NULL;
  6972. }
  6973. }
  6974. /*
  6975. * Must not be invoked with interrupt sources disabled and
  6976. * the hardware shutdown down. Can sleep.
  6977. */
  6978. static int tg3_alloc_consistent(struct tg3 *tp)
  6979. {
  6980. int i;
  6981. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6982. sizeof(struct tg3_hw_stats),
  6983. &tp->stats_mapping,
  6984. GFP_KERNEL | __GFP_ZERO);
  6985. if (!tp->hw_stats)
  6986. goto err_out;
  6987. for (i = 0; i < tp->irq_cnt; i++) {
  6988. struct tg3_napi *tnapi = &tp->napi[i];
  6989. struct tg3_hw_status *sblk;
  6990. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6991. TG3_HW_STATUS_SIZE,
  6992. &tnapi->status_mapping,
  6993. GFP_KERNEL | __GFP_ZERO);
  6994. if (!tnapi->hw_status)
  6995. goto err_out;
  6996. sblk = tnapi->hw_status;
  6997. if (tg3_flag(tp, ENABLE_RSS)) {
  6998. u16 *prodptr = NULL;
  6999. /*
  7000. * When RSS is enabled, the status block format changes
  7001. * slightly. The "rx_jumbo_consumer", "reserved",
  7002. * and "rx_mini_consumer" members get mapped to the
  7003. * other three rx return ring producer indexes.
  7004. */
  7005. switch (i) {
  7006. case 1:
  7007. prodptr = &sblk->idx[0].rx_producer;
  7008. break;
  7009. case 2:
  7010. prodptr = &sblk->rx_jumbo_consumer;
  7011. break;
  7012. case 3:
  7013. prodptr = &sblk->reserved;
  7014. break;
  7015. case 4:
  7016. prodptr = &sblk->rx_mini_consumer;
  7017. break;
  7018. }
  7019. tnapi->rx_rcb_prod_idx = prodptr;
  7020. } else {
  7021. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7022. }
  7023. }
  7024. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7025. goto err_out;
  7026. return 0;
  7027. err_out:
  7028. tg3_free_consistent(tp);
  7029. return -ENOMEM;
  7030. }
  7031. #define MAX_WAIT_CNT 1000
  7032. /* To stop a block, clear the enable bit and poll till it
  7033. * clears. tp->lock is held.
  7034. */
  7035. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7036. {
  7037. unsigned int i;
  7038. u32 val;
  7039. if (tg3_flag(tp, 5705_PLUS)) {
  7040. switch (ofs) {
  7041. case RCVLSC_MODE:
  7042. case DMAC_MODE:
  7043. case MBFREE_MODE:
  7044. case BUFMGR_MODE:
  7045. case MEMARB_MODE:
  7046. /* We can't enable/disable these bits of the
  7047. * 5705/5750, just say success.
  7048. */
  7049. return 0;
  7050. default:
  7051. break;
  7052. }
  7053. }
  7054. val = tr32(ofs);
  7055. val &= ~enable_bit;
  7056. tw32_f(ofs, val);
  7057. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7058. udelay(100);
  7059. val = tr32(ofs);
  7060. if ((val & enable_bit) == 0)
  7061. break;
  7062. }
  7063. if (i == MAX_WAIT_CNT && !silent) {
  7064. dev_err(&tp->pdev->dev,
  7065. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7066. ofs, enable_bit);
  7067. return -ENODEV;
  7068. }
  7069. return 0;
  7070. }
  7071. /* tp->lock is held. */
  7072. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7073. {
  7074. int i, err;
  7075. tg3_disable_ints(tp);
  7076. tp->rx_mode &= ~RX_MODE_ENABLE;
  7077. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7078. udelay(10);
  7079. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7080. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7081. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7082. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7083. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7084. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7085. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7086. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7087. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7088. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7089. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7090. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7091. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7092. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7093. tw32_f(MAC_MODE, tp->mac_mode);
  7094. udelay(40);
  7095. tp->tx_mode &= ~TX_MODE_ENABLE;
  7096. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7097. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7098. udelay(100);
  7099. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7100. break;
  7101. }
  7102. if (i >= MAX_WAIT_CNT) {
  7103. dev_err(&tp->pdev->dev,
  7104. "%s timed out, TX_MODE_ENABLE will not clear "
  7105. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7106. err |= -ENODEV;
  7107. }
  7108. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7109. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7110. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7111. tw32(FTQ_RESET, 0xffffffff);
  7112. tw32(FTQ_RESET, 0x00000000);
  7113. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7114. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7115. for (i = 0; i < tp->irq_cnt; i++) {
  7116. struct tg3_napi *tnapi = &tp->napi[i];
  7117. if (tnapi->hw_status)
  7118. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7119. }
  7120. return err;
  7121. }
  7122. /* Save PCI command register before chip reset */
  7123. static void tg3_save_pci_state(struct tg3 *tp)
  7124. {
  7125. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7126. }
  7127. /* Restore PCI state after chip reset */
  7128. static void tg3_restore_pci_state(struct tg3 *tp)
  7129. {
  7130. u32 val;
  7131. /* Re-enable indirect register accesses. */
  7132. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7133. tp->misc_host_ctrl);
  7134. /* Set MAX PCI retry to zero. */
  7135. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7136. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7137. tg3_flag(tp, PCIX_MODE))
  7138. val |= PCISTATE_RETRY_SAME_DMA;
  7139. /* Allow reads and writes to the APE register and memory space. */
  7140. if (tg3_flag(tp, ENABLE_APE))
  7141. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7142. PCISTATE_ALLOW_APE_SHMEM_WR |
  7143. PCISTATE_ALLOW_APE_PSPACE_WR;
  7144. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7145. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7146. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7147. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7148. tp->pci_cacheline_sz);
  7149. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7150. tp->pci_lat_timer);
  7151. }
  7152. /* Make sure PCI-X relaxed ordering bit is clear. */
  7153. if (tg3_flag(tp, PCIX_MODE)) {
  7154. u16 pcix_cmd;
  7155. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7156. &pcix_cmd);
  7157. pcix_cmd &= ~PCI_X_CMD_ERO;
  7158. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7159. pcix_cmd);
  7160. }
  7161. if (tg3_flag(tp, 5780_CLASS)) {
  7162. /* Chip reset on 5780 will reset MSI enable bit,
  7163. * so need to restore it.
  7164. */
  7165. if (tg3_flag(tp, USING_MSI)) {
  7166. u16 ctrl;
  7167. pci_read_config_word(tp->pdev,
  7168. tp->msi_cap + PCI_MSI_FLAGS,
  7169. &ctrl);
  7170. pci_write_config_word(tp->pdev,
  7171. tp->msi_cap + PCI_MSI_FLAGS,
  7172. ctrl | PCI_MSI_FLAGS_ENABLE);
  7173. val = tr32(MSGINT_MODE);
  7174. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7175. }
  7176. }
  7177. }
  7178. /* tp->lock is held. */
  7179. static int tg3_chip_reset(struct tg3 *tp)
  7180. {
  7181. u32 val;
  7182. void (*write_op)(struct tg3 *, u32, u32);
  7183. int i, err;
  7184. tg3_nvram_lock(tp);
  7185. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7186. /* No matching tg3_nvram_unlock() after this because
  7187. * chip reset below will undo the nvram lock.
  7188. */
  7189. tp->nvram_lock_cnt = 0;
  7190. /* GRC_MISC_CFG core clock reset will clear the memory
  7191. * enable bit in PCI register 4 and the MSI enable bit
  7192. * on some chips, so we save relevant registers here.
  7193. */
  7194. tg3_save_pci_state(tp);
  7195. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7196. tg3_flag(tp, 5755_PLUS))
  7197. tw32(GRC_FASTBOOT_PC, 0);
  7198. /*
  7199. * We must avoid the readl() that normally takes place.
  7200. * It locks machines, causes machine checks, and other
  7201. * fun things. So, temporarily disable the 5701
  7202. * hardware workaround, while we do the reset.
  7203. */
  7204. write_op = tp->write32;
  7205. if (write_op == tg3_write_flush_reg32)
  7206. tp->write32 = tg3_write32;
  7207. /* Prevent the irq handler from reading or writing PCI registers
  7208. * during chip reset when the memory enable bit in the PCI command
  7209. * register may be cleared. The chip does not generate interrupt
  7210. * at this time, but the irq handler may still be called due to irq
  7211. * sharing or irqpoll.
  7212. */
  7213. tg3_flag_set(tp, CHIP_RESETTING);
  7214. for (i = 0; i < tp->irq_cnt; i++) {
  7215. struct tg3_napi *tnapi = &tp->napi[i];
  7216. if (tnapi->hw_status) {
  7217. tnapi->hw_status->status = 0;
  7218. tnapi->hw_status->status_tag = 0;
  7219. }
  7220. tnapi->last_tag = 0;
  7221. tnapi->last_irq_tag = 0;
  7222. }
  7223. smp_mb();
  7224. for (i = 0; i < tp->irq_cnt; i++)
  7225. synchronize_irq(tp->napi[i].irq_vec);
  7226. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7227. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7228. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7229. }
  7230. /* do the reset */
  7231. val = GRC_MISC_CFG_CORECLK_RESET;
  7232. if (tg3_flag(tp, PCI_EXPRESS)) {
  7233. /* Force PCIe 1.0a mode */
  7234. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7235. !tg3_flag(tp, 57765_PLUS) &&
  7236. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7237. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7238. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7239. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7240. tw32(GRC_MISC_CFG, (1 << 29));
  7241. val |= (1 << 29);
  7242. }
  7243. }
  7244. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7245. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7246. tw32(GRC_VCPU_EXT_CTRL,
  7247. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7248. }
  7249. /* Manage gphy power for all CPMU absent PCIe devices. */
  7250. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7251. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7252. tw32(GRC_MISC_CFG, val);
  7253. /* restore 5701 hardware bug workaround write method */
  7254. tp->write32 = write_op;
  7255. /* Unfortunately, we have to delay before the PCI read back.
  7256. * Some 575X chips even will not respond to a PCI cfg access
  7257. * when the reset command is given to the chip.
  7258. *
  7259. * How do these hardware designers expect things to work
  7260. * properly if the PCI write is posted for a long period
  7261. * of time? It is always necessary to have some method by
  7262. * which a register read back can occur to push the write
  7263. * out which does the reset.
  7264. *
  7265. * For most tg3 variants the trick below was working.
  7266. * Ho hum...
  7267. */
  7268. udelay(120);
  7269. /* Flush PCI posted writes. The normal MMIO registers
  7270. * are inaccessible at this time so this is the only
  7271. * way to make this reliably (actually, this is no longer
  7272. * the case, see above). I tried to use indirect
  7273. * register read/write but this upset some 5701 variants.
  7274. */
  7275. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7276. udelay(120);
  7277. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7278. u16 val16;
  7279. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7280. int j;
  7281. u32 cfg_val;
  7282. /* Wait for link training to complete. */
  7283. for (j = 0; j < 5000; j++)
  7284. udelay(100);
  7285. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7286. pci_write_config_dword(tp->pdev, 0xc4,
  7287. cfg_val | (1 << 15));
  7288. }
  7289. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7290. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7291. /*
  7292. * Older PCIe devices only support the 128 byte
  7293. * MPS setting. Enforce the restriction.
  7294. */
  7295. if (!tg3_flag(tp, CPMU_PRESENT))
  7296. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7297. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7298. /* Clear error status */
  7299. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7300. PCI_EXP_DEVSTA_CED |
  7301. PCI_EXP_DEVSTA_NFED |
  7302. PCI_EXP_DEVSTA_FED |
  7303. PCI_EXP_DEVSTA_URD);
  7304. }
  7305. tg3_restore_pci_state(tp);
  7306. tg3_flag_clear(tp, CHIP_RESETTING);
  7307. tg3_flag_clear(tp, ERROR_PROCESSED);
  7308. val = 0;
  7309. if (tg3_flag(tp, 5780_CLASS))
  7310. val = tr32(MEMARB_MODE);
  7311. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7312. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7313. tg3_stop_fw(tp);
  7314. tw32(0x5000, 0x400);
  7315. }
  7316. if (tg3_flag(tp, IS_SSB_CORE)) {
  7317. /*
  7318. * BCM4785: In order to avoid repercussions from using
  7319. * potentially defective internal ROM, stop the Rx RISC CPU,
  7320. * which is not required.
  7321. */
  7322. tg3_stop_fw(tp);
  7323. tg3_halt_cpu(tp, RX_CPU_BASE);
  7324. }
  7325. err = tg3_poll_fw(tp);
  7326. if (err)
  7327. return err;
  7328. tw32(GRC_MODE, tp->grc_mode);
  7329. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7330. val = tr32(0xc4);
  7331. tw32(0xc4, val | (1 << 15));
  7332. }
  7333. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7334. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7335. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7336. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7337. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7338. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7339. }
  7340. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7341. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7342. val = tp->mac_mode;
  7343. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7344. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7345. val = tp->mac_mode;
  7346. } else
  7347. val = 0;
  7348. tw32_f(MAC_MODE, val);
  7349. udelay(40);
  7350. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7351. tg3_mdio_start(tp);
  7352. if (tg3_flag(tp, PCI_EXPRESS) &&
  7353. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7354. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7355. !tg3_flag(tp, 57765_PLUS)) {
  7356. val = tr32(0x7c00);
  7357. tw32(0x7c00, val | (1 << 25));
  7358. }
  7359. if (tg3_asic_rev(tp) == ASIC_REV_5720) {
  7360. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7361. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7362. }
  7363. /* Reprobe ASF enable state. */
  7364. tg3_flag_clear(tp, ENABLE_ASF);
  7365. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7366. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7367. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7368. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7369. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7370. u32 nic_cfg;
  7371. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7372. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7373. tg3_flag_set(tp, ENABLE_ASF);
  7374. tp->last_event_jiffies = jiffies;
  7375. if (tg3_flag(tp, 5750_PLUS))
  7376. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7377. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7378. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7379. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7380. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7381. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7382. }
  7383. }
  7384. return 0;
  7385. }
  7386. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7387. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7388. /* tp->lock is held. */
  7389. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7390. {
  7391. int err;
  7392. tg3_stop_fw(tp);
  7393. tg3_write_sig_pre_reset(tp, kind);
  7394. tg3_abort_hw(tp, silent);
  7395. err = tg3_chip_reset(tp);
  7396. __tg3_set_mac_addr(tp, false);
  7397. tg3_write_sig_legacy(tp, kind);
  7398. tg3_write_sig_post_reset(tp, kind);
  7399. if (tp->hw_stats) {
  7400. /* Save the stats across chip resets... */
  7401. tg3_get_nstats(tp, &tp->net_stats_prev);
  7402. tg3_get_estats(tp, &tp->estats_prev);
  7403. /* And make sure the next sample is new data */
  7404. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7405. }
  7406. if (err)
  7407. return err;
  7408. return 0;
  7409. }
  7410. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7411. {
  7412. struct tg3 *tp = netdev_priv(dev);
  7413. struct sockaddr *addr = p;
  7414. int err = 0;
  7415. bool skip_mac_1 = false;
  7416. if (!is_valid_ether_addr(addr->sa_data))
  7417. return -EADDRNOTAVAIL;
  7418. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7419. if (!netif_running(dev))
  7420. return 0;
  7421. if (tg3_flag(tp, ENABLE_ASF)) {
  7422. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7423. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7424. addr0_low = tr32(MAC_ADDR_0_LOW);
  7425. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7426. addr1_low = tr32(MAC_ADDR_1_LOW);
  7427. /* Skip MAC addr 1 if ASF is using it. */
  7428. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7429. !(addr1_high == 0 && addr1_low == 0))
  7430. skip_mac_1 = true;
  7431. }
  7432. spin_lock_bh(&tp->lock);
  7433. __tg3_set_mac_addr(tp, skip_mac_1);
  7434. spin_unlock_bh(&tp->lock);
  7435. return err;
  7436. }
  7437. /* tp->lock is held. */
  7438. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7439. dma_addr_t mapping, u32 maxlen_flags,
  7440. u32 nic_addr)
  7441. {
  7442. tg3_write_mem(tp,
  7443. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7444. ((u64) mapping >> 32));
  7445. tg3_write_mem(tp,
  7446. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7447. ((u64) mapping & 0xffffffff));
  7448. tg3_write_mem(tp,
  7449. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7450. maxlen_flags);
  7451. if (!tg3_flag(tp, 5705_PLUS))
  7452. tg3_write_mem(tp,
  7453. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7454. nic_addr);
  7455. }
  7456. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7457. {
  7458. int i = 0;
  7459. if (!tg3_flag(tp, ENABLE_TSS)) {
  7460. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7461. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7462. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7463. } else {
  7464. tw32(HOSTCC_TXCOL_TICKS, 0);
  7465. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7466. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7467. for (; i < tp->txq_cnt; i++) {
  7468. u32 reg;
  7469. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7470. tw32(reg, ec->tx_coalesce_usecs);
  7471. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7472. tw32(reg, ec->tx_max_coalesced_frames);
  7473. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7474. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7475. }
  7476. }
  7477. for (; i < tp->irq_max - 1; i++) {
  7478. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7479. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7480. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7481. }
  7482. }
  7483. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7484. {
  7485. int i = 0;
  7486. u32 limit = tp->rxq_cnt;
  7487. if (!tg3_flag(tp, ENABLE_RSS)) {
  7488. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7489. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7490. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7491. limit--;
  7492. } else {
  7493. tw32(HOSTCC_RXCOL_TICKS, 0);
  7494. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7495. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7496. }
  7497. for (; i < limit; i++) {
  7498. u32 reg;
  7499. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7500. tw32(reg, ec->rx_coalesce_usecs);
  7501. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7502. tw32(reg, ec->rx_max_coalesced_frames);
  7503. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7504. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7505. }
  7506. for (; i < tp->irq_max - 1; i++) {
  7507. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7508. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7509. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7510. }
  7511. }
  7512. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7513. {
  7514. tg3_coal_tx_init(tp, ec);
  7515. tg3_coal_rx_init(tp, ec);
  7516. if (!tg3_flag(tp, 5705_PLUS)) {
  7517. u32 val = ec->stats_block_coalesce_usecs;
  7518. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7519. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7520. if (!tp->link_up)
  7521. val = 0;
  7522. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7523. }
  7524. }
  7525. /* tp->lock is held. */
  7526. static void tg3_rings_reset(struct tg3 *tp)
  7527. {
  7528. int i;
  7529. u32 stblk, txrcb, rxrcb, limit;
  7530. struct tg3_napi *tnapi = &tp->napi[0];
  7531. /* Disable all transmit rings but the first. */
  7532. if (!tg3_flag(tp, 5705_PLUS))
  7533. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7534. else if (tg3_flag(tp, 5717_PLUS))
  7535. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7536. else if (tg3_flag(tp, 57765_CLASS) ||
  7537. tg3_asic_rev(tp) == ASIC_REV_5762)
  7538. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7539. else
  7540. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7541. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7542. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7543. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7544. BDINFO_FLAGS_DISABLED);
  7545. /* Disable all receive return rings but the first. */
  7546. if (tg3_flag(tp, 5717_PLUS))
  7547. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7548. else if (!tg3_flag(tp, 5705_PLUS))
  7549. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7550. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7551. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7552. tg3_flag(tp, 57765_CLASS))
  7553. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7554. else
  7555. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7556. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7557. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7558. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7559. BDINFO_FLAGS_DISABLED);
  7560. /* Disable interrupts */
  7561. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7562. tp->napi[0].chk_msi_cnt = 0;
  7563. tp->napi[0].last_rx_cons = 0;
  7564. tp->napi[0].last_tx_cons = 0;
  7565. /* Zero mailbox registers. */
  7566. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7567. for (i = 1; i < tp->irq_max; i++) {
  7568. tp->napi[i].tx_prod = 0;
  7569. tp->napi[i].tx_cons = 0;
  7570. if (tg3_flag(tp, ENABLE_TSS))
  7571. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7572. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7573. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7574. tp->napi[i].chk_msi_cnt = 0;
  7575. tp->napi[i].last_rx_cons = 0;
  7576. tp->napi[i].last_tx_cons = 0;
  7577. }
  7578. if (!tg3_flag(tp, ENABLE_TSS))
  7579. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7580. } else {
  7581. tp->napi[0].tx_prod = 0;
  7582. tp->napi[0].tx_cons = 0;
  7583. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7584. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7585. }
  7586. /* Make sure the NIC-based send BD rings are disabled. */
  7587. if (!tg3_flag(tp, 5705_PLUS)) {
  7588. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7589. for (i = 0; i < 16; i++)
  7590. tw32_tx_mbox(mbox + i * 8, 0);
  7591. }
  7592. txrcb = NIC_SRAM_SEND_RCB;
  7593. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7594. /* Clear status block in ram. */
  7595. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7596. /* Set status block DMA address */
  7597. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7598. ((u64) tnapi->status_mapping >> 32));
  7599. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7600. ((u64) tnapi->status_mapping & 0xffffffff));
  7601. if (tnapi->tx_ring) {
  7602. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7603. (TG3_TX_RING_SIZE <<
  7604. BDINFO_FLAGS_MAXLEN_SHIFT),
  7605. NIC_SRAM_TX_BUFFER_DESC);
  7606. txrcb += TG3_BDINFO_SIZE;
  7607. }
  7608. if (tnapi->rx_rcb) {
  7609. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7610. (tp->rx_ret_ring_mask + 1) <<
  7611. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7612. rxrcb += TG3_BDINFO_SIZE;
  7613. }
  7614. stblk = HOSTCC_STATBLCK_RING1;
  7615. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7616. u64 mapping = (u64)tnapi->status_mapping;
  7617. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7618. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7619. /* Clear status block in ram. */
  7620. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7621. if (tnapi->tx_ring) {
  7622. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7623. (TG3_TX_RING_SIZE <<
  7624. BDINFO_FLAGS_MAXLEN_SHIFT),
  7625. NIC_SRAM_TX_BUFFER_DESC);
  7626. txrcb += TG3_BDINFO_SIZE;
  7627. }
  7628. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7629. ((tp->rx_ret_ring_mask + 1) <<
  7630. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7631. stblk += 8;
  7632. rxrcb += TG3_BDINFO_SIZE;
  7633. }
  7634. }
  7635. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7636. {
  7637. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7638. if (!tg3_flag(tp, 5750_PLUS) ||
  7639. tg3_flag(tp, 5780_CLASS) ||
  7640. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7641. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7642. tg3_flag(tp, 57765_PLUS))
  7643. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7644. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7645. tg3_asic_rev(tp) == ASIC_REV_5787)
  7646. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7647. else
  7648. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7649. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7650. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7651. val = min(nic_rep_thresh, host_rep_thresh);
  7652. tw32(RCVBDI_STD_THRESH, val);
  7653. if (tg3_flag(tp, 57765_PLUS))
  7654. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7655. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7656. return;
  7657. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7658. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7659. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7660. tw32(RCVBDI_JUMBO_THRESH, val);
  7661. if (tg3_flag(tp, 57765_PLUS))
  7662. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7663. }
  7664. static inline u32 calc_crc(unsigned char *buf, int len)
  7665. {
  7666. u32 reg;
  7667. u32 tmp;
  7668. int j, k;
  7669. reg = 0xffffffff;
  7670. for (j = 0; j < len; j++) {
  7671. reg ^= buf[j];
  7672. for (k = 0; k < 8; k++) {
  7673. tmp = reg & 0x01;
  7674. reg >>= 1;
  7675. if (tmp)
  7676. reg ^= 0xedb88320;
  7677. }
  7678. }
  7679. return ~reg;
  7680. }
  7681. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7682. {
  7683. /* accept or reject all multicast frames */
  7684. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7685. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7686. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7687. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7688. }
  7689. static void __tg3_set_rx_mode(struct net_device *dev)
  7690. {
  7691. struct tg3 *tp = netdev_priv(dev);
  7692. u32 rx_mode;
  7693. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7694. RX_MODE_KEEP_VLAN_TAG);
  7695. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7696. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7697. * flag clear.
  7698. */
  7699. if (!tg3_flag(tp, ENABLE_ASF))
  7700. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7701. #endif
  7702. if (dev->flags & IFF_PROMISC) {
  7703. /* Promiscuous mode. */
  7704. rx_mode |= RX_MODE_PROMISC;
  7705. } else if (dev->flags & IFF_ALLMULTI) {
  7706. /* Accept all multicast. */
  7707. tg3_set_multi(tp, 1);
  7708. } else if (netdev_mc_empty(dev)) {
  7709. /* Reject all multicast. */
  7710. tg3_set_multi(tp, 0);
  7711. } else {
  7712. /* Accept one or more multicast(s). */
  7713. struct netdev_hw_addr *ha;
  7714. u32 mc_filter[4] = { 0, };
  7715. u32 regidx;
  7716. u32 bit;
  7717. u32 crc;
  7718. netdev_for_each_mc_addr(ha, dev) {
  7719. crc = calc_crc(ha->addr, ETH_ALEN);
  7720. bit = ~crc & 0x7f;
  7721. regidx = (bit & 0x60) >> 5;
  7722. bit &= 0x1f;
  7723. mc_filter[regidx] |= (1 << bit);
  7724. }
  7725. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7726. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7727. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7728. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7729. }
  7730. if (rx_mode != tp->rx_mode) {
  7731. tp->rx_mode = rx_mode;
  7732. tw32_f(MAC_RX_MODE, rx_mode);
  7733. udelay(10);
  7734. }
  7735. }
  7736. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7737. {
  7738. int i;
  7739. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7740. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7741. }
  7742. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7743. {
  7744. int i;
  7745. if (!tg3_flag(tp, SUPPORT_MSIX))
  7746. return;
  7747. if (tp->rxq_cnt == 1) {
  7748. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7749. return;
  7750. }
  7751. /* Validate table against current IRQ count */
  7752. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7753. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7754. break;
  7755. }
  7756. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7757. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7758. }
  7759. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7760. {
  7761. int i = 0;
  7762. u32 reg = MAC_RSS_INDIR_TBL_0;
  7763. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7764. u32 val = tp->rss_ind_tbl[i];
  7765. i++;
  7766. for (; i % 8; i++) {
  7767. val <<= 4;
  7768. val |= tp->rss_ind_tbl[i];
  7769. }
  7770. tw32(reg, val);
  7771. reg += 4;
  7772. }
  7773. }
  7774. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  7775. {
  7776. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  7777. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  7778. else
  7779. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  7780. }
  7781. /* tp->lock is held. */
  7782. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  7783. {
  7784. u32 val, rdmac_mode;
  7785. int i, err, limit;
  7786. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7787. tg3_disable_ints(tp);
  7788. tg3_stop_fw(tp);
  7789. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7790. if (tg3_flag(tp, INIT_COMPLETE))
  7791. tg3_abort_hw(tp, 1);
  7792. /* Enable MAC control of LPI */
  7793. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7794. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7795. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  7796. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7797. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  7798. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  7799. tw32_f(TG3_CPMU_EEE_CTRL,
  7800. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7801. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7802. TG3_CPMU_EEEMD_LPI_IN_TX |
  7803. TG3_CPMU_EEEMD_LPI_IN_RX |
  7804. TG3_CPMU_EEEMD_EEE_ENABLE;
  7805. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  7806. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7807. if (tg3_flag(tp, ENABLE_APE))
  7808. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7809. tw32_f(TG3_CPMU_EEE_MODE, val);
  7810. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7811. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7812. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7813. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7814. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7815. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7816. }
  7817. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  7818. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  7819. tg3_phy_pull_config(tp);
  7820. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  7821. }
  7822. if (reset_phy)
  7823. tg3_phy_reset(tp);
  7824. err = tg3_chip_reset(tp);
  7825. if (err)
  7826. return err;
  7827. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7828. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  7829. val = tr32(TG3_CPMU_CTRL);
  7830. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7831. tw32(TG3_CPMU_CTRL, val);
  7832. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7833. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7834. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7835. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7836. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7837. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7838. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7839. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7840. val = tr32(TG3_CPMU_HST_ACC);
  7841. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7842. val |= CPMU_HST_ACC_MACCLK_6_25;
  7843. tw32(TG3_CPMU_HST_ACC, val);
  7844. }
  7845. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7846. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7847. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7848. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7849. tw32(PCIE_PWR_MGMT_THRESH, val);
  7850. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7851. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7852. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7853. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7854. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7855. }
  7856. if (tg3_flag(tp, L1PLLPD_EN)) {
  7857. u32 grc_mode = tr32(GRC_MODE);
  7858. /* Access the lower 1K of PL PCIE block registers. */
  7859. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7860. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7861. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7862. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7863. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7864. tw32(GRC_MODE, grc_mode);
  7865. }
  7866. if (tg3_flag(tp, 57765_CLASS)) {
  7867. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  7868. u32 grc_mode = tr32(GRC_MODE);
  7869. /* Access the lower 1K of PL PCIE block registers. */
  7870. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7871. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7872. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7873. TG3_PCIE_PL_LO_PHYCTL5);
  7874. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7875. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7876. tw32(GRC_MODE, grc_mode);
  7877. }
  7878. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  7879. u32 grc_mode;
  7880. /* Fix transmit hangs */
  7881. val = tr32(TG3_CPMU_PADRNG_CTL);
  7882. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  7883. tw32(TG3_CPMU_PADRNG_CTL, val);
  7884. grc_mode = tr32(GRC_MODE);
  7885. /* Access the lower 1K of DL PCIE block registers. */
  7886. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7887. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7888. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7889. TG3_PCIE_DL_LO_FTSMAX);
  7890. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7891. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7892. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7893. tw32(GRC_MODE, grc_mode);
  7894. }
  7895. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7896. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7897. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7898. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7899. }
  7900. /* This works around an issue with Athlon chipsets on
  7901. * B3 tigon3 silicon. This bit has no effect on any
  7902. * other revision. But do not set this on PCI Express
  7903. * chips and don't even touch the clocks if the CPMU is present.
  7904. */
  7905. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7906. if (!tg3_flag(tp, PCI_EXPRESS))
  7907. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7908. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7909. }
  7910. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7911. tg3_flag(tp, PCIX_MODE)) {
  7912. val = tr32(TG3PCI_PCISTATE);
  7913. val |= PCISTATE_RETRY_SAME_DMA;
  7914. tw32(TG3PCI_PCISTATE, val);
  7915. }
  7916. if (tg3_flag(tp, ENABLE_APE)) {
  7917. /* Allow reads and writes to the
  7918. * APE register and memory space.
  7919. */
  7920. val = tr32(TG3PCI_PCISTATE);
  7921. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7922. PCISTATE_ALLOW_APE_SHMEM_WR |
  7923. PCISTATE_ALLOW_APE_PSPACE_WR;
  7924. tw32(TG3PCI_PCISTATE, val);
  7925. }
  7926. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  7927. /* Enable some hw fixes. */
  7928. val = tr32(TG3PCI_MSI_DATA);
  7929. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7930. tw32(TG3PCI_MSI_DATA, val);
  7931. }
  7932. /* Descriptor ring init may make accesses to the
  7933. * NIC SRAM area to setup the TX descriptors, so we
  7934. * can only do this after the hardware has been
  7935. * successfully reset.
  7936. */
  7937. err = tg3_init_rings(tp);
  7938. if (err)
  7939. return err;
  7940. if (tg3_flag(tp, 57765_PLUS)) {
  7941. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7942. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7943. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7944. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7945. if (!tg3_flag(tp, 57765_CLASS) &&
  7946. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  7947. tg3_asic_rev(tp) != ASIC_REV_5762)
  7948. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7949. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7950. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  7951. tg3_asic_rev(tp) != ASIC_REV_5761) {
  7952. /* This value is determined during the probe time DMA
  7953. * engine test, tg3_test_dma.
  7954. */
  7955. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7956. }
  7957. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7958. GRC_MODE_4X_NIC_SEND_RINGS |
  7959. GRC_MODE_NO_TX_PHDR_CSUM |
  7960. GRC_MODE_NO_RX_PHDR_CSUM);
  7961. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7962. /* Pseudo-header checksum is done by hardware logic and not
  7963. * the offload processers, so make the chip do the pseudo-
  7964. * header checksums on receive. For transmit it is more
  7965. * convenient to do the pseudo-header checksum in software
  7966. * as Linux does that on transmit for us in all cases.
  7967. */
  7968. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7969. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7970. if (tp->rxptpctl)
  7971. tw32(TG3_RX_PTP_CTL,
  7972. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7973. if (tg3_flag(tp, PTP_CAPABLE))
  7974. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7975. tw32(GRC_MODE, tp->grc_mode | val);
  7976. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7977. val = tr32(GRC_MISC_CFG);
  7978. val &= ~0xff;
  7979. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7980. tw32(GRC_MISC_CFG, val);
  7981. /* Initialize MBUF/DESC pool. */
  7982. if (tg3_flag(tp, 5750_PLUS)) {
  7983. /* Do nothing. */
  7984. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  7985. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7986. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  7987. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7988. else
  7989. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7990. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7991. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7992. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7993. int fw_len;
  7994. fw_len = tp->fw_len;
  7995. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7996. tw32(BUFMGR_MB_POOL_ADDR,
  7997. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7998. tw32(BUFMGR_MB_POOL_SIZE,
  7999. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8000. }
  8001. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8002. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8003. tp->bufmgr_config.mbuf_read_dma_low_water);
  8004. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8005. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8006. tw32(BUFMGR_MB_HIGH_WATER,
  8007. tp->bufmgr_config.mbuf_high_water);
  8008. } else {
  8009. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8010. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8011. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8012. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8013. tw32(BUFMGR_MB_HIGH_WATER,
  8014. tp->bufmgr_config.mbuf_high_water_jumbo);
  8015. }
  8016. tw32(BUFMGR_DMA_LOW_WATER,
  8017. tp->bufmgr_config.dma_low_water);
  8018. tw32(BUFMGR_DMA_HIGH_WATER,
  8019. tp->bufmgr_config.dma_high_water);
  8020. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8021. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8022. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8023. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8024. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8025. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8026. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8027. tw32(BUFMGR_MODE, val);
  8028. for (i = 0; i < 2000; i++) {
  8029. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8030. break;
  8031. udelay(10);
  8032. }
  8033. if (i >= 2000) {
  8034. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8035. return -ENODEV;
  8036. }
  8037. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8038. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8039. tg3_setup_rxbd_thresholds(tp);
  8040. /* Initialize TG3_BDINFO's at:
  8041. * RCVDBDI_STD_BD: standard eth size rx ring
  8042. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8043. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8044. *
  8045. * like so:
  8046. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8047. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8048. * ring attribute flags
  8049. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8050. *
  8051. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8052. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8053. *
  8054. * The size of each ring is fixed in the firmware, but the location is
  8055. * configurable.
  8056. */
  8057. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8058. ((u64) tpr->rx_std_mapping >> 32));
  8059. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8060. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8061. if (!tg3_flag(tp, 5717_PLUS))
  8062. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8063. NIC_SRAM_RX_BUFFER_DESC);
  8064. /* Disable the mini ring */
  8065. if (!tg3_flag(tp, 5705_PLUS))
  8066. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8067. BDINFO_FLAGS_DISABLED);
  8068. /* Program the jumbo buffer descriptor ring control
  8069. * blocks on those devices that have them.
  8070. */
  8071. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8072. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8073. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8074. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8075. ((u64) tpr->rx_jmb_mapping >> 32));
  8076. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8077. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8078. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8079. BDINFO_FLAGS_MAXLEN_SHIFT;
  8080. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8081. val | BDINFO_FLAGS_USE_EXT_RECV);
  8082. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8083. tg3_flag(tp, 57765_CLASS) ||
  8084. tg3_asic_rev(tp) == ASIC_REV_5762)
  8085. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8086. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8087. } else {
  8088. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8089. BDINFO_FLAGS_DISABLED);
  8090. }
  8091. if (tg3_flag(tp, 57765_PLUS)) {
  8092. val = TG3_RX_STD_RING_SIZE(tp);
  8093. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8094. val |= (TG3_RX_STD_DMA_SZ << 2);
  8095. } else
  8096. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8097. } else
  8098. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8099. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8100. tpr->rx_std_prod_idx = tp->rx_pending;
  8101. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8102. tpr->rx_jmb_prod_idx =
  8103. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8104. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8105. tg3_rings_reset(tp);
  8106. /* Initialize MAC address and backoff seed. */
  8107. __tg3_set_mac_addr(tp, false);
  8108. /* MTU + ethernet header + FCS + optional VLAN tag */
  8109. tw32(MAC_RX_MTU_SIZE,
  8110. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8111. /* The slot time is changed by tg3_setup_phy if we
  8112. * run at gigabit with half duplex.
  8113. */
  8114. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8115. (6 << TX_LENGTHS_IPG_SHIFT) |
  8116. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8117. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8118. tg3_asic_rev(tp) == ASIC_REV_5762)
  8119. val |= tr32(MAC_TX_LENGTHS) &
  8120. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8121. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8122. tw32(MAC_TX_LENGTHS, val);
  8123. /* Receive rules. */
  8124. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8125. tw32(RCVLPC_CONFIG, 0x0181);
  8126. /* Calculate RDMAC_MODE setting early, we need it to determine
  8127. * the RCVLPC_STATE_ENABLE mask.
  8128. */
  8129. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8130. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8131. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8132. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8133. RDMAC_MODE_LNGREAD_ENAB);
  8134. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8135. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8136. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8137. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8138. tg3_asic_rev(tp) == ASIC_REV_57780)
  8139. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8140. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8141. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8142. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8143. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8144. if (tg3_flag(tp, TSO_CAPABLE) &&
  8145. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8146. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8147. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8148. !tg3_flag(tp, IS_5788)) {
  8149. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8150. }
  8151. }
  8152. if (tg3_flag(tp, PCI_EXPRESS))
  8153. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8154. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8155. tp->dma_limit = 0;
  8156. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8157. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8158. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8159. }
  8160. }
  8161. if (tg3_flag(tp, HW_TSO_1) ||
  8162. tg3_flag(tp, HW_TSO_2) ||
  8163. tg3_flag(tp, HW_TSO_3))
  8164. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8165. if (tg3_flag(tp, 57765_PLUS) ||
  8166. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8167. tg3_asic_rev(tp) == ASIC_REV_57780)
  8168. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8169. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8170. tg3_asic_rev(tp) == ASIC_REV_5762)
  8171. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8172. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8173. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8174. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8175. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8176. tg3_flag(tp, 57765_PLUS)) {
  8177. u32 tgtreg;
  8178. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8179. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8180. else
  8181. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8182. val = tr32(tgtreg);
  8183. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8184. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8185. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8186. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8187. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8188. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8189. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8190. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8191. }
  8192. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8193. }
  8194. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8195. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8196. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8197. u32 tgtreg;
  8198. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8199. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8200. else
  8201. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8202. val = tr32(tgtreg);
  8203. tw32(tgtreg, val |
  8204. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8205. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8206. }
  8207. /* Receive/send statistics. */
  8208. if (tg3_flag(tp, 5750_PLUS)) {
  8209. val = tr32(RCVLPC_STATS_ENABLE);
  8210. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8211. tw32(RCVLPC_STATS_ENABLE, val);
  8212. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8213. tg3_flag(tp, TSO_CAPABLE)) {
  8214. val = tr32(RCVLPC_STATS_ENABLE);
  8215. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8216. tw32(RCVLPC_STATS_ENABLE, val);
  8217. } else {
  8218. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8219. }
  8220. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8221. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8222. tw32(SNDDATAI_STATSCTRL,
  8223. (SNDDATAI_SCTRL_ENABLE |
  8224. SNDDATAI_SCTRL_FASTUPD));
  8225. /* Setup host coalescing engine. */
  8226. tw32(HOSTCC_MODE, 0);
  8227. for (i = 0; i < 2000; i++) {
  8228. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8229. break;
  8230. udelay(10);
  8231. }
  8232. __tg3_set_coalesce(tp, &tp->coal);
  8233. if (!tg3_flag(tp, 5705_PLUS)) {
  8234. /* Status/statistics block address. See tg3_timer,
  8235. * the tg3_periodic_fetch_stats call there, and
  8236. * tg3_get_stats to see how this works for 5705/5750 chips.
  8237. */
  8238. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8239. ((u64) tp->stats_mapping >> 32));
  8240. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8241. ((u64) tp->stats_mapping & 0xffffffff));
  8242. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8243. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8244. /* Clear statistics and status block memory areas */
  8245. for (i = NIC_SRAM_STATS_BLK;
  8246. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8247. i += sizeof(u32)) {
  8248. tg3_write_mem(tp, i, 0);
  8249. udelay(40);
  8250. }
  8251. }
  8252. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8253. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8254. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8255. if (!tg3_flag(tp, 5705_PLUS))
  8256. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8257. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8258. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8259. /* reset to prevent losing 1st rx packet intermittently */
  8260. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8261. udelay(10);
  8262. }
  8263. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8264. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8265. MAC_MODE_FHDE_ENABLE;
  8266. if (tg3_flag(tp, ENABLE_APE))
  8267. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8268. if (!tg3_flag(tp, 5705_PLUS) &&
  8269. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8270. tg3_asic_rev(tp) != ASIC_REV_5700)
  8271. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8272. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8273. udelay(40);
  8274. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8275. * If TG3_FLAG_IS_NIC is zero, we should read the
  8276. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8277. * whether used as inputs or outputs, are set by boot code after
  8278. * reset.
  8279. */
  8280. if (!tg3_flag(tp, IS_NIC)) {
  8281. u32 gpio_mask;
  8282. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8283. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8284. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8285. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8286. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8287. GRC_LCLCTRL_GPIO_OUTPUT3;
  8288. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8289. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8290. tp->grc_local_ctrl &= ~gpio_mask;
  8291. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8292. /* GPIO1 must be driven high for eeprom write protect */
  8293. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8294. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8295. GRC_LCLCTRL_GPIO_OUTPUT1);
  8296. }
  8297. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8298. udelay(100);
  8299. if (tg3_flag(tp, USING_MSIX)) {
  8300. val = tr32(MSGINT_MODE);
  8301. val |= MSGINT_MODE_ENABLE;
  8302. if (tp->irq_cnt > 1)
  8303. val |= MSGINT_MODE_MULTIVEC_EN;
  8304. if (!tg3_flag(tp, 1SHOT_MSI))
  8305. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8306. tw32(MSGINT_MODE, val);
  8307. }
  8308. if (!tg3_flag(tp, 5705_PLUS)) {
  8309. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8310. udelay(40);
  8311. }
  8312. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8313. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8314. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8315. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8316. WDMAC_MODE_LNGREAD_ENAB);
  8317. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8318. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8319. if (tg3_flag(tp, TSO_CAPABLE) &&
  8320. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8321. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8322. /* nothing */
  8323. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8324. !tg3_flag(tp, IS_5788)) {
  8325. val |= WDMAC_MODE_RX_ACCEL;
  8326. }
  8327. }
  8328. /* Enable host coalescing bug fix */
  8329. if (tg3_flag(tp, 5755_PLUS))
  8330. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8331. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8332. val |= WDMAC_MODE_BURST_ALL_DATA;
  8333. tw32_f(WDMAC_MODE, val);
  8334. udelay(40);
  8335. if (tg3_flag(tp, PCIX_MODE)) {
  8336. u16 pcix_cmd;
  8337. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8338. &pcix_cmd);
  8339. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8340. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8341. pcix_cmd |= PCI_X_CMD_READ_2K;
  8342. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8343. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8344. pcix_cmd |= PCI_X_CMD_READ_2K;
  8345. }
  8346. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8347. pcix_cmd);
  8348. }
  8349. tw32_f(RDMAC_MODE, rdmac_mode);
  8350. udelay(40);
  8351. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8352. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8353. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8354. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8355. break;
  8356. }
  8357. if (i < TG3_NUM_RDMA_CHANNELS) {
  8358. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8359. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8360. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8361. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8362. }
  8363. }
  8364. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8365. if (!tg3_flag(tp, 5705_PLUS))
  8366. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8367. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8368. tw32(SNDDATAC_MODE,
  8369. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8370. else
  8371. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8372. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8373. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8374. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8375. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8376. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8377. tw32(RCVDBDI_MODE, val);
  8378. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8379. if (tg3_flag(tp, HW_TSO_1) ||
  8380. tg3_flag(tp, HW_TSO_2) ||
  8381. tg3_flag(tp, HW_TSO_3))
  8382. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8383. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8384. if (tg3_flag(tp, ENABLE_TSS))
  8385. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8386. tw32(SNDBDI_MODE, val);
  8387. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8388. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8389. err = tg3_load_5701_a0_firmware_fix(tp);
  8390. if (err)
  8391. return err;
  8392. }
  8393. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8394. /* Ignore any errors for the firmware download. If download
  8395. * fails, the device will operate with EEE disabled
  8396. */
  8397. tg3_load_57766_firmware(tp);
  8398. }
  8399. if (tg3_flag(tp, TSO_CAPABLE)) {
  8400. err = tg3_load_tso_firmware(tp);
  8401. if (err)
  8402. return err;
  8403. }
  8404. tp->tx_mode = TX_MODE_ENABLE;
  8405. if (tg3_flag(tp, 5755_PLUS) ||
  8406. tg3_asic_rev(tp) == ASIC_REV_5906)
  8407. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8408. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8409. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8410. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8411. tp->tx_mode &= ~val;
  8412. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8413. }
  8414. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8415. udelay(100);
  8416. if (tg3_flag(tp, ENABLE_RSS)) {
  8417. tg3_rss_write_indir_tbl(tp);
  8418. /* Setup the "secret" hash key. */
  8419. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8420. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8421. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8422. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8423. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8424. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8425. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8426. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8427. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8428. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8429. }
  8430. tp->rx_mode = RX_MODE_ENABLE;
  8431. if (tg3_flag(tp, 5755_PLUS))
  8432. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8433. if (tg3_flag(tp, ENABLE_RSS))
  8434. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8435. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8436. RX_MODE_RSS_IPV6_HASH_EN |
  8437. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8438. RX_MODE_RSS_IPV4_HASH_EN |
  8439. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8440. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8441. udelay(10);
  8442. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8443. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8444. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8445. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8446. udelay(10);
  8447. }
  8448. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8449. udelay(10);
  8450. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8451. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8452. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8453. /* Set drive transmission level to 1.2V */
  8454. /* only if the signal pre-emphasis bit is not set */
  8455. val = tr32(MAC_SERDES_CFG);
  8456. val &= 0xfffff000;
  8457. val |= 0x880;
  8458. tw32(MAC_SERDES_CFG, val);
  8459. }
  8460. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8461. tw32(MAC_SERDES_CFG, 0x616000);
  8462. }
  8463. /* Prevent chip from dropping frames when flow control
  8464. * is enabled.
  8465. */
  8466. if (tg3_flag(tp, 57765_CLASS))
  8467. val = 1;
  8468. else
  8469. val = 2;
  8470. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8471. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8472. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8473. /* Use hardware link auto-negotiation */
  8474. tg3_flag_set(tp, HW_AUTONEG);
  8475. }
  8476. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8477. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8478. u32 tmp;
  8479. tmp = tr32(SERDES_RX_CTRL);
  8480. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8481. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8482. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8483. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8484. }
  8485. if (!tg3_flag(tp, USE_PHYLIB)) {
  8486. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8487. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8488. err = tg3_setup_phy(tp, false);
  8489. if (err)
  8490. return err;
  8491. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8492. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8493. u32 tmp;
  8494. /* Clear CRC stats. */
  8495. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8496. tg3_writephy(tp, MII_TG3_TEST1,
  8497. tmp | MII_TG3_TEST1_CRC_EN);
  8498. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8499. }
  8500. }
  8501. }
  8502. __tg3_set_rx_mode(tp->dev);
  8503. /* Initialize receive rules. */
  8504. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8505. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8506. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8507. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8508. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8509. limit = 8;
  8510. else
  8511. limit = 16;
  8512. if (tg3_flag(tp, ENABLE_ASF))
  8513. limit -= 4;
  8514. switch (limit) {
  8515. case 16:
  8516. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8517. case 15:
  8518. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8519. case 14:
  8520. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8521. case 13:
  8522. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8523. case 12:
  8524. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8525. case 11:
  8526. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8527. case 10:
  8528. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8529. case 9:
  8530. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8531. case 8:
  8532. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8533. case 7:
  8534. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8535. case 6:
  8536. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8537. case 5:
  8538. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8539. case 4:
  8540. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8541. case 3:
  8542. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8543. case 2:
  8544. case 1:
  8545. default:
  8546. break;
  8547. }
  8548. if (tg3_flag(tp, ENABLE_APE))
  8549. /* Write our heartbeat update interval to APE. */
  8550. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8551. APE_HOST_HEARTBEAT_INT_DISABLE);
  8552. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8553. return 0;
  8554. }
  8555. /* Called at device open time to get the chip ready for
  8556. * packet processing. Invoked with tp->lock held.
  8557. */
  8558. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8559. {
  8560. /* Chip may have been just powered on. If so, the boot code may still
  8561. * be running initialization. Wait for it to finish to avoid races in
  8562. * accessing the hardware.
  8563. */
  8564. tg3_enable_register_access(tp);
  8565. tg3_poll_fw(tp);
  8566. tg3_switch_clocks(tp);
  8567. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8568. return tg3_reset_hw(tp, reset_phy);
  8569. }
  8570. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8571. {
  8572. int i;
  8573. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8574. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8575. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8576. off += len;
  8577. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8578. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8579. memset(ocir, 0, TG3_OCIR_LEN);
  8580. }
  8581. }
  8582. /* sysfs attributes for hwmon */
  8583. static ssize_t tg3_show_temp(struct device *dev,
  8584. struct device_attribute *devattr, char *buf)
  8585. {
  8586. struct pci_dev *pdev = to_pci_dev(dev);
  8587. struct net_device *netdev = pci_get_drvdata(pdev);
  8588. struct tg3 *tp = netdev_priv(netdev);
  8589. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8590. u32 temperature;
  8591. spin_lock_bh(&tp->lock);
  8592. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8593. sizeof(temperature));
  8594. spin_unlock_bh(&tp->lock);
  8595. return sprintf(buf, "%u\n", temperature);
  8596. }
  8597. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8598. TG3_TEMP_SENSOR_OFFSET);
  8599. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8600. TG3_TEMP_CAUTION_OFFSET);
  8601. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8602. TG3_TEMP_MAX_OFFSET);
  8603. static struct attribute *tg3_attributes[] = {
  8604. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8605. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8606. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8607. NULL
  8608. };
  8609. static const struct attribute_group tg3_group = {
  8610. .attrs = tg3_attributes,
  8611. };
  8612. static void tg3_hwmon_close(struct tg3 *tp)
  8613. {
  8614. if (tp->hwmon_dev) {
  8615. hwmon_device_unregister(tp->hwmon_dev);
  8616. tp->hwmon_dev = NULL;
  8617. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8618. }
  8619. }
  8620. static void tg3_hwmon_open(struct tg3 *tp)
  8621. {
  8622. int i, err;
  8623. u32 size = 0;
  8624. struct pci_dev *pdev = tp->pdev;
  8625. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8626. tg3_sd_scan_scratchpad(tp, ocirs);
  8627. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8628. if (!ocirs[i].src_data_length)
  8629. continue;
  8630. size += ocirs[i].src_hdr_length;
  8631. size += ocirs[i].src_data_length;
  8632. }
  8633. if (!size)
  8634. return;
  8635. /* Register hwmon sysfs hooks */
  8636. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8637. if (err) {
  8638. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8639. return;
  8640. }
  8641. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8642. if (IS_ERR(tp->hwmon_dev)) {
  8643. tp->hwmon_dev = NULL;
  8644. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8645. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8646. }
  8647. }
  8648. #define TG3_STAT_ADD32(PSTAT, REG) \
  8649. do { u32 __val = tr32(REG); \
  8650. (PSTAT)->low += __val; \
  8651. if ((PSTAT)->low < __val) \
  8652. (PSTAT)->high += 1; \
  8653. } while (0)
  8654. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8655. {
  8656. struct tg3_hw_stats *sp = tp->hw_stats;
  8657. if (!tp->link_up)
  8658. return;
  8659. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8660. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8661. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8662. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8663. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8664. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8665. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8666. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8667. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8668. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8669. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8670. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8671. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8672. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8673. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8674. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8675. u32 val;
  8676. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8677. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8678. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8679. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8680. }
  8681. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8682. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8683. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8684. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8685. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8686. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8687. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8688. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8689. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8690. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8691. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8692. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8693. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8694. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8695. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8696. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8697. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8698. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8699. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8700. } else {
  8701. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8702. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8703. if (val) {
  8704. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8705. sp->rx_discards.low += val;
  8706. if (sp->rx_discards.low < val)
  8707. sp->rx_discards.high += 1;
  8708. }
  8709. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8710. }
  8711. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8712. }
  8713. static void tg3_chk_missed_msi(struct tg3 *tp)
  8714. {
  8715. u32 i;
  8716. for (i = 0; i < tp->irq_cnt; i++) {
  8717. struct tg3_napi *tnapi = &tp->napi[i];
  8718. if (tg3_has_work(tnapi)) {
  8719. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8720. tnapi->last_tx_cons == tnapi->tx_cons) {
  8721. if (tnapi->chk_msi_cnt < 1) {
  8722. tnapi->chk_msi_cnt++;
  8723. return;
  8724. }
  8725. tg3_msi(0, tnapi);
  8726. }
  8727. }
  8728. tnapi->chk_msi_cnt = 0;
  8729. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8730. tnapi->last_tx_cons = tnapi->tx_cons;
  8731. }
  8732. }
  8733. static void tg3_timer(unsigned long __opaque)
  8734. {
  8735. struct tg3 *tp = (struct tg3 *) __opaque;
  8736. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8737. goto restart_timer;
  8738. spin_lock(&tp->lock);
  8739. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8740. tg3_flag(tp, 57765_CLASS))
  8741. tg3_chk_missed_msi(tp);
  8742. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8743. /* BCM4785: Flush posted writes from GbE to host memory. */
  8744. tr32(HOSTCC_MODE);
  8745. }
  8746. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8747. /* All of this garbage is because when using non-tagged
  8748. * IRQ status the mailbox/status_block protocol the chip
  8749. * uses with the cpu is race prone.
  8750. */
  8751. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8752. tw32(GRC_LOCAL_CTRL,
  8753. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8754. } else {
  8755. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8756. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8757. }
  8758. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8759. spin_unlock(&tp->lock);
  8760. tg3_reset_task_schedule(tp);
  8761. goto restart_timer;
  8762. }
  8763. }
  8764. /* This part only runs once per second. */
  8765. if (!--tp->timer_counter) {
  8766. if (tg3_flag(tp, 5705_PLUS))
  8767. tg3_periodic_fetch_stats(tp);
  8768. if (tp->setlpicnt && !--tp->setlpicnt)
  8769. tg3_phy_eee_enable(tp);
  8770. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8771. u32 mac_stat;
  8772. int phy_event;
  8773. mac_stat = tr32(MAC_STATUS);
  8774. phy_event = 0;
  8775. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8776. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8777. phy_event = 1;
  8778. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8779. phy_event = 1;
  8780. if (phy_event)
  8781. tg3_setup_phy(tp, false);
  8782. } else if (tg3_flag(tp, POLL_SERDES)) {
  8783. u32 mac_stat = tr32(MAC_STATUS);
  8784. int need_setup = 0;
  8785. if (tp->link_up &&
  8786. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8787. need_setup = 1;
  8788. }
  8789. if (!tp->link_up &&
  8790. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8791. MAC_STATUS_SIGNAL_DET))) {
  8792. need_setup = 1;
  8793. }
  8794. if (need_setup) {
  8795. if (!tp->serdes_counter) {
  8796. tw32_f(MAC_MODE,
  8797. (tp->mac_mode &
  8798. ~MAC_MODE_PORT_MODE_MASK));
  8799. udelay(40);
  8800. tw32_f(MAC_MODE, tp->mac_mode);
  8801. udelay(40);
  8802. }
  8803. tg3_setup_phy(tp, false);
  8804. }
  8805. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8806. tg3_flag(tp, 5780_CLASS)) {
  8807. tg3_serdes_parallel_detect(tp);
  8808. }
  8809. tp->timer_counter = tp->timer_multiplier;
  8810. }
  8811. /* Heartbeat is only sent once every 2 seconds.
  8812. *
  8813. * The heartbeat is to tell the ASF firmware that the host
  8814. * driver is still alive. In the event that the OS crashes,
  8815. * ASF needs to reset the hardware to free up the FIFO space
  8816. * that may be filled with rx packets destined for the host.
  8817. * If the FIFO is full, ASF will no longer function properly.
  8818. *
  8819. * Unintended resets have been reported on real time kernels
  8820. * where the timer doesn't run on time. Netpoll will also have
  8821. * same problem.
  8822. *
  8823. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8824. * to check the ring condition when the heartbeat is expiring
  8825. * before doing the reset. This will prevent most unintended
  8826. * resets.
  8827. */
  8828. if (!--tp->asf_counter) {
  8829. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8830. tg3_wait_for_event_ack(tp);
  8831. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8832. FWCMD_NICDRV_ALIVE3);
  8833. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8834. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8835. TG3_FW_UPDATE_TIMEOUT_SEC);
  8836. tg3_generate_fw_event(tp);
  8837. }
  8838. tp->asf_counter = tp->asf_multiplier;
  8839. }
  8840. spin_unlock(&tp->lock);
  8841. restart_timer:
  8842. tp->timer.expires = jiffies + tp->timer_offset;
  8843. add_timer(&tp->timer);
  8844. }
  8845. static void tg3_timer_init(struct tg3 *tp)
  8846. {
  8847. if (tg3_flag(tp, TAGGED_STATUS) &&
  8848. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8849. !tg3_flag(tp, 57765_CLASS))
  8850. tp->timer_offset = HZ;
  8851. else
  8852. tp->timer_offset = HZ / 10;
  8853. BUG_ON(tp->timer_offset > HZ);
  8854. tp->timer_multiplier = (HZ / tp->timer_offset);
  8855. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8856. TG3_FW_UPDATE_FREQ_SEC;
  8857. init_timer(&tp->timer);
  8858. tp->timer.data = (unsigned long) tp;
  8859. tp->timer.function = tg3_timer;
  8860. }
  8861. static void tg3_timer_start(struct tg3 *tp)
  8862. {
  8863. tp->asf_counter = tp->asf_multiplier;
  8864. tp->timer_counter = tp->timer_multiplier;
  8865. tp->timer.expires = jiffies + tp->timer_offset;
  8866. add_timer(&tp->timer);
  8867. }
  8868. static void tg3_timer_stop(struct tg3 *tp)
  8869. {
  8870. del_timer_sync(&tp->timer);
  8871. }
  8872. /* Restart hardware after configuration changes, self-test, etc.
  8873. * Invoked with tp->lock held.
  8874. */
  8875. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  8876. __releases(tp->lock)
  8877. __acquires(tp->lock)
  8878. {
  8879. int err;
  8880. err = tg3_init_hw(tp, reset_phy);
  8881. if (err) {
  8882. netdev_err(tp->dev,
  8883. "Failed to re-initialize device, aborting\n");
  8884. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8885. tg3_full_unlock(tp);
  8886. tg3_timer_stop(tp);
  8887. tp->irq_sync = 0;
  8888. tg3_napi_enable(tp);
  8889. dev_close(tp->dev);
  8890. tg3_full_lock(tp, 0);
  8891. }
  8892. return err;
  8893. }
  8894. static void tg3_reset_task(struct work_struct *work)
  8895. {
  8896. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8897. int err;
  8898. tg3_full_lock(tp, 0);
  8899. if (!netif_running(tp->dev)) {
  8900. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8901. tg3_full_unlock(tp);
  8902. return;
  8903. }
  8904. tg3_full_unlock(tp);
  8905. tg3_phy_stop(tp);
  8906. tg3_netif_stop(tp);
  8907. tg3_full_lock(tp, 1);
  8908. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8909. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8910. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8911. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8912. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8913. }
  8914. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8915. err = tg3_init_hw(tp, true);
  8916. if (err)
  8917. goto out;
  8918. tg3_netif_start(tp);
  8919. out:
  8920. tg3_full_unlock(tp);
  8921. if (!err)
  8922. tg3_phy_start(tp);
  8923. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8924. }
  8925. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8926. {
  8927. irq_handler_t fn;
  8928. unsigned long flags;
  8929. char *name;
  8930. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8931. if (tp->irq_cnt == 1)
  8932. name = tp->dev->name;
  8933. else {
  8934. name = &tnapi->irq_lbl[0];
  8935. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8936. name[IFNAMSIZ-1] = 0;
  8937. }
  8938. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8939. fn = tg3_msi;
  8940. if (tg3_flag(tp, 1SHOT_MSI))
  8941. fn = tg3_msi_1shot;
  8942. flags = 0;
  8943. } else {
  8944. fn = tg3_interrupt;
  8945. if (tg3_flag(tp, TAGGED_STATUS))
  8946. fn = tg3_interrupt_tagged;
  8947. flags = IRQF_SHARED;
  8948. }
  8949. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8950. }
  8951. static int tg3_test_interrupt(struct tg3 *tp)
  8952. {
  8953. struct tg3_napi *tnapi = &tp->napi[0];
  8954. struct net_device *dev = tp->dev;
  8955. int err, i, intr_ok = 0;
  8956. u32 val;
  8957. if (!netif_running(dev))
  8958. return -ENODEV;
  8959. tg3_disable_ints(tp);
  8960. free_irq(tnapi->irq_vec, tnapi);
  8961. /*
  8962. * Turn off MSI one shot mode. Otherwise this test has no
  8963. * observable way to know whether the interrupt was delivered.
  8964. */
  8965. if (tg3_flag(tp, 57765_PLUS)) {
  8966. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8967. tw32(MSGINT_MODE, val);
  8968. }
  8969. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8970. IRQF_SHARED, dev->name, tnapi);
  8971. if (err)
  8972. return err;
  8973. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8974. tg3_enable_ints(tp);
  8975. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8976. tnapi->coal_now);
  8977. for (i = 0; i < 5; i++) {
  8978. u32 int_mbox, misc_host_ctrl;
  8979. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8980. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8981. if ((int_mbox != 0) ||
  8982. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8983. intr_ok = 1;
  8984. break;
  8985. }
  8986. if (tg3_flag(tp, 57765_PLUS) &&
  8987. tnapi->hw_status->status_tag != tnapi->last_tag)
  8988. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8989. msleep(10);
  8990. }
  8991. tg3_disable_ints(tp);
  8992. free_irq(tnapi->irq_vec, tnapi);
  8993. err = tg3_request_irq(tp, 0);
  8994. if (err)
  8995. return err;
  8996. if (intr_ok) {
  8997. /* Reenable MSI one shot mode. */
  8998. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8999. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9000. tw32(MSGINT_MODE, val);
  9001. }
  9002. return 0;
  9003. }
  9004. return -EIO;
  9005. }
  9006. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9007. * successfully restored
  9008. */
  9009. static int tg3_test_msi(struct tg3 *tp)
  9010. {
  9011. int err;
  9012. u16 pci_cmd;
  9013. if (!tg3_flag(tp, USING_MSI))
  9014. return 0;
  9015. /* Turn off SERR reporting in case MSI terminates with Master
  9016. * Abort.
  9017. */
  9018. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9019. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9020. pci_cmd & ~PCI_COMMAND_SERR);
  9021. err = tg3_test_interrupt(tp);
  9022. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9023. if (!err)
  9024. return 0;
  9025. /* other failures */
  9026. if (err != -EIO)
  9027. return err;
  9028. /* MSI test failed, go back to INTx mode */
  9029. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9030. "to INTx mode. Please report this failure to the PCI "
  9031. "maintainer and include system chipset information\n");
  9032. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9033. pci_disable_msi(tp->pdev);
  9034. tg3_flag_clear(tp, USING_MSI);
  9035. tp->napi[0].irq_vec = tp->pdev->irq;
  9036. err = tg3_request_irq(tp, 0);
  9037. if (err)
  9038. return err;
  9039. /* Need to reset the chip because the MSI cycle may have terminated
  9040. * with Master Abort.
  9041. */
  9042. tg3_full_lock(tp, 1);
  9043. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9044. err = tg3_init_hw(tp, true);
  9045. tg3_full_unlock(tp);
  9046. if (err)
  9047. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9048. return err;
  9049. }
  9050. static int tg3_request_firmware(struct tg3 *tp)
  9051. {
  9052. const struct tg3_firmware_hdr *fw_hdr;
  9053. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9054. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9055. tp->fw_needed);
  9056. return -ENOENT;
  9057. }
  9058. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9059. /* Firmware blob starts with version numbers, followed by
  9060. * start address and _full_ length including BSS sections
  9061. * (which must be longer than the actual data, of course
  9062. */
  9063. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9064. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9065. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9066. tp->fw_len, tp->fw_needed);
  9067. release_firmware(tp->fw);
  9068. tp->fw = NULL;
  9069. return -EINVAL;
  9070. }
  9071. /* We no longer need firmware; we have it. */
  9072. tp->fw_needed = NULL;
  9073. return 0;
  9074. }
  9075. static u32 tg3_irq_count(struct tg3 *tp)
  9076. {
  9077. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9078. if (irq_cnt > 1) {
  9079. /* We want as many rx rings enabled as there are cpus.
  9080. * In multiqueue MSI-X mode, the first MSI-X vector
  9081. * only deals with link interrupts, etc, so we add
  9082. * one to the number of vectors we are requesting.
  9083. */
  9084. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9085. }
  9086. return irq_cnt;
  9087. }
  9088. static bool tg3_enable_msix(struct tg3 *tp)
  9089. {
  9090. int i, rc;
  9091. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9092. tp->txq_cnt = tp->txq_req;
  9093. tp->rxq_cnt = tp->rxq_req;
  9094. if (!tp->rxq_cnt)
  9095. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9096. if (tp->rxq_cnt > tp->rxq_max)
  9097. tp->rxq_cnt = tp->rxq_max;
  9098. /* Disable multiple TX rings by default. Simple round-robin hardware
  9099. * scheduling of the TX rings can cause starvation of rings with
  9100. * small packets when other rings have TSO or jumbo packets.
  9101. */
  9102. if (!tp->txq_req)
  9103. tp->txq_cnt = 1;
  9104. tp->irq_cnt = tg3_irq_count(tp);
  9105. for (i = 0; i < tp->irq_max; i++) {
  9106. msix_ent[i].entry = i;
  9107. msix_ent[i].vector = 0;
  9108. }
  9109. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  9110. if (rc < 0) {
  9111. return false;
  9112. } else if (rc != 0) {
  9113. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  9114. return false;
  9115. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9116. tp->irq_cnt, rc);
  9117. tp->irq_cnt = rc;
  9118. tp->rxq_cnt = max(rc - 1, 1);
  9119. if (tp->txq_cnt)
  9120. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9121. }
  9122. for (i = 0; i < tp->irq_max; i++)
  9123. tp->napi[i].irq_vec = msix_ent[i].vector;
  9124. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9125. pci_disable_msix(tp->pdev);
  9126. return false;
  9127. }
  9128. if (tp->irq_cnt == 1)
  9129. return true;
  9130. tg3_flag_set(tp, ENABLE_RSS);
  9131. if (tp->txq_cnt > 1)
  9132. tg3_flag_set(tp, ENABLE_TSS);
  9133. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9134. return true;
  9135. }
  9136. static void tg3_ints_init(struct tg3 *tp)
  9137. {
  9138. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9139. !tg3_flag(tp, TAGGED_STATUS)) {
  9140. /* All MSI supporting chips should support tagged
  9141. * status. Assert that this is the case.
  9142. */
  9143. netdev_warn(tp->dev,
  9144. "MSI without TAGGED_STATUS? Not using MSI\n");
  9145. goto defcfg;
  9146. }
  9147. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9148. tg3_flag_set(tp, USING_MSIX);
  9149. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9150. tg3_flag_set(tp, USING_MSI);
  9151. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9152. u32 msi_mode = tr32(MSGINT_MODE);
  9153. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9154. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9155. if (!tg3_flag(tp, 1SHOT_MSI))
  9156. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9157. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9158. }
  9159. defcfg:
  9160. if (!tg3_flag(tp, USING_MSIX)) {
  9161. tp->irq_cnt = 1;
  9162. tp->napi[0].irq_vec = tp->pdev->irq;
  9163. }
  9164. if (tp->irq_cnt == 1) {
  9165. tp->txq_cnt = 1;
  9166. tp->rxq_cnt = 1;
  9167. netif_set_real_num_tx_queues(tp->dev, 1);
  9168. netif_set_real_num_rx_queues(tp->dev, 1);
  9169. }
  9170. }
  9171. static void tg3_ints_fini(struct tg3 *tp)
  9172. {
  9173. if (tg3_flag(tp, USING_MSIX))
  9174. pci_disable_msix(tp->pdev);
  9175. else if (tg3_flag(tp, USING_MSI))
  9176. pci_disable_msi(tp->pdev);
  9177. tg3_flag_clear(tp, USING_MSI);
  9178. tg3_flag_clear(tp, USING_MSIX);
  9179. tg3_flag_clear(tp, ENABLE_RSS);
  9180. tg3_flag_clear(tp, ENABLE_TSS);
  9181. }
  9182. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9183. bool init)
  9184. {
  9185. struct net_device *dev = tp->dev;
  9186. int i, err;
  9187. /*
  9188. * Setup interrupts first so we know how
  9189. * many NAPI resources to allocate
  9190. */
  9191. tg3_ints_init(tp);
  9192. tg3_rss_check_indir_tbl(tp);
  9193. /* The placement of this call is tied
  9194. * to the setup and use of Host TX descriptors.
  9195. */
  9196. err = tg3_alloc_consistent(tp);
  9197. if (err)
  9198. goto err_out1;
  9199. tg3_napi_init(tp);
  9200. tg3_napi_enable(tp);
  9201. for (i = 0; i < tp->irq_cnt; i++) {
  9202. struct tg3_napi *tnapi = &tp->napi[i];
  9203. err = tg3_request_irq(tp, i);
  9204. if (err) {
  9205. for (i--; i >= 0; i--) {
  9206. tnapi = &tp->napi[i];
  9207. free_irq(tnapi->irq_vec, tnapi);
  9208. }
  9209. goto err_out2;
  9210. }
  9211. }
  9212. tg3_full_lock(tp, 0);
  9213. err = tg3_init_hw(tp, reset_phy);
  9214. if (err) {
  9215. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9216. tg3_free_rings(tp);
  9217. }
  9218. tg3_full_unlock(tp);
  9219. if (err)
  9220. goto err_out3;
  9221. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9222. err = tg3_test_msi(tp);
  9223. if (err) {
  9224. tg3_full_lock(tp, 0);
  9225. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9226. tg3_free_rings(tp);
  9227. tg3_full_unlock(tp);
  9228. goto err_out2;
  9229. }
  9230. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9231. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9232. tw32(PCIE_TRANSACTION_CFG,
  9233. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9234. }
  9235. }
  9236. tg3_phy_start(tp);
  9237. tg3_hwmon_open(tp);
  9238. tg3_full_lock(tp, 0);
  9239. tg3_timer_start(tp);
  9240. tg3_flag_set(tp, INIT_COMPLETE);
  9241. tg3_enable_ints(tp);
  9242. if (init)
  9243. tg3_ptp_init(tp);
  9244. else
  9245. tg3_ptp_resume(tp);
  9246. tg3_full_unlock(tp);
  9247. netif_tx_start_all_queues(dev);
  9248. /*
  9249. * Reset loopback feature if it was turned on while the device was down
  9250. * make sure that it's installed properly now.
  9251. */
  9252. if (dev->features & NETIF_F_LOOPBACK)
  9253. tg3_set_loopback(dev, dev->features);
  9254. return 0;
  9255. err_out3:
  9256. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9257. struct tg3_napi *tnapi = &tp->napi[i];
  9258. free_irq(tnapi->irq_vec, tnapi);
  9259. }
  9260. err_out2:
  9261. tg3_napi_disable(tp);
  9262. tg3_napi_fini(tp);
  9263. tg3_free_consistent(tp);
  9264. err_out1:
  9265. tg3_ints_fini(tp);
  9266. return err;
  9267. }
  9268. static void tg3_stop(struct tg3 *tp)
  9269. {
  9270. int i;
  9271. tg3_reset_task_cancel(tp);
  9272. tg3_netif_stop(tp);
  9273. tg3_timer_stop(tp);
  9274. tg3_hwmon_close(tp);
  9275. tg3_phy_stop(tp);
  9276. tg3_full_lock(tp, 1);
  9277. tg3_disable_ints(tp);
  9278. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9279. tg3_free_rings(tp);
  9280. tg3_flag_clear(tp, INIT_COMPLETE);
  9281. tg3_full_unlock(tp);
  9282. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9283. struct tg3_napi *tnapi = &tp->napi[i];
  9284. free_irq(tnapi->irq_vec, tnapi);
  9285. }
  9286. tg3_ints_fini(tp);
  9287. tg3_napi_fini(tp);
  9288. tg3_free_consistent(tp);
  9289. }
  9290. static int tg3_open(struct net_device *dev)
  9291. {
  9292. struct tg3 *tp = netdev_priv(dev);
  9293. int err;
  9294. if (tp->fw_needed) {
  9295. err = tg3_request_firmware(tp);
  9296. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9297. if (err) {
  9298. netdev_warn(tp->dev, "EEE capability disabled\n");
  9299. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9300. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9301. netdev_warn(tp->dev, "EEE capability restored\n");
  9302. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9303. }
  9304. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9305. if (err)
  9306. return err;
  9307. } else if (err) {
  9308. netdev_warn(tp->dev, "TSO capability disabled\n");
  9309. tg3_flag_clear(tp, TSO_CAPABLE);
  9310. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9311. netdev_notice(tp->dev, "TSO capability restored\n");
  9312. tg3_flag_set(tp, TSO_CAPABLE);
  9313. }
  9314. }
  9315. tg3_carrier_off(tp);
  9316. err = tg3_power_up(tp);
  9317. if (err)
  9318. return err;
  9319. tg3_full_lock(tp, 0);
  9320. tg3_disable_ints(tp);
  9321. tg3_flag_clear(tp, INIT_COMPLETE);
  9322. tg3_full_unlock(tp);
  9323. err = tg3_start(tp,
  9324. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9325. true, true);
  9326. if (err) {
  9327. tg3_frob_aux_power(tp, false);
  9328. pci_set_power_state(tp->pdev, PCI_D3hot);
  9329. }
  9330. if (tg3_flag(tp, PTP_CAPABLE)) {
  9331. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  9332. &tp->pdev->dev);
  9333. if (IS_ERR(tp->ptp_clock))
  9334. tp->ptp_clock = NULL;
  9335. }
  9336. return err;
  9337. }
  9338. static int tg3_close(struct net_device *dev)
  9339. {
  9340. struct tg3 *tp = netdev_priv(dev);
  9341. tg3_ptp_fini(tp);
  9342. tg3_stop(tp);
  9343. /* Clear stats across close / open calls */
  9344. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9345. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9346. tg3_power_down(tp);
  9347. tg3_carrier_off(tp);
  9348. return 0;
  9349. }
  9350. static inline u64 get_stat64(tg3_stat64_t *val)
  9351. {
  9352. return ((u64)val->high << 32) | ((u64)val->low);
  9353. }
  9354. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9355. {
  9356. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9357. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9358. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9359. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9360. u32 val;
  9361. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9362. tg3_writephy(tp, MII_TG3_TEST1,
  9363. val | MII_TG3_TEST1_CRC_EN);
  9364. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9365. } else
  9366. val = 0;
  9367. tp->phy_crc_errors += val;
  9368. return tp->phy_crc_errors;
  9369. }
  9370. return get_stat64(&hw_stats->rx_fcs_errors);
  9371. }
  9372. #define ESTAT_ADD(member) \
  9373. estats->member = old_estats->member + \
  9374. get_stat64(&hw_stats->member)
  9375. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9376. {
  9377. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9378. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9379. ESTAT_ADD(rx_octets);
  9380. ESTAT_ADD(rx_fragments);
  9381. ESTAT_ADD(rx_ucast_packets);
  9382. ESTAT_ADD(rx_mcast_packets);
  9383. ESTAT_ADD(rx_bcast_packets);
  9384. ESTAT_ADD(rx_fcs_errors);
  9385. ESTAT_ADD(rx_align_errors);
  9386. ESTAT_ADD(rx_xon_pause_rcvd);
  9387. ESTAT_ADD(rx_xoff_pause_rcvd);
  9388. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9389. ESTAT_ADD(rx_xoff_entered);
  9390. ESTAT_ADD(rx_frame_too_long_errors);
  9391. ESTAT_ADD(rx_jabbers);
  9392. ESTAT_ADD(rx_undersize_packets);
  9393. ESTAT_ADD(rx_in_length_errors);
  9394. ESTAT_ADD(rx_out_length_errors);
  9395. ESTAT_ADD(rx_64_or_less_octet_packets);
  9396. ESTAT_ADD(rx_65_to_127_octet_packets);
  9397. ESTAT_ADD(rx_128_to_255_octet_packets);
  9398. ESTAT_ADD(rx_256_to_511_octet_packets);
  9399. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9400. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9401. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9402. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9403. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9404. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9405. ESTAT_ADD(tx_octets);
  9406. ESTAT_ADD(tx_collisions);
  9407. ESTAT_ADD(tx_xon_sent);
  9408. ESTAT_ADD(tx_xoff_sent);
  9409. ESTAT_ADD(tx_flow_control);
  9410. ESTAT_ADD(tx_mac_errors);
  9411. ESTAT_ADD(tx_single_collisions);
  9412. ESTAT_ADD(tx_mult_collisions);
  9413. ESTAT_ADD(tx_deferred);
  9414. ESTAT_ADD(tx_excessive_collisions);
  9415. ESTAT_ADD(tx_late_collisions);
  9416. ESTAT_ADD(tx_collide_2times);
  9417. ESTAT_ADD(tx_collide_3times);
  9418. ESTAT_ADD(tx_collide_4times);
  9419. ESTAT_ADD(tx_collide_5times);
  9420. ESTAT_ADD(tx_collide_6times);
  9421. ESTAT_ADD(tx_collide_7times);
  9422. ESTAT_ADD(tx_collide_8times);
  9423. ESTAT_ADD(tx_collide_9times);
  9424. ESTAT_ADD(tx_collide_10times);
  9425. ESTAT_ADD(tx_collide_11times);
  9426. ESTAT_ADD(tx_collide_12times);
  9427. ESTAT_ADD(tx_collide_13times);
  9428. ESTAT_ADD(tx_collide_14times);
  9429. ESTAT_ADD(tx_collide_15times);
  9430. ESTAT_ADD(tx_ucast_packets);
  9431. ESTAT_ADD(tx_mcast_packets);
  9432. ESTAT_ADD(tx_bcast_packets);
  9433. ESTAT_ADD(tx_carrier_sense_errors);
  9434. ESTAT_ADD(tx_discards);
  9435. ESTAT_ADD(tx_errors);
  9436. ESTAT_ADD(dma_writeq_full);
  9437. ESTAT_ADD(dma_write_prioq_full);
  9438. ESTAT_ADD(rxbds_empty);
  9439. ESTAT_ADD(rx_discards);
  9440. ESTAT_ADD(rx_errors);
  9441. ESTAT_ADD(rx_threshold_hit);
  9442. ESTAT_ADD(dma_readq_full);
  9443. ESTAT_ADD(dma_read_prioq_full);
  9444. ESTAT_ADD(tx_comp_queue_full);
  9445. ESTAT_ADD(ring_set_send_prod_index);
  9446. ESTAT_ADD(ring_status_update);
  9447. ESTAT_ADD(nic_irqs);
  9448. ESTAT_ADD(nic_avoided_irqs);
  9449. ESTAT_ADD(nic_tx_threshold_hit);
  9450. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9451. }
  9452. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9453. {
  9454. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9455. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9456. stats->rx_packets = old_stats->rx_packets +
  9457. get_stat64(&hw_stats->rx_ucast_packets) +
  9458. get_stat64(&hw_stats->rx_mcast_packets) +
  9459. get_stat64(&hw_stats->rx_bcast_packets);
  9460. stats->tx_packets = old_stats->tx_packets +
  9461. get_stat64(&hw_stats->tx_ucast_packets) +
  9462. get_stat64(&hw_stats->tx_mcast_packets) +
  9463. get_stat64(&hw_stats->tx_bcast_packets);
  9464. stats->rx_bytes = old_stats->rx_bytes +
  9465. get_stat64(&hw_stats->rx_octets);
  9466. stats->tx_bytes = old_stats->tx_bytes +
  9467. get_stat64(&hw_stats->tx_octets);
  9468. stats->rx_errors = old_stats->rx_errors +
  9469. get_stat64(&hw_stats->rx_errors);
  9470. stats->tx_errors = old_stats->tx_errors +
  9471. get_stat64(&hw_stats->tx_errors) +
  9472. get_stat64(&hw_stats->tx_mac_errors) +
  9473. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9474. get_stat64(&hw_stats->tx_discards);
  9475. stats->multicast = old_stats->multicast +
  9476. get_stat64(&hw_stats->rx_mcast_packets);
  9477. stats->collisions = old_stats->collisions +
  9478. get_stat64(&hw_stats->tx_collisions);
  9479. stats->rx_length_errors = old_stats->rx_length_errors +
  9480. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9481. get_stat64(&hw_stats->rx_undersize_packets);
  9482. stats->rx_over_errors = old_stats->rx_over_errors +
  9483. get_stat64(&hw_stats->rxbds_empty);
  9484. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9485. get_stat64(&hw_stats->rx_align_errors);
  9486. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9487. get_stat64(&hw_stats->tx_discards);
  9488. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9489. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9490. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9491. tg3_calc_crc_errors(tp);
  9492. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9493. get_stat64(&hw_stats->rx_discards);
  9494. stats->rx_dropped = tp->rx_dropped;
  9495. stats->tx_dropped = tp->tx_dropped;
  9496. }
  9497. static int tg3_get_regs_len(struct net_device *dev)
  9498. {
  9499. return TG3_REG_BLK_SIZE;
  9500. }
  9501. static void tg3_get_regs(struct net_device *dev,
  9502. struct ethtool_regs *regs, void *_p)
  9503. {
  9504. struct tg3 *tp = netdev_priv(dev);
  9505. regs->version = 0;
  9506. memset(_p, 0, TG3_REG_BLK_SIZE);
  9507. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9508. return;
  9509. tg3_full_lock(tp, 0);
  9510. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9511. tg3_full_unlock(tp);
  9512. }
  9513. static int tg3_get_eeprom_len(struct net_device *dev)
  9514. {
  9515. struct tg3 *tp = netdev_priv(dev);
  9516. return tp->nvram_size;
  9517. }
  9518. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9519. {
  9520. struct tg3 *tp = netdev_priv(dev);
  9521. int ret;
  9522. u8 *pd;
  9523. u32 i, offset, len, b_offset, b_count;
  9524. __be32 val;
  9525. if (tg3_flag(tp, NO_NVRAM))
  9526. return -EINVAL;
  9527. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9528. return -EAGAIN;
  9529. offset = eeprom->offset;
  9530. len = eeprom->len;
  9531. eeprom->len = 0;
  9532. eeprom->magic = TG3_EEPROM_MAGIC;
  9533. if (offset & 3) {
  9534. /* adjustments to start on required 4 byte boundary */
  9535. b_offset = offset & 3;
  9536. b_count = 4 - b_offset;
  9537. if (b_count > len) {
  9538. /* i.e. offset=1 len=2 */
  9539. b_count = len;
  9540. }
  9541. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9542. if (ret)
  9543. return ret;
  9544. memcpy(data, ((char *)&val) + b_offset, b_count);
  9545. len -= b_count;
  9546. offset += b_count;
  9547. eeprom->len += b_count;
  9548. }
  9549. /* read bytes up to the last 4 byte boundary */
  9550. pd = &data[eeprom->len];
  9551. for (i = 0; i < (len - (len & 3)); i += 4) {
  9552. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9553. if (ret) {
  9554. eeprom->len += i;
  9555. return ret;
  9556. }
  9557. memcpy(pd + i, &val, 4);
  9558. }
  9559. eeprom->len += i;
  9560. if (len & 3) {
  9561. /* read last bytes not ending on 4 byte boundary */
  9562. pd = &data[eeprom->len];
  9563. b_count = len & 3;
  9564. b_offset = offset + len - b_count;
  9565. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9566. if (ret)
  9567. return ret;
  9568. memcpy(pd, &val, b_count);
  9569. eeprom->len += b_count;
  9570. }
  9571. return 0;
  9572. }
  9573. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9574. {
  9575. struct tg3 *tp = netdev_priv(dev);
  9576. int ret;
  9577. u32 offset, len, b_offset, odd_len;
  9578. u8 *buf;
  9579. __be32 start, end;
  9580. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9581. return -EAGAIN;
  9582. if (tg3_flag(tp, NO_NVRAM) ||
  9583. eeprom->magic != TG3_EEPROM_MAGIC)
  9584. return -EINVAL;
  9585. offset = eeprom->offset;
  9586. len = eeprom->len;
  9587. if ((b_offset = (offset & 3))) {
  9588. /* adjustments to start on required 4 byte boundary */
  9589. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9590. if (ret)
  9591. return ret;
  9592. len += b_offset;
  9593. offset &= ~3;
  9594. if (len < 4)
  9595. len = 4;
  9596. }
  9597. odd_len = 0;
  9598. if (len & 3) {
  9599. /* adjustments to end on required 4 byte boundary */
  9600. odd_len = 1;
  9601. len = (len + 3) & ~3;
  9602. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9603. if (ret)
  9604. return ret;
  9605. }
  9606. buf = data;
  9607. if (b_offset || odd_len) {
  9608. buf = kmalloc(len, GFP_KERNEL);
  9609. if (!buf)
  9610. return -ENOMEM;
  9611. if (b_offset)
  9612. memcpy(buf, &start, 4);
  9613. if (odd_len)
  9614. memcpy(buf+len-4, &end, 4);
  9615. memcpy(buf + b_offset, data, eeprom->len);
  9616. }
  9617. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9618. if (buf != data)
  9619. kfree(buf);
  9620. return ret;
  9621. }
  9622. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9623. {
  9624. struct tg3 *tp = netdev_priv(dev);
  9625. if (tg3_flag(tp, USE_PHYLIB)) {
  9626. struct phy_device *phydev;
  9627. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9628. return -EAGAIN;
  9629. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9630. return phy_ethtool_gset(phydev, cmd);
  9631. }
  9632. cmd->supported = (SUPPORTED_Autoneg);
  9633. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9634. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9635. SUPPORTED_1000baseT_Full);
  9636. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9637. cmd->supported |= (SUPPORTED_100baseT_Half |
  9638. SUPPORTED_100baseT_Full |
  9639. SUPPORTED_10baseT_Half |
  9640. SUPPORTED_10baseT_Full |
  9641. SUPPORTED_TP);
  9642. cmd->port = PORT_TP;
  9643. } else {
  9644. cmd->supported |= SUPPORTED_FIBRE;
  9645. cmd->port = PORT_FIBRE;
  9646. }
  9647. cmd->advertising = tp->link_config.advertising;
  9648. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9649. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9650. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9651. cmd->advertising |= ADVERTISED_Pause;
  9652. } else {
  9653. cmd->advertising |= ADVERTISED_Pause |
  9654. ADVERTISED_Asym_Pause;
  9655. }
  9656. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9657. cmd->advertising |= ADVERTISED_Asym_Pause;
  9658. }
  9659. }
  9660. if (netif_running(dev) && tp->link_up) {
  9661. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9662. cmd->duplex = tp->link_config.active_duplex;
  9663. cmd->lp_advertising = tp->link_config.rmt_adv;
  9664. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9665. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9666. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9667. else
  9668. cmd->eth_tp_mdix = ETH_TP_MDI;
  9669. }
  9670. } else {
  9671. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9672. cmd->duplex = DUPLEX_UNKNOWN;
  9673. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9674. }
  9675. cmd->phy_address = tp->phy_addr;
  9676. cmd->transceiver = XCVR_INTERNAL;
  9677. cmd->autoneg = tp->link_config.autoneg;
  9678. cmd->maxtxpkt = 0;
  9679. cmd->maxrxpkt = 0;
  9680. return 0;
  9681. }
  9682. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9683. {
  9684. struct tg3 *tp = netdev_priv(dev);
  9685. u32 speed = ethtool_cmd_speed(cmd);
  9686. if (tg3_flag(tp, USE_PHYLIB)) {
  9687. struct phy_device *phydev;
  9688. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9689. return -EAGAIN;
  9690. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9691. return phy_ethtool_sset(phydev, cmd);
  9692. }
  9693. if (cmd->autoneg != AUTONEG_ENABLE &&
  9694. cmd->autoneg != AUTONEG_DISABLE)
  9695. return -EINVAL;
  9696. if (cmd->autoneg == AUTONEG_DISABLE &&
  9697. cmd->duplex != DUPLEX_FULL &&
  9698. cmd->duplex != DUPLEX_HALF)
  9699. return -EINVAL;
  9700. if (cmd->autoneg == AUTONEG_ENABLE) {
  9701. u32 mask = ADVERTISED_Autoneg |
  9702. ADVERTISED_Pause |
  9703. ADVERTISED_Asym_Pause;
  9704. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9705. mask |= ADVERTISED_1000baseT_Half |
  9706. ADVERTISED_1000baseT_Full;
  9707. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9708. mask |= ADVERTISED_100baseT_Half |
  9709. ADVERTISED_100baseT_Full |
  9710. ADVERTISED_10baseT_Half |
  9711. ADVERTISED_10baseT_Full |
  9712. ADVERTISED_TP;
  9713. else
  9714. mask |= ADVERTISED_FIBRE;
  9715. if (cmd->advertising & ~mask)
  9716. return -EINVAL;
  9717. mask &= (ADVERTISED_1000baseT_Half |
  9718. ADVERTISED_1000baseT_Full |
  9719. ADVERTISED_100baseT_Half |
  9720. ADVERTISED_100baseT_Full |
  9721. ADVERTISED_10baseT_Half |
  9722. ADVERTISED_10baseT_Full);
  9723. cmd->advertising &= mask;
  9724. } else {
  9725. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9726. if (speed != SPEED_1000)
  9727. return -EINVAL;
  9728. if (cmd->duplex != DUPLEX_FULL)
  9729. return -EINVAL;
  9730. } else {
  9731. if (speed != SPEED_100 &&
  9732. speed != SPEED_10)
  9733. return -EINVAL;
  9734. }
  9735. }
  9736. tg3_full_lock(tp, 0);
  9737. tp->link_config.autoneg = cmd->autoneg;
  9738. if (cmd->autoneg == AUTONEG_ENABLE) {
  9739. tp->link_config.advertising = (cmd->advertising |
  9740. ADVERTISED_Autoneg);
  9741. tp->link_config.speed = SPEED_UNKNOWN;
  9742. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9743. } else {
  9744. tp->link_config.advertising = 0;
  9745. tp->link_config.speed = speed;
  9746. tp->link_config.duplex = cmd->duplex;
  9747. }
  9748. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  9749. tg3_warn_mgmt_link_flap(tp);
  9750. if (netif_running(dev))
  9751. tg3_setup_phy(tp, true);
  9752. tg3_full_unlock(tp);
  9753. return 0;
  9754. }
  9755. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9756. {
  9757. struct tg3 *tp = netdev_priv(dev);
  9758. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9759. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9760. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9761. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9762. }
  9763. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9764. {
  9765. struct tg3 *tp = netdev_priv(dev);
  9766. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9767. wol->supported = WAKE_MAGIC;
  9768. else
  9769. wol->supported = 0;
  9770. wol->wolopts = 0;
  9771. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9772. wol->wolopts = WAKE_MAGIC;
  9773. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9774. }
  9775. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9776. {
  9777. struct tg3 *tp = netdev_priv(dev);
  9778. struct device *dp = &tp->pdev->dev;
  9779. if (wol->wolopts & ~WAKE_MAGIC)
  9780. return -EINVAL;
  9781. if ((wol->wolopts & WAKE_MAGIC) &&
  9782. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9783. return -EINVAL;
  9784. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9785. spin_lock_bh(&tp->lock);
  9786. if (device_may_wakeup(dp))
  9787. tg3_flag_set(tp, WOL_ENABLE);
  9788. else
  9789. tg3_flag_clear(tp, WOL_ENABLE);
  9790. spin_unlock_bh(&tp->lock);
  9791. return 0;
  9792. }
  9793. static u32 tg3_get_msglevel(struct net_device *dev)
  9794. {
  9795. struct tg3 *tp = netdev_priv(dev);
  9796. return tp->msg_enable;
  9797. }
  9798. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9799. {
  9800. struct tg3 *tp = netdev_priv(dev);
  9801. tp->msg_enable = value;
  9802. }
  9803. static int tg3_nway_reset(struct net_device *dev)
  9804. {
  9805. struct tg3 *tp = netdev_priv(dev);
  9806. int r;
  9807. if (!netif_running(dev))
  9808. return -EAGAIN;
  9809. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9810. return -EINVAL;
  9811. tg3_warn_mgmt_link_flap(tp);
  9812. if (tg3_flag(tp, USE_PHYLIB)) {
  9813. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9814. return -EAGAIN;
  9815. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9816. } else {
  9817. u32 bmcr;
  9818. spin_lock_bh(&tp->lock);
  9819. r = -EINVAL;
  9820. tg3_readphy(tp, MII_BMCR, &bmcr);
  9821. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9822. ((bmcr & BMCR_ANENABLE) ||
  9823. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9824. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9825. BMCR_ANENABLE);
  9826. r = 0;
  9827. }
  9828. spin_unlock_bh(&tp->lock);
  9829. }
  9830. return r;
  9831. }
  9832. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9833. {
  9834. struct tg3 *tp = netdev_priv(dev);
  9835. ering->rx_max_pending = tp->rx_std_ring_mask;
  9836. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9837. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9838. else
  9839. ering->rx_jumbo_max_pending = 0;
  9840. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9841. ering->rx_pending = tp->rx_pending;
  9842. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9843. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9844. else
  9845. ering->rx_jumbo_pending = 0;
  9846. ering->tx_pending = tp->napi[0].tx_pending;
  9847. }
  9848. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9849. {
  9850. struct tg3 *tp = netdev_priv(dev);
  9851. int i, irq_sync = 0, err = 0;
  9852. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9853. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9854. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9855. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9856. (tg3_flag(tp, TSO_BUG) &&
  9857. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9858. return -EINVAL;
  9859. if (netif_running(dev)) {
  9860. tg3_phy_stop(tp);
  9861. tg3_netif_stop(tp);
  9862. irq_sync = 1;
  9863. }
  9864. tg3_full_lock(tp, irq_sync);
  9865. tp->rx_pending = ering->rx_pending;
  9866. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9867. tp->rx_pending > 63)
  9868. tp->rx_pending = 63;
  9869. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9870. for (i = 0; i < tp->irq_max; i++)
  9871. tp->napi[i].tx_pending = ering->tx_pending;
  9872. if (netif_running(dev)) {
  9873. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9874. err = tg3_restart_hw(tp, false);
  9875. if (!err)
  9876. tg3_netif_start(tp);
  9877. }
  9878. tg3_full_unlock(tp);
  9879. if (irq_sync && !err)
  9880. tg3_phy_start(tp);
  9881. return err;
  9882. }
  9883. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9884. {
  9885. struct tg3 *tp = netdev_priv(dev);
  9886. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9887. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9888. epause->rx_pause = 1;
  9889. else
  9890. epause->rx_pause = 0;
  9891. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9892. epause->tx_pause = 1;
  9893. else
  9894. epause->tx_pause = 0;
  9895. }
  9896. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9897. {
  9898. struct tg3 *tp = netdev_priv(dev);
  9899. int err = 0;
  9900. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  9901. tg3_warn_mgmt_link_flap(tp);
  9902. if (tg3_flag(tp, USE_PHYLIB)) {
  9903. u32 newadv;
  9904. struct phy_device *phydev;
  9905. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9906. if (!(phydev->supported & SUPPORTED_Pause) ||
  9907. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9908. (epause->rx_pause != epause->tx_pause)))
  9909. return -EINVAL;
  9910. tp->link_config.flowctrl = 0;
  9911. if (epause->rx_pause) {
  9912. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9913. if (epause->tx_pause) {
  9914. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9915. newadv = ADVERTISED_Pause;
  9916. } else
  9917. newadv = ADVERTISED_Pause |
  9918. ADVERTISED_Asym_Pause;
  9919. } else if (epause->tx_pause) {
  9920. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9921. newadv = ADVERTISED_Asym_Pause;
  9922. } else
  9923. newadv = 0;
  9924. if (epause->autoneg)
  9925. tg3_flag_set(tp, PAUSE_AUTONEG);
  9926. else
  9927. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9928. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9929. u32 oldadv = phydev->advertising &
  9930. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9931. if (oldadv != newadv) {
  9932. phydev->advertising &=
  9933. ~(ADVERTISED_Pause |
  9934. ADVERTISED_Asym_Pause);
  9935. phydev->advertising |= newadv;
  9936. if (phydev->autoneg) {
  9937. /*
  9938. * Always renegotiate the link to
  9939. * inform our link partner of our
  9940. * flow control settings, even if the
  9941. * flow control is forced. Let
  9942. * tg3_adjust_link() do the final
  9943. * flow control setup.
  9944. */
  9945. return phy_start_aneg(phydev);
  9946. }
  9947. }
  9948. if (!epause->autoneg)
  9949. tg3_setup_flow_control(tp, 0, 0);
  9950. } else {
  9951. tp->link_config.advertising &=
  9952. ~(ADVERTISED_Pause |
  9953. ADVERTISED_Asym_Pause);
  9954. tp->link_config.advertising |= newadv;
  9955. }
  9956. } else {
  9957. int irq_sync = 0;
  9958. if (netif_running(dev)) {
  9959. tg3_netif_stop(tp);
  9960. irq_sync = 1;
  9961. }
  9962. tg3_full_lock(tp, irq_sync);
  9963. if (epause->autoneg)
  9964. tg3_flag_set(tp, PAUSE_AUTONEG);
  9965. else
  9966. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9967. if (epause->rx_pause)
  9968. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9969. else
  9970. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9971. if (epause->tx_pause)
  9972. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9973. else
  9974. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9975. if (netif_running(dev)) {
  9976. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9977. err = tg3_restart_hw(tp, false);
  9978. if (!err)
  9979. tg3_netif_start(tp);
  9980. }
  9981. tg3_full_unlock(tp);
  9982. }
  9983. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  9984. return err;
  9985. }
  9986. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9987. {
  9988. switch (sset) {
  9989. case ETH_SS_TEST:
  9990. return TG3_NUM_TEST;
  9991. case ETH_SS_STATS:
  9992. return TG3_NUM_STATS;
  9993. default:
  9994. return -EOPNOTSUPP;
  9995. }
  9996. }
  9997. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9998. u32 *rules __always_unused)
  9999. {
  10000. struct tg3 *tp = netdev_priv(dev);
  10001. if (!tg3_flag(tp, SUPPORT_MSIX))
  10002. return -EOPNOTSUPP;
  10003. switch (info->cmd) {
  10004. case ETHTOOL_GRXRINGS:
  10005. if (netif_running(tp->dev))
  10006. info->data = tp->rxq_cnt;
  10007. else {
  10008. info->data = num_online_cpus();
  10009. if (info->data > TG3_RSS_MAX_NUM_QS)
  10010. info->data = TG3_RSS_MAX_NUM_QS;
  10011. }
  10012. /* The first interrupt vector only
  10013. * handles link interrupts.
  10014. */
  10015. info->data -= 1;
  10016. return 0;
  10017. default:
  10018. return -EOPNOTSUPP;
  10019. }
  10020. }
  10021. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10022. {
  10023. u32 size = 0;
  10024. struct tg3 *tp = netdev_priv(dev);
  10025. if (tg3_flag(tp, SUPPORT_MSIX))
  10026. size = TG3_RSS_INDIR_TBL_SIZE;
  10027. return size;
  10028. }
  10029. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  10030. {
  10031. struct tg3 *tp = netdev_priv(dev);
  10032. int i;
  10033. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10034. indir[i] = tp->rss_ind_tbl[i];
  10035. return 0;
  10036. }
  10037. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  10038. {
  10039. struct tg3 *tp = netdev_priv(dev);
  10040. size_t i;
  10041. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10042. tp->rss_ind_tbl[i] = indir[i];
  10043. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10044. return 0;
  10045. /* It is legal to write the indirection
  10046. * table while the device is running.
  10047. */
  10048. tg3_full_lock(tp, 0);
  10049. tg3_rss_write_indir_tbl(tp);
  10050. tg3_full_unlock(tp);
  10051. return 0;
  10052. }
  10053. static void tg3_get_channels(struct net_device *dev,
  10054. struct ethtool_channels *channel)
  10055. {
  10056. struct tg3 *tp = netdev_priv(dev);
  10057. u32 deflt_qs = netif_get_num_default_rss_queues();
  10058. channel->max_rx = tp->rxq_max;
  10059. channel->max_tx = tp->txq_max;
  10060. if (netif_running(dev)) {
  10061. channel->rx_count = tp->rxq_cnt;
  10062. channel->tx_count = tp->txq_cnt;
  10063. } else {
  10064. if (tp->rxq_req)
  10065. channel->rx_count = tp->rxq_req;
  10066. else
  10067. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10068. if (tp->txq_req)
  10069. channel->tx_count = tp->txq_req;
  10070. else
  10071. channel->tx_count = min(deflt_qs, tp->txq_max);
  10072. }
  10073. }
  10074. static int tg3_set_channels(struct net_device *dev,
  10075. struct ethtool_channels *channel)
  10076. {
  10077. struct tg3 *tp = netdev_priv(dev);
  10078. if (!tg3_flag(tp, SUPPORT_MSIX))
  10079. return -EOPNOTSUPP;
  10080. if (channel->rx_count > tp->rxq_max ||
  10081. channel->tx_count > tp->txq_max)
  10082. return -EINVAL;
  10083. tp->rxq_req = channel->rx_count;
  10084. tp->txq_req = channel->tx_count;
  10085. if (!netif_running(dev))
  10086. return 0;
  10087. tg3_stop(tp);
  10088. tg3_carrier_off(tp);
  10089. tg3_start(tp, true, false, false);
  10090. return 0;
  10091. }
  10092. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10093. {
  10094. switch (stringset) {
  10095. case ETH_SS_STATS:
  10096. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10097. break;
  10098. case ETH_SS_TEST:
  10099. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10100. break;
  10101. default:
  10102. WARN_ON(1); /* we need a WARN() */
  10103. break;
  10104. }
  10105. }
  10106. static int tg3_set_phys_id(struct net_device *dev,
  10107. enum ethtool_phys_id_state state)
  10108. {
  10109. struct tg3 *tp = netdev_priv(dev);
  10110. if (!netif_running(tp->dev))
  10111. return -EAGAIN;
  10112. switch (state) {
  10113. case ETHTOOL_ID_ACTIVE:
  10114. return 1; /* cycle on/off once per second */
  10115. case ETHTOOL_ID_ON:
  10116. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10117. LED_CTRL_1000MBPS_ON |
  10118. LED_CTRL_100MBPS_ON |
  10119. LED_CTRL_10MBPS_ON |
  10120. LED_CTRL_TRAFFIC_OVERRIDE |
  10121. LED_CTRL_TRAFFIC_BLINK |
  10122. LED_CTRL_TRAFFIC_LED);
  10123. break;
  10124. case ETHTOOL_ID_OFF:
  10125. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10126. LED_CTRL_TRAFFIC_OVERRIDE);
  10127. break;
  10128. case ETHTOOL_ID_INACTIVE:
  10129. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10130. break;
  10131. }
  10132. return 0;
  10133. }
  10134. static void tg3_get_ethtool_stats(struct net_device *dev,
  10135. struct ethtool_stats *estats, u64 *tmp_stats)
  10136. {
  10137. struct tg3 *tp = netdev_priv(dev);
  10138. if (tp->hw_stats)
  10139. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10140. else
  10141. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10142. }
  10143. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10144. {
  10145. int i;
  10146. __be32 *buf;
  10147. u32 offset = 0, len = 0;
  10148. u32 magic, val;
  10149. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10150. return NULL;
  10151. if (magic == TG3_EEPROM_MAGIC) {
  10152. for (offset = TG3_NVM_DIR_START;
  10153. offset < TG3_NVM_DIR_END;
  10154. offset += TG3_NVM_DIRENT_SIZE) {
  10155. if (tg3_nvram_read(tp, offset, &val))
  10156. return NULL;
  10157. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10158. TG3_NVM_DIRTYPE_EXTVPD)
  10159. break;
  10160. }
  10161. if (offset != TG3_NVM_DIR_END) {
  10162. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10163. if (tg3_nvram_read(tp, offset + 4, &offset))
  10164. return NULL;
  10165. offset = tg3_nvram_logical_addr(tp, offset);
  10166. }
  10167. }
  10168. if (!offset || !len) {
  10169. offset = TG3_NVM_VPD_OFF;
  10170. len = TG3_NVM_VPD_LEN;
  10171. }
  10172. buf = kmalloc(len, GFP_KERNEL);
  10173. if (buf == NULL)
  10174. return NULL;
  10175. if (magic == TG3_EEPROM_MAGIC) {
  10176. for (i = 0; i < len; i += 4) {
  10177. /* The data is in little-endian format in NVRAM.
  10178. * Use the big-endian read routines to preserve
  10179. * the byte order as it exists in NVRAM.
  10180. */
  10181. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10182. goto error;
  10183. }
  10184. } else {
  10185. u8 *ptr;
  10186. ssize_t cnt;
  10187. unsigned int pos = 0;
  10188. ptr = (u8 *)&buf[0];
  10189. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10190. cnt = pci_read_vpd(tp->pdev, pos,
  10191. len - pos, ptr);
  10192. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10193. cnt = 0;
  10194. else if (cnt < 0)
  10195. goto error;
  10196. }
  10197. if (pos != len)
  10198. goto error;
  10199. }
  10200. *vpdlen = len;
  10201. return buf;
  10202. error:
  10203. kfree(buf);
  10204. return NULL;
  10205. }
  10206. #define NVRAM_TEST_SIZE 0x100
  10207. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10208. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10209. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10210. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10211. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10212. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10213. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10214. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10215. static int tg3_test_nvram(struct tg3 *tp)
  10216. {
  10217. u32 csum, magic, len;
  10218. __be32 *buf;
  10219. int i, j, k, err = 0, size;
  10220. if (tg3_flag(tp, NO_NVRAM))
  10221. return 0;
  10222. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10223. return -EIO;
  10224. if (magic == TG3_EEPROM_MAGIC)
  10225. size = NVRAM_TEST_SIZE;
  10226. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10227. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10228. TG3_EEPROM_SB_FORMAT_1) {
  10229. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10230. case TG3_EEPROM_SB_REVISION_0:
  10231. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10232. break;
  10233. case TG3_EEPROM_SB_REVISION_2:
  10234. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10235. break;
  10236. case TG3_EEPROM_SB_REVISION_3:
  10237. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10238. break;
  10239. case TG3_EEPROM_SB_REVISION_4:
  10240. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10241. break;
  10242. case TG3_EEPROM_SB_REVISION_5:
  10243. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10244. break;
  10245. case TG3_EEPROM_SB_REVISION_6:
  10246. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10247. break;
  10248. default:
  10249. return -EIO;
  10250. }
  10251. } else
  10252. return 0;
  10253. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10254. size = NVRAM_SELFBOOT_HW_SIZE;
  10255. else
  10256. return -EIO;
  10257. buf = kmalloc(size, GFP_KERNEL);
  10258. if (buf == NULL)
  10259. return -ENOMEM;
  10260. err = -EIO;
  10261. for (i = 0, j = 0; i < size; i += 4, j++) {
  10262. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10263. if (err)
  10264. break;
  10265. }
  10266. if (i < size)
  10267. goto out;
  10268. /* Selfboot format */
  10269. magic = be32_to_cpu(buf[0]);
  10270. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10271. TG3_EEPROM_MAGIC_FW) {
  10272. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10273. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10274. TG3_EEPROM_SB_REVISION_2) {
  10275. /* For rev 2, the csum doesn't include the MBA. */
  10276. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10277. csum8 += buf8[i];
  10278. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10279. csum8 += buf8[i];
  10280. } else {
  10281. for (i = 0; i < size; i++)
  10282. csum8 += buf8[i];
  10283. }
  10284. if (csum8 == 0) {
  10285. err = 0;
  10286. goto out;
  10287. }
  10288. err = -EIO;
  10289. goto out;
  10290. }
  10291. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10292. TG3_EEPROM_MAGIC_HW) {
  10293. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10294. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10295. u8 *buf8 = (u8 *) buf;
  10296. /* Separate the parity bits and the data bytes. */
  10297. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10298. if ((i == 0) || (i == 8)) {
  10299. int l;
  10300. u8 msk;
  10301. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10302. parity[k++] = buf8[i] & msk;
  10303. i++;
  10304. } else if (i == 16) {
  10305. int l;
  10306. u8 msk;
  10307. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10308. parity[k++] = buf8[i] & msk;
  10309. i++;
  10310. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10311. parity[k++] = buf8[i] & msk;
  10312. i++;
  10313. }
  10314. data[j++] = buf8[i];
  10315. }
  10316. err = -EIO;
  10317. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10318. u8 hw8 = hweight8(data[i]);
  10319. if ((hw8 & 0x1) && parity[i])
  10320. goto out;
  10321. else if (!(hw8 & 0x1) && !parity[i])
  10322. goto out;
  10323. }
  10324. err = 0;
  10325. goto out;
  10326. }
  10327. err = -EIO;
  10328. /* Bootstrap checksum at offset 0x10 */
  10329. csum = calc_crc((unsigned char *) buf, 0x10);
  10330. if (csum != le32_to_cpu(buf[0x10/4]))
  10331. goto out;
  10332. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10333. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10334. if (csum != le32_to_cpu(buf[0xfc/4]))
  10335. goto out;
  10336. kfree(buf);
  10337. buf = tg3_vpd_readblock(tp, &len);
  10338. if (!buf)
  10339. return -ENOMEM;
  10340. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10341. if (i > 0) {
  10342. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10343. if (j < 0)
  10344. goto out;
  10345. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10346. goto out;
  10347. i += PCI_VPD_LRDT_TAG_SIZE;
  10348. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10349. PCI_VPD_RO_KEYWORD_CHKSUM);
  10350. if (j > 0) {
  10351. u8 csum8 = 0;
  10352. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10353. for (i = 0; i <= j; i++)
  10354. csum8 += ((u8 *)buf)[i];
  10355. if (csum8)
  10356. goto out;
  10357. }
  10358. }
  10359. err = 0;
  10360. out:
  10361. kfree(buf);
  10362. return err;
  10363. }
  10364. #define TG3_SERDES_TIMEOUT_SEC 2
  10365. #define TG3_COPPER_TIMEOUT_SEC 6
  10366. static int tg3_test_link(struct tg3 *tp)
  10367. {
  10368. int i, max;
  10369. if (!netif_running(tp->dev))
  10370. return -ENODEV;
  10371. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10372. max = TG3_SERDES_TIMEOUT_SEC;
  10373. else
  10374. max = TG3_COPPER_TIMEOUT_SEC;
  10375. for (i = 0; i < max; i++) {
  10376. if (tp->link_up)
  10377. return 0;
  10378. if (msleep_interruptible(1000))
  10379. break;
  10380. }
  10381. return -EIO;
  10382. }
  10383. /* Only test the commonly used registers */
  10384. static int tg3_test_registers(struct tg3 *tp)
  10385. {
  10386. int i, is_5705, is_5750;
  10387. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10388. static struct {
  10389. u16 offset;
  10390. u16 flags;
  10391. #define TG3_FL_5705 0x1
  10392. #define TG3_FL_NOT_5705 0x2
  10393. #define TG3_FL_NOT_5788 0x4
  10394. #define TG3_FL_NOT_5750 0x8
  10395. u32 read_mask;
  10396. u32 write_mask;
  10397. } reg_tbl[] = {
  10398. /* MAC Control Registers */
  10399. { MAC_MODE, TG3_FL_NOT_5705,
  10400. 0x00000000, 0x00ef6f8c },
  10401. { MAC_MODE, TG3_FL_5705,
  10402. 0x00000000, 0x01ef6b8c },
  10403. { MAC_STATUS, TG3_FL_NOT_5705,
  10404. 0x03800107, 0x00000000 },
  10405. { MAC_STATUS, TG3_FL_5705,
  10406. 0x03800100, 0x00000000 },
  10407. { MAC_ADDR_0_HIGH, 0x0000,
  10408. 0x00000000, 0x0000ffff },
  10409. { MAC_ADDR_0_LOW, 0x0000,
  10410. 0x00000000, 0xffffffff },
  10411. { MAC_RX_MTU_SIZE, 0x0000,
  10412. 0x00000000, 0x0000ffff },
  10413. { MAC_TX_MODE, 0x0000,
  10414. 0x00000000, 0x00000070 },
  10415. { MAC_TX_LENGTHS, 0x0000,
  10416. 0x00000000, 0x00003fff },
  10417. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10418. 0x00000000, 0x000007fc },
  10419. { MAC_RX_MODE, TG3_FL_5705,
  10420. 0x00000000, 0x000007dc },
  10421. { MAC_HASH_REG_0, 0x0000,
  10422. 0x00000000, 0xffffffff },
  10423. { MAC_HASH_REG_1, 0x0000,
  10424. 0x00000000, 0xffffffff },
  10425. { MAC_HASH_REG_2, 0x0000,
  10426. 0x00000000, 0xffffffff },
  10427. { MAC_HASH_REG_3, 0x0000,
  10428. 0x00000000, 0xffffffff },
  10429. /* Receive Data and Receive BD Initiator Control Registers. */
  10430. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10431. 0x00000000, 0xffffffff },
  10432. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10433. 0x00000000, 0xffffffff },
  10434. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10435. 0x00000000, 0x00000003 },
  10436. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10437. 0x00000000, 0xffffffff },
  10438. { RCVDBDI_STD_BD+0, 0x0000,
  10439. 0x00000000, 0xffffffff },
  10440. { RCVDBDI_STD_BD+4, 0x0000,
  10441. 0x00000000, 0xffffffff },
  10442. { RCVDBDI_STD_BD+8, 0x0000,
  10443. 0x00000000, 0xffff0002 },
  10444. { RCVDBDI_STD_BD+0xc, 0x0000,
  10445. 0x00000000, 0xffffffff },
  10446. /* Receive BD Initiator Control Registers. */
  10447. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10448. 0x00000000, 0xffffffff },
  10449. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10450. 0x00000000, 0x000003ff },
  10451. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10452. 0x00000000, 0xffffffff },
  10453. /* Host Coalescing Control Registers. */
  10454. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10455. 0x00000000, 0x00000004 },
  10456. { HOSTCC_MODE, TG3_FL_5705,
  10457. 0x00000000, 0x000000f6 },
  10458. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10459. 0x00000000, 0xffffffff },
  10460. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10461. 0x00000000, 0x000003ff },
  10462. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10463. 0x00000000, 0xffffffff },
  10464. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10465. 0x00000000, 0x000003ff },
  10466. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10467. 0x00000000, 0xffffffff },
  10468. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10469. 0x00000000, 0x000000ff },
  10470. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10471. 0x00000000, 0xffffffff },
  10472. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10473. 0x00000000, 0x000000ff },
  10474. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10475. 0x00000000, 0xffffffff },
  10476. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10477. 0x00000000, 0xffffffff },
  10478. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10479. 0x00000000, 0xffffffff },
  10480. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10481. 0x00000000, 0x000000ff },
  10482. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10483. 0x00000000, 0xffffffff },
  10484. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10485. 0x00000000, 0x000000ff },
  10486. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10487. 0x00000000, 0xffffffff },
  10488. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10489. 0x00000000, 0xffffffff },
  10490. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10491. 0x00000000, 0xffffffff },
  10492. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10493. 0x00000000, 0xffffffff },
  10494. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10495. 0x00000000, 0xffffffff },
  10496. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10497. 0xffffffff, 0x00000000 },
  10498. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10499. 0xffffffff, 0x00000000 },
  10500. /* Buffer Manager Control Registers. */
  10501. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10502. 0x00000000, 0x007fff80 },
  10503. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10504. 0x00000000, 0x007fffff },
  10505. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10506. 0x00000000, 0x0000003f },
  10507. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10508. 0x00000000, 0x000001ff },
  10509. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10510. 0x00000000, 0x000001ff },
  10511. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10512. 0xffffffff, 0x00000000 },
  10513. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10514. 0xffffffff, 0x00000000 },
  10515. /* Mailbox Registers */
  10516. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10517. 0x00000000, 0x000001ff },
  10518. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10519. 0x00000000, 0x000001ff },
  10520. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10521. 0x00000000, 0x000007ff },
  10522. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10523. 0x00000000, 0x000001ff },
  10524. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10525. };
  10526. is_5705 = is_5750 = 0;
  10527. if (tg3_flag(tp, 5705_PLUS)) {
  10528. is_5705 = 1;
  10529. if (tg3_flag(tp, 5750_PLUS))
  10530. is_5750 = 1;
  10531. }
  10532. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10533. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10534. continue;
  10535. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10536. continue;
  10537. if (tg3_flag(tp, IS_5788) &&
  10538. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10539. continue;
  10540. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10541. continue;
  10542. offset = (u32) reg_tbl[i].offset;
  10543. read_mask = reg_tbl[i].read_mask;
  10544. write_mask = reg_tbl[i].write_mask;
  10545. /* Save the original register content */
  10546. save_val = tr32(offset);
  10547. /* Determine the read-only value. */
  10548. read_val = save_val & read_mask;
  10549. /* Write zero to the register, then make sure the read-only bits
  10550. * are not changed and the read/write bits are all zeros.
  10551. */
  10552. tw32(offset, 0);
  10553. val = tr32(offset);
  10554. /* Test the read-only and read/write bits. */
  10555. if (((val & read_mask) != read_val) || (val & write_mask))
  10556. goto out;
  10557. /* Write ones to all the bits defined by RdMask and WrMask, then
  10558. * make sure the read-only bits are not changed and the
  10559. * read/write bits are all ones.
  10560. */
  10561. tw32(offset, read_mask | write_mask);
  10562. val = tr32(offset);
  10563. /* Test the read-only bits. */
  10564. if ((val & read_mask) != read_val)
  10565. goto out;
  10566. /* Test the read/write bits. */
  10567. if ((val & write_mask) != write_mask)
  10568. goto out;
  10569. tw32(offset, save_val);
  10570. }
  10571. return 0;
  10572. out:
  10573. if (netif_msg_hw(tp))
  10574. netdev_err(tp->dev,
  10575. "Register test failed at offset %x\n", offset);
  10576. tw32(offset, save_val);
  10577. return -EIO;
  10578. }
  10579. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10580. {
  10581. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10582. int i;
  10583. u32 j;
  10584. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10585. for (j = 0; j < len; j += 4) {
  10586. u32 val;
  10587. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10588. tg3_read_mem(tp, offset + j, &val);
  10589. if (val != test_pattern[i])
  10590. return -EIO;
  10591. }
  10592. }
  10593. return 0;
  10594. }
  10595. static int tg3_test_memory(struct tg3 *tp)
  10596. {
  10597. static struct mem_entry {
  10598. u32 offset;
  10599. u32 len;
  10600. } mem_tbl_570x[] = {
  10601. { 0x00000000, 0x00b50},
  10602. { 0x00002000, 0x1c000},
  10603. { 0xffffffff, 0x00000}
  10604. }, mem_tbl_5705[] = {
  10605. { 0x00000100, 0x0000c},
  10606. { 0x00000200, 0x00008},
  10607. { 0x00004000, 0x00800},
  10608. { 0x00006000, 0x01000},
  10609. { 0x00008000, 0x02000},
  10610. { 0x00010000, 0x0e000},
  10611. { 0xffffffff, 0x00000}
  10612. }, mem_tbl_5755[] = {
  10613. { 0x00000200, 0x00008},
  10614. { 0x00004000, 0x00800},
  10615. { 0x00006000, 0x00800},
  10616. { 0x00008000, 0x02000},
  10617. { 0x00010000, 0x0c000},
  10618. { 0xffffffff, 0x00000}
  10619. }, mem_tbl_5906[] = {
  10620. { 0x00000200, 0x00008},
  10621. { 0x00004000, 0x00400},
  10622. { 0x00006000, 0x00400},
  10623. { 0x00008000, 0x01000},
  10624. { 0x00010000, 0x01000},
  10625. { 0xffffffff, 0x00000}
  10626. }, mem_tbl_5717[] = {
  10627. { 0x00000200, 0x00008},
  10628. { 0x00010000, 0x0a000},
  10629. { 0x00020000, 0x13c00},
  10630. { 0xffffffff, 0x00000}
  10631. }, mem_tbl_57765[] = {
  10632. { 0x00000200, 0x00008},
  10633. { 0x00004000, 0x00800},
  10634. { 0x00006000, 0x09800},
  10635. { 0x00010000, 0x0a000},
  10636. { 0xffffffff, 0x00000}
  10637. };
  10638. struct mem_entry *mem_tbl;
  10639. int err = 0;
  10640. int i;
  10641. if (tg3_flag(tp, 5717_PLUS))
  10642. mem_tbl = mem_tbl_5717;
  10643. else if (tg3_flag(tp, 57765_CLASS) ||
  10644. tg3_asic_rev(tp) == ASIC_REV_5762)
  10645. mem_tbl = mem_tbl_57765;
  10646. else if (tg3_flag(tp, 5755_PLUS))
  10647. mem_tbl = mem_tbl_5755;
  10648. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10649. mem_tbl = mem_tbl_5906;
  10650. else if (tg3_flag(tp, 5705_PLUS))
  10651. mem_tbl = mem_tbl_5705;
  10652. else
  10653. mem_tbl = mem_tbl_570x;
  10654. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10655. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10656. if (err)
  10657. break;
  10658. }
  10659. return err;
  10660. }
  10661. #define TG3_TSO_MSS 500
  10662. #define TG3_TSO_IP_HDR_LEN 20
  10663. #define TG3_TSO_TCP_HDR_LEN 20
  10664. #define TG3_TSO_TCP_OPT_LEN 12
  10665. static const u8 tg3_tso_header[] = {
  10666. 0x08, 0x00,
  10667. 0x45, 0x00, 0x00, 0x00,
  10668. 0x00, 0x00, 0x40, 0x00,
  10669. 0x40, 0x06, 0x00, 0x00,
  10670. 0x0a, 0x00, 0x00, 0x01,
  10671. 0x0a, 0x00, 0x00, 0x02,
  10672. 0x0d, 0x00, 0xe0, 0x00,
  10673. 0x00, 0x00, 0x01, 0x00,
  10674. 0x00, 0x00, 0x02, 0x00,
  10675. 0x80, 0x10, 0x10, 0x00,
  10676. 0x14, 0x09, 0x00, 0x00,
  10677. 0x01, 0x01, 0x08, 0x0a,
  10678. 0x11, 0x11, 0x11, 0x11,
  10679. 0x11, 0x11, 0x11, 0x11,
  10680. };
  10681. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10682. {
  10683. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10684. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10685. u32 budget;
  10686. struct sk_buff *skb;
  10687. u8 *tx_data, *rx_data;
  10688. dma_addr_t map;
  10689. int num_pkts, tx_len, rx_len, i, err;
  10690. struct tg3_rx_buffer_desc *desc;
  10691. struct tg3_napi *tnapi, *rnapi;
  10692. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10693. tnapi = &tp->napi[0];
  10694. rnapi = &tp->napi[0];
  10695. if (tp->irq_cnt > 1) {
  10696. if (tg3_flag(tp, ENABLE_RSS))
  10697. rnapi = &tp->napi[1];
  10698. if (tg3_flag(tp, ENABLE_TSS))
  10699. tnapi = &tp->napi[1];
  10700. }
  10701. coal_now = tnapi->coal_now | rnapi->coal_now;
  10702. err = -EIO;
  10703. tx_len = pktsz;
  10704. skb = netdev_alloc_skb(tp->dev, tx_len);
  10705. if (!skb)
  10706. return -ENOMEM;
  10707. tx_data = skb_put(skb, tx_len);
  10708. memcpy(tx_data, tp->dev->dev_addr, 6);
  10709. memset(tx_data + 6, 0x0, 8);
  10710. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10711. if (tso_loopback) {
  10712. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10713. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10714. TG3_TSO_TCP_OPT_LEN;
  10715. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10716. sizeof(tg3_tso_header));
  10717. mss = TG3_TSO_MSS;
  10718. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10719. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10720. /* Set the total length field in the IP header */
  10721. iph->tot_len = htons((u16)(mss + hdr_len));
  10722. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10723. TXD_FLAG_CPU_POST_DMA);
  10724. if (tg3_flag(tp, HW_TSO_1) ||
  10725. tg3_flag(tp, HW_TSO_2) ||
  10726. tg3_flag(tp, HW_TSO_3)) {
  10727. struct tcphdr *th;
  10728. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10729. th = (struct tcphdr *)&tx_data[val];
  10730. th->check = 0;
  10731. } else
  10732. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10733. if (tg3_flag(tp, HW_TSO_3)) {
  10734. mss |= (hdr_len & 0xc) << 12;
  10735. if (hdr_len & 0x10)
  10736. base_flags |= 0x00000010;
  10737. base_flags |= (hdr_len & 0x3e0) << 5;
  10738. } else if (tg3_flag(tp, HW_TSO_2))
  10739. mss |= hdr_len << 9;
  10740. else if (tg3_flag(tp, HW_TSO_1) ||
  10741. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10742. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10743. } else {
  10744. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10745. }
  10746. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10747. } else {
  10748. num_pkts = 1;
  10749. data_off = ETH_HLEN;
  10750. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10751. tx_len > VLAN_ETH_FRAME_LEN)
  10752. base_flags |= TXD_FLAG_JMB_PKT;
  10753. }
  10754. for (i = data_off; i < tx_len; i++)
  10755. tx_data[i] = (u8) (i & 0xff);
  10756. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10757. if (pci_dma_mapping_error(tp->pdev, map)) {
  10758. dev_kfree_skb(skb);
  10759. return -EIO;
  10760. }
  10761. val = tnapi->tx_prod;
  10762. tnapi->tx_buffers[val].skb = skb;
  10763. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10764. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10765. rnapi->coal_now);
  10766. udelay(10);
  10767. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10768. budget = tg3_tx_avail(tnapi);
  10769. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10770. base_flags | TXD_FLAG_END, mss, 0)) {
  10771. tnapi->tx_buffers[val].skb = NULL;
  10772. dev_kfree_skb(skb);
  10773. return -EIO;
  10774. }
  10775. tnapi->tx_prod++;
  10776. /* Sync BD data before updating mailbox */
  10777. wmb();
  10778. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10779. tr32_mailbox(tnapi->prodmbox);
  10780. udelay(10);
  10781. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10782. for (i = 0; i < 35; i++) {
  10783. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10784. coal_now);
  10785. udelay(10);
  10786. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10787. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10788. if ((tx_idx == tnapi->tx_prod) &&
  10789. (rx_idx == (rx_start_idx + num_pkts)))
  10790. break;
  10791. }
  10792. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10793. dev_kfree_skb(skb);
  10794. if (tx_idx != tnapi->tx_prod)
  10795. goto out;
  10796. if (rx_idx != rx_start_idx + num_pkts)
  10797. goto out;
  10798. val = data_off;
  10799. while (rx_idx != rx_start_idx) {
  10800. desc = &rnapi->rx_rcb[rx_start_idx++];
  10801. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10802. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10803. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10804. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10805. goto out;
  10806. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10807. - ETH_FCS_LEN;
  10808. if (!tso_loopback) {
  10809. if (rx_len != tx_len)
  10810. goto out;
  10811. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10812. if (opaque_key != RXD_OPAQUE_RING_STD)
  10813. goto out;
  10814. } else {
  10815. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10816. goto out;
  10817. }
  10818. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10819. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10820. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10821. goto out;
  10822. }
  10823. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10824. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10825. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10826. mapping);
  10827. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10828. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10829. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10830. mapping);
  10831. } else
  10832. goto out;
  10833. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10834. PCI_DMA_FROMDEVICE);
  10835. rx_data += TG3_RX_OFFSET(tp);
  10836. for (i = data_off; i < rx_len; i++, val++) {
  10837. if (*(rx_data + i) != (u8) (val & 0xff))
  10838. goto out;
  10839. }
  10840. }
  10841. err = 0;
  10842. /* tg3_free_rings will unmap and free the rx_data */
  10843. out:
  10844. return err;
  10845. }
  10846. #define TG3_STD_LOOPBACK_FAILED 1
  10847. #define TG3_JMB_LOOPBACK_FAILED 2
  10848. #define TG3_TSO_LOOPBACK_FAILED 4
  10849. #define TG3_LOOPBACK_FAILED \
  10850. (TG3_STD_LOOPBACK_FAILED | \
  10851. TG3_JMB_LOOPBACK_FAILED | \
  10852. TG3_TSO_LOOPBACK_FAILED)
  10853. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10854. {
  10855. int err = -EIO;
  10856. u32 eee_cap;
  10857. u32 jmb_pkt_sz = 9000;
  10858. if (tp->dma_limit)
  10859. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10860. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10861. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10862. if (!netif_running(tp->dev)) {
  10863. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10864. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10865. if (do_extlpbk)
  10866. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10867. goto done;
  10868. }
  10869. err = tg3_reset_hw(tp, true);
  10870. if (err) {
  10871. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10872. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10873. if (do_extlpbk)
  10874. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10875. goto done;
  10876. }
  10877. if (tg3_flag(tp, ENABLE_RSS)) {
  10878. int i;
  10879. /* Reroute all rx packets to the 1st queue */
  10880. for (i = MAC_RSS_INDIR_TBL_0;
  10881. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10882. tw32(i, 0x0);
  10883. }
  10884. /* HW errata - mac loopback fails in some cases on 5780.
  10885. * Normal traffic and PHY loopback are not affected by
  10886. * errata. Also, the MAC loopback test is deprecated for
  10887. * all newer ASIC revisions.
  10888. */
  10889. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  10890. !tg3_flag(tp, CPMU_PRESENT)) {
  10891. tg3_mac_loopback(tp, true);
  10892. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10893. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10894. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10895. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10896. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10897. tg3_mac_loopback(tp, false);
  10898. }
  10899. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10900. !tg3_flag(tp, USE_PHYLIB)) {
  10901. int i;
  10902. tg3_phy_lpbk_set(tp, 0, false);
  10903. /* Wait for link */
  10904. for (i = 0; i < 100; i++) {
  10905. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10906. break;
  10907. mdelay(1);
  10908. }
  10909. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10910. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10911. if (tg3_flag(tp, TSO_CAPABLE) &&
  10912. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10913. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10914. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10915. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10916. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10917. if (do_extlpbk) {
  10918. tg3_phy_lpbk_set(tp, 0, true);
  10919. /* All link indications report up, but the hardware
  10920. * isn't really ready for about 20 msec. Double it
  10921. * to be sure.
  10922. */
  10923. mdelay(40);
  10924. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10925. data[TG3_EXT_LOOPB_TEST] |=
  10926. TG3_STD_LOOPBACK_FAILED;
  10927. if (tg3_flag(tp, TSO_CAPABLE) &&
  10928. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10929. data[TG3_EXT_LOOPB_TEST] |=
  10930. TG3_TSO_LOOPBACK_FAILED;
  10931. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10932. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10933. data[TG3_EXT_LOOPB_TEST] |=
  10934. TG3_JMB_LOOPBACK_FAILED;
  10935. }
  10936. /* Re-enable gphy autopowerdown. */
  10937. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10938. tg3_phy_toggle_apd(tp, true);
  10939. }
  10940. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10941. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10942. done:
  10943. tp->phy_flags |= eee_cap;
  10944. return err;
  10945. }
  10946. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10947. u64 *data)
  10948. {
  10949. struct tg3 *tp = netdev_priv(dev);
  10950. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10951. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10952. tg3_power_up(tp)) {
  10953. etest->flags |= ETH_TEST_FL_FAILED;
  10954. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10955. return;
  10956. }
  10957. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10958. if (tg3_test_nvram(tp) != 0) {
  10959. etest->flags |= ETH_TEST_FL_FAILED;
  10960. data[TG3_NVRAM_TEST] = 1;
  10961. }
  10962. if (!doextlpbk && tg3_test_link(tp)) {
  10963. etest->flags |= ETH_TEST_FL_FAILED;
  10964. data[TG3_LINK_TEST] = 1;
  10965. }
  10966. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10967. int err, err2 = 0, irq_sync = 0;
  10968. if (netif_running(dev)) {
  10969. tg3_phy_stop(tp);
  10970. tg3_netif_stop(tp);
  10971. irq_sync = 1;
  10972. }
  10973. tg3_full_lock(tp, irq_sync);
  10974. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10975. err = tg3_nvram_lock(tp);
  10976. tg3_halt_cpu(tp, RX_CPU_BASE);
  10977. if (!tg3_flag(tp, 5705_PLUS))
  10978. tg3_halt_cpu(tp, TX_CPU_BASE);
  10979. if (!err)
  10980. tg3_nvram_unlock(tp);
  10981. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10982. tg3_phy_reset(tp);
  10983. if (tg3_test_registers(tp) != 0) {
  10984. etest->flags |= ETH_TEST_FL_FAILED;
  10985. data[TG3_REGISTER_TEST] = 1;
  10986. }
  10987. if (tg3_test_memory(tp) != 0) {
  10988. etest->flags |= ETH_TEST_FL_FAILED;
  10989. data[TG3_MEMORY_TEST] = 1;
  10990. }
  10991. if (doextlpbk)
  10992. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10993. if (tg3_test_loopback(tp, data, doextlpbk))
  10994. etest->flags |= ETH_TEST_FL_FAILED;
  10995. tg3_full_unlock(tp);
  10996. if (tg3_test_interrupt(tp) != 0) {
  10997. etest->flags |= ETH_TEST_FL_FAILED;
  10998. data[TG3_INTERRUPT_TEST] = 1;
  10999. }
  11000. tg3_full_lock(tp, 0);
  11001. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11002. if (netif_running(dev)) {
  11003. tg3_flag_set(tp, INIT_COMPLETE);
  11004. err2 = tg3_restart_hw(tp, true);
  11005. if (!err2)
  11006. tg3_netif_start(tp);
  11007. }
  11008. tg3_full_unlock(tp);
  11009. if (irq_sync && !err2)
  11010. tg3_phy_start(tp);
  11011. }
  11012. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11013. tg3_power_down(tp);
  11014. }
  11015. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  11016. struct ifreq *ifr, int cmd)
  11017. {
  11018. struct tg3 *tp = netdev_priv(dev);
  11019. struct hwtstamp_config stmpconf;
  11020. if (!tg3_flag(tp, PTP_CAPABLE))
  11021. return -EINVAL;
  11022. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11023. return -EFAULT;
  11024. if (stmpconf.flags)
  11025. return -EINVAL;
  11026. switch (stmpconf.tx_type) {
  11027. case HWTSTAMP_TX_ON:
  11028. tg3_flag_set(tp, TX_TSTAMP_EN);
  11029. break;
  11030. case HWTSTAMP_TX_OFF:
  11031. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11032. break;
  11033. default:
  11034. return -ERANGE;
  11035. }
  11036. switch (stmpconf.rx_filter) {
  11037. case HWTSTAMP_FILTER_NONE:
  11038. tp->rxptpctl = 0;
  11039. break;
  11040. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11041. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11042. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11043. break;
  11044. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11045. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11046. TG3_RX_PTP_CTL_SYNC_EVNT;
  11047. break;
  11048. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11049. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11050. TG3_RX_PTP_CTL_DELAY_REQ;
  11051. break;
  11052. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11053. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11054. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11055. break;
  11056. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11057. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11058. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11059. break;
  11060. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11061. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11062. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11063. break;
  11064. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11065. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11066. TG3_RX_PTP_CTL_SYNC_EVNT;
  11067. break;
  11068. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11069. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11070. TG3_RX_PTP_CTL_SYNC_EVNT;
  11071. break;
  11072. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11073. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11074. TG3_RX_PTP_CTL_SYNC_EVNT;
  11075. break;
  11076. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11077. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11078. TG3_RX_PTP_CTL_DELAY_REQ;
  11079. break;
  11080. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11081. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11082. TG3_RX_PTP_CTL_DELAY_REQ;
  11083. break;
  11084. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11085. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11086. TG3_RX_PTP_CTL_DELAY_REQ;
  11087. break;
  11088. default:
  11089. return -ERANGE;
  11090. }
  11091. if (netif_running(dev) && tp->rxptpctl)
  11092. tw32(TG3_RX_PTP_CTL,
  11093. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11094. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11095. -EFAULT : 0;
  11096. }
  11097. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11098. {
  11099. struct mii_ioctl_data *data = if_mii(ifr);
  11100. struct tg3 *tp = netdev_priv(dev);
  11101. int err;
  11102. if (tg3_flag(tp, USE_PHYLIB)) {
  11103. struct phy_device *phydev;
  11104. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11105. return -EAGAIN;
  11106. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11107. return phy_mii_ioctl(phydev, ifr, cmd);
  11108. }
  11109. switch (cmd) {
  11110. case SIOCGMIIPHY:
  11111. data->phy_id = tp->phy_addr;
  11112. /* fallthru */
  11113. case SIOCGMIIREG: {
  11114. u32 mii_regval;
  11115. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11116. break; /* We have no PHY */
  11117. if (!netif_running(dev))
  11118. return -EAGAIN;
  11119. spin_lock_bh(&tp->lock);
  11120. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11121. data->reg_num & 0x1f, &mii_regval);
  11122. spin_unlock_bh(&tp->lock);
  11123. data->val_out = mii_regval;
  11124. return err;
  11125. }
  11126. case SIOCSMIIREG:
  11127. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11128. break; /* We have no PHY */
  11129. if (!netif_running(dev))
  11130. return -EAGAIN;
  11131. spin_lock_bh(&tp->lock);
  11132. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11133. data->reg_num & 0x1f, data->val_in);
  11134. spin_unlock_bh(&tp->lock);
  11135. return err;
  11136. case SIOCSHWTSTAMP:
  11137. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  11138. default:
  11139. /* do nothing */
  11140. break;
  11141. }
  11142. return -EOPNOTSUPP;
  11143. }
  11144. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11145. {
  11146. struct tg3 *tp = netdev_priv(dev);
  11147. memcpy(ec, &tp->coal, sizeof(*ec));
  11148. return 0;
  11149. }
  11150. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11151. {
  11152. struct tg3 *tp = netdev_priv(dev);
  11153. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11154. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11155. if (!tg3_flag(tp, 5705_PLUS)) {
  11156. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11157. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11158. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11159. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11160. }
  11161. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11162. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11163. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11164. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11165. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11166. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11167. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11168. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11169. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11170. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11171. return -EINVAL;
  11172. /* No rx interrupts will be generated if both are zero */
  11173. if ((ec->rx_coalesce_usecs == 0) &&
  11174. (ec->rx_max_coalesced_frames == 0))
  11175. return -EINVAL;
  11176. /* No tx interrupts will be generated if both are zero */
  11177. if ((ec->tx_coalesce_usecs == 0) &&
  11178. (ec->tx_max_coalesced_frames == 0))
  11179. return -EINVAL;
  11180. /* Only copy relevant parameters, ignore all others. */
  11181. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11182. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11183. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11184. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11185. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11186. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11187. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11188. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11189. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11190. if (netif_running(dev)) {
  11191. tg3_full_lock(tp, 0);
  11192. __tg3_set_coalesce(tp, &tp->coal);
  11193. tg3_full_unlock(tp);
  11194. }
  11195. return 0;
  11196. }
  11197. static const struct ethtool_ops tg3_ethtool_ops = {
  11198. .get_settings = tg3_get_settings,
  11199. .set_settings = tg3_set_settings,
  11200. .get_drvinfo = tg3_get_drvinfo,
  11201. .get_regs_len = tg3_get_regs_len,
  11202. .get_regs = tg3_get_regs,
  11203. .get_wol = tg3_get_wol,
  11204. .set_wol = tg3_set_wol,
  11205. .get_msglevel = tg3_get_msglevel,
  11206. .set_msglevel = tg3_set_msglevel,
  11207. .nway_reset = tg3_nway_reset,
  11208. .get_link = ethtool_op_get_link,
  11209. .get_eeprom_len = tg3_get_eeprom_len,
  11210. .get_eeprom = tg3_get_eeprom,
  11211. .set_eeprom = tg3_set_eeprom,
  11212. .get_ringparam = tg3_get_ringparam,
  11213. .set_ringparam = tg3_set_ringparam,
  11214. .get_pauseparam = tg3_get_pauseparam,
  11215. .set_pauseparam = tg3_set_pauseparam,
  11216. .self_test = tg3_self_test,
  11217. .get_strings = tg3_get_strings,
  11218. .set_phys_id = tg3_set_phys_id,
  11219. .get_ethtool_stats = tg3_get_ethtool_stats,
  11220. .get_coalesce = tg3_get_coalesce,
  11221. .set_coalesce = tg3_set_coalesce,
  11222. .get_sset_count = tg3_get_sset_count,
  11223. .get_rxnfc = tg3_get_rxnfc,
  11224. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11225. .get_rxfh_indir = tg3_get_rxfh_indir,
  11226. .set_rxfh_indir = tg3_set_rxfh_indir,
  11227. .get_channels = tg3_get_channels,
  11228. .set_channels = tg3_set_channels,
  11229. .get_ts_info = tg3_get_ts_info,
  11230. };
  11231. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  11232. struct rtnl_link_stats64 *stats)
  11233. {
  11234. struct tg3 *tp = netdev_priv(dev);
  11235. spin_lock_bh(&tp->lock);
  11236. if (!tp->hw_stats) {
  11237. spin_unlock_bh(&tp->lock);
  11238. return &tp->net_stats_prev;
  11239. }
  11240. tg3_get_nstats(tp, stats);
  11241. spin_unlock_bh(&tp->lock);
  11242. return stats;
  11243. }
  11244. static void tg3_set_rx_mode(struct net_device *dev)
  11245. {
  11246. struct tg3 *tp = netdev_priv(dev);
  11247. if (!netif_running(dev))
  11248. return;
  11249. tg3_full_lock(tp, 0);
  11250. __tg3_set_rx_mode(dev);
  11251. tg3_full_unlock(tp);
  11252. }
  11253. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11254. int new_mtu)
  11255. {
  11256. dev->mtu = new_mtu;
  11257. if (new_mtu > ETH_DATA_LEN) {
  11258. if (tg3_flag(tp, 5780_CLASS)) {
  11259. netdev_update_features(dev);
  11260. tg3_flag_clear(tp, TSO_CAPABLE);
  11261. } else {
  11262. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11263. }
  11264. } else {
  11265. if (tg3_flag(tp, 5780_CLASS)) {
  11266. tg3_flag_set(tp, TSO_CAPABLE);
  11267. netdev_update_features(dev);
  11268. }
  11269. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11270. }
  11271. }
  11272. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11273. {
  11274. struct tg3 *tp = netdev_priv(dev);
  11275. int err;
  11276. bool reset_phy = false;
  11277. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  11278. return -EINVAL;
  11279. if (!netif_running(dev)) {
  11280. /* We'll just catch it later when the
  11281. * device is up'd.
  11282. */
  11283. tg3_set_mtu(dev, tp, new_mtu);
  11284. return 0;
  11285. }
  11286. tg3_phy_stop(tp);
  11287. tg3_netif_stop(tp);
  11288. tg3_full_lock(tp, 1);
  11289. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11290. tg3_set_mtu(dev, tp, new_mtu);
  11291. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11292. * breaks all requests to 256 bytes.
  11293. */
  11294. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11295. reset_phy = true;
  11296. err = tg3_restart_hw(tp, reset_phy);
  11297. if (!err)
  11298. tg3_netif_start(tp);
  11299. tg3_full_unlock(tp);
  11300. if (!err)
  11301. tg3_phy_start(tp);
  11302. return err;
  11303. }
  11304. static const struct net_device_ops tg3_netdev_ops = {
  11305. .ndo_open = tg3_open,
  11306. .ndo_stop = tg3_close,
  11307. .ndo_start_xmit = tg3_start_xmit,
  11308. .ndo_get_stats64 = tg3_get_stats64,
  11309. .ndo_validate_addr = eth_validate_addr,
  11310. .ndo_set_rx_mode = tg3_set_rx_mode,
  11311. .ndo_set_mac_address = tg3_set_mac_addr,
  11312. .ndo_do_ioctl = tg3_ioctl,
  11313. .ndo_tx_timeout = tg3_tx_timeout,
  11314. .ndo_change_mtu = tg3_change_mtu,
  11315. .ndo_fix_features = tg3_fix_features,
  11316. .ndo_set_features = tg3_set_features,
  11317. #ifdef CONFIG_NET_POLL_CONTROLLER
  11318. .ndo_poll_controller = tg3_poll_controller,
  11319. #endif
  11320. };
  11321. static void tg3_get_eeprom_size(struct tg3 *tp)
  11322. {
  11323. u32 cursize, val, magic;
  11324. tp->nvram_size = EEPROM_CHIP_SIZE;
  11325. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11326. return;
  11327. if ((magic != TG3_EEPROM_MAGIC) &&
  11328. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11329. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11330. return;
  11331. /*
  11332. * Size the chip by reading offsets at increasing powers of two.
  11333. * When we encounter our validation signature, we know the addressing
  11334. * has wrapped around, and thus have our chip size.
  11335. */
  11336. cursize = 0x10;
  11337. while (cursize < tp->nvram_size) {
  11338. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11339. return;
  11340. if (val == magic)
  11341. break;
  11342. cursize <<= 1;
  11343. }
  11344. tp->nvram_size = cursize;
  11345. }
  11346. static void tg3_get_nvram_size(struct tg3 *tp)
  11347. {
  11348. u32 val;
  11349. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11350. return;
  11351. /* Selfboot format */
  11352. if (val != TG3_EEPROM_MAGIC) {
  11353. tg3_get_eeprom_size(tp);
  11354. return;
  11355. }
  11356. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11357. if (val != 0) {
  11358. /* This is confusing. We want to operate on the
  11359. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11360. * call will read from NVRAM and byteswap the data
  11361. * according to the byteswapping settings for all
  11362. * other register accesses. This ensures the data we
  11363. * want will always reside in the lower 16-bits.
  11364. * However, the data in NVRAM is in LE format, which
  11365. * means the data from the NVRAM read will always be
  11366. * opposite the endianness of the CPU. The 16-bit
  11367. * byteswap then brings the data to CPU endianness.
  11368. */
  11369. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11370. return;
  11371. }
  11372. }
  11373. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11374. }
  11375. static void tg3_get_nvram_info(struct tg3 *tp)
  11376. {
  11377. u32 nvcfg1;
  11378. nvcfg1 = tr32(NVRAM_CFG1);
  11379. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11380. tg3_flag_set(tp, FLASH);
  11381. } else {
  11382. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11383. tw32(NVRAM_CFG1, nvcfg1);
  11384. }
  11385. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11386. tg3_flag(tp, 5780_CLASS)) {
  11387. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11388. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11389. tp->nvram_jedecnum = JEDEC_ATMEL;
  11390. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11391. tg3_flag_set(tp, NVRAM_BUFFERED);
  11392. break;
  11393. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11394. tp->nvram_jedecnum = JEDEC_ATMEL;
  11395. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11396. break;
  11397. case FLASH_VENDOR_ATMEL_EEPROM:
  11398. tp->nvram_jedecnum = JEDEC_ATMEL;
  11399. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11400. tg3_flag_set(tp, NVRAM_BUFFERED);
  11401. break;
  11402. case FLASH_VENDOR_ST:
  11403. tp->nvram_jedecnum = JEDEC_ST;
  11404. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11405. tg3_flag_set(tp, NVRAM_BUFFERED);
  11406. break;
  11407. case FLASH_VENDOR_SAIFUN:
  11408. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11409. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11410. break;
  11411. case FLASH_VENDOR_SST_SMALL:
  11412. case FLASH_VENDOR_SST_LARGE:
  11413. tp->nvram_jedecnum = JEDEC_SST;
  11414. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11415. break;
  11416. }
  11417. } else {
  11418. tp->nvram_jedecnum = JEDEC_ATMEL;
  11419. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11420. tg3_flag_set(tp, NVRAM_BUFFERED);
  11421. }
  11422. }
  11423. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11424. {
  11425. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11426. case FLASH_5752PAGE_SIZE_256:
  11427. tp->nvram_pagesize = 256;
  11428. break;
  11429. case FLASH_5752PAGE_SIZE_512:
  11430. tp->nvram_pagesize = 512;
  11431. break;
  11432. case FLASH_5752PAGE_SIZE_1K:
  11433. tp->nvram_pagesize = 1024;
  11434. break;
  11435. case FLASH_5752PAGE_SIZE_2K:
  11436. tp->nvram_pagesize = 2048;
  11437. break;
  11438. case FLASH_5752PAGE_SIZE_4K:
  11439. tp->nvram_pagesize = 4096;
  11440. break;
  11441. case FLASH_5752PAGE_SIZE_264:
  11442. tp->nvram_pagesize = 264;
  11443. break;
  11444. case FLASH_5752PAGE_SIZE_528:
  11445. tp->nvram_pagesize = 528;
  11446. break;
  11447. }
  11448. }
  11449. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11450. {
  11451. u32 nvcfg1;
  11452. nvcfg1 = tr32(NVRAM_CFG1);
  11453. /* NVRAM protection for TPM */
  11454. if (nvcfg1 & (1 << 27))
  11455. tg3_flag_set(tp, PROTECTED_NVRAM);
  11456. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11457. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11458. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11459. tp->nvram_jedecnum = JEDEC_ATMEL;
  11460. tg3_flag_set(tp, NVRAM_BUFFERED);
  11461. break;
  11462. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11463. tp->nvram_jedecnum = JEDEC_ATMEL;
  11464. tg3_flag_set(tp, NVRAM_BUFFERED);
  11465. tg3_flag_set(tp, FLASH);
  11466. break;
  11467. case FLASH_5752VENDOR_ST_M45PE10:
  11468. case FLASH_5752VENDOR_ST_M45PE20:
  11469. case FLASH_5752VENDOR_ST_M45PE40:
  11470. tp->nvram_jedecnum = JEDEC_ST;
  11471. tg3_flag_set(tp, NVRAM_BUFFERED);
  11472. tg3_flag_set(tp, FLASH);
  11473. break;
  11474. }
  11475. if (tg3_flag(tp, FLASH)) {
  11476. tg3_nvram_get_pagesize(tp, nvcfg1);
  11477. } else {
  11478. /* For eeprom, set pagesize to maximum eeprom size */
  11479. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11480. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11481. tw32(NVRAM_CFG1, nvcfg1);
  11482. }
  11483. }
  11484. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11485. {
  11486. u32 nvcfg1, protect = 0;
  11487. nvcfg1 = tr32(NVRAM_CFG1);
  11488. /* NVRAM protection for TPM */
  11489. if (nvcfg1 & (1 << 27)) {
  11490. tg3_flag_set(tp, PROTECTED_NVRAM);
  11491. protect = 1;
  11492. }
  11493. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11494. switch (nvcfg1) {
  11495. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11496. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11497. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11498. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11499. tp->nvram_jedecnum = JEDEC_ATMEL;
  11500. tg3_flag_set(tp, NVRAM_BUFFERED);
  11501. tg3_flag_set(tp, FLASH);
  11502. tp->nvram_pagesize = 264;
  11503. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11504. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11505. tp->nvram_size = (protect ? 0x3e200 :
  11506. TG3_NVRAM_SIZE_512KB);
  11507. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11508. tp->nvram_size = (protect ? 0x1f200 :
  11509. TG3_NVRAM_SIZE_256KB);
  11510. else
  11511. tp->nvram_size = (protect ? 0x1f200 :
  11512. TG3_NVRAM_SIZE_128KB);
  11513. break;
  11514. case FLASH_5752VENDOR_ST_M45PE10:
  11515. case FLASH_5752VENDOR_ST_M45PE20:
  11516. case FLASH_5752VENDOR_ST_M45PE40:
  11517. tp->nvram_jedecnum = JEDEC_ST;
  11518. tg3_flag_set(tp, NVRAM_BUFFERED);
  11519. tg3_flag_set(tp, FLASH);
  11520. tp->nvram_pagesize = 256;
  11521. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11522. tp->nvram_size = (protect ?
  11523. TG3_NVRAM_SIZE_64KB :
  11524. TG3_NVRAM_SIZE_128KB);
  11525. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11526. tp->nvram_size = (protect ?
  11527. TG3_NVRAM_SIZE_64KB :
  11528. TG3_NVRAM_SIZE_256KB);
  11529. else
  11530. tp->nvram_size = (protect ?
  11531. TG3_NVRAM_SIZE_128KB :
  11532. TG3_NVRAM_SIZE_512KB);
  11533. break;
  11534. }
  11535. }
  11536. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11537. {
  11538. u32 nvcfg1;
  11539. nvcfg1 = tr32(NVRAM_CFG1);
  11540. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11541. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11542. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11543. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11544. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11545. tp->nvram_jedecnum = JEDEC_ATMEL;
  11546. tg3_flag_set(tp, NVRAM_BUFFERED);
  11547. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11548. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11549. tw32(NVRAM_CFG1, nvcfg1);
  11550. break;
  11551. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11552. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11553. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11554. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11555. tp->nvram_jedecnum = JEDEC_ATMEL;
  11556. tg3_flag_set(tp, NVRAM_BUFFERED);
  11557. tg3_flag_set(tp, FLASH);
  11558. tp->nvram_pagesize = 264;
  11559. break;
  11560. case FLASH_5752VENDOR_ST_M45PE10:
  11561. case FLASH_5752VENDOR_ST_M45PE20:
  11562. case FLASH_5752VENDOR_ST_M45PE40:
  11563. tp->nvram_jedecnum = JEDEC_ST;
  11564. tg3_flag_set(tp, NVRAM_BUFFERED);
  11565. tg3_flag_set(tp, FLASH);
  11566. tp->nvram_pagesize = 256;
  11567. break;
  11568. }
  11569. }
  11570. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11571. {
  11572. u32 nvcfg1, protect = 0;
  11573. nvcfg1 = tr32(NVRAM_CFG1);
  11574. /* NVRAM protection for TPM */
  11575. if (nvcfg1 & (1 << 27)) {
  11576. tg3_flag_set(tp, PROTECTED_NVRAM);
  11577. protect = 1;
  11578. }
  11579. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11580. switch (nvcfg1) {
  11581. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11582. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11583. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11584. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11585. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11586. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11587. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11588. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11589. tp->nvram_jedecnum = JEDEC_ATMEL;
  11590. tg3_flag_set(tp, NVRAM_BUFFERED);
  11591. tg3_flag_set(tp, FLASH);
  11592. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11593. tp->nvram_pagesize = 256;
  11594. break;
  11595. case FLASH_5761VENDOR_ST_A_M45PE20:
  11596. case FLASH_5761VENDOR_ST_A_M45PE40:
  11597. case FLASH_5761VENDOR_ST_A_M45PE80:
  11598. case FLASH_5761VENDOR_ST_A_M45PE16:
  11599. case FLASH_5761VENDOR_ST_M_M45PE20:
  11600. case FLASH_5761VENDOR_ST_M_M45PE40:
  11601. case FLASH_5761VENDOR_ST_M_M45PE80:
  11602. case FLASH_5761VENDOR_ST_M_M45PE16:
  11603. tp->nvram_jedecnum = JEDEC_ST;
  11604. tg3_flag_set(tp, NVRAM_BUFFERED);
  11605. tg3_flag_set(tp, FLASH);
  11606. tp->nvram_pagesize = 256;
  11607. break;
  11608. }
  11609. if (protect) {
  11610. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11611. } else {
  11612. switch (nvcfg1) {
  11613. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11614. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11615. case FLASH_5761VENDOR_ST_A_M45PE16:
  11616. case FLASH_5761VENDOR_ST_M_M45PE16:
  11617. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11618. break;
  11619. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11620. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11621. case FLASH_5761VENDOR_ST_A_M45PE80:
  11622. case FLASH_5761VENDOR_ST_M_M45PE80:
  11623. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11624. break;
  11625. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11626. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11627. case FLASH_5761VENDOR_ST_A_M45PE40:
  11628. case FLASH_5761VENDOR_ST_M_M45PE40:
  11629. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11630. break;
  11631. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11632. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11633. case FLASH_5761VENDOR_ST_A_M45PE20:
  11634. case FLASH_5761VENDOR_ST_M_M45PE20:
  11635. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11636. break;
  11637. }
  11638. }
  11639. }
  11640. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11641. {
  11642. tp->nvram_jedecnum = JEDEC_ATMEL;
  11643. tg3_flag_set(tp, NVRAM_BUFFERED);
  11644. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11645. }
  11646. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11647. {
  11648. u32 nvcfg1;
  11649. nvcfg1 = tr32(NVRAM_CFG1);
  11650. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11651. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11652. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11653. tp->nvram_jedecnum = JEDEC_ATMEL;
  11654. tg3_flag_set(tp, NVRAM_BUFFERED);
  11655. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11656. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11657. tw32(NVRAM_CFG1, nvcfg1);
  11658. return;
  11659. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11660. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11661. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11662. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11663. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11664. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11665. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11666. tp->nvram_jedecnum = JEDEC_ATMEL;
  11667. tg3_flag_set(tp, NVRAM_BUFFERED);
  11668. tg3_flag_set(tp, FLASH);
  11669. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11670. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11671. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11672. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11673. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11674. break;
  11675. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11676. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11677. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11678. break;
  11679. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11680. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11681. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11682. break;
  11683. }
  11684. break;
  11685. case FLASH_5752VENDOR_ST_M45PE10:
  11686. case FLASH_5752VENDOR_ST_M45PE20:
  11687. case FLASH_5752VENDOR_ST_M45PE40:
  11688. tp->nvram_jedecnum = JEDEC_ST;
  11689. tg3_flag_set(tp, NVRAM_BUFFERED);
  11690. tg3_flag_set(tp, FLASH);
  11691. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11692. case FLASH_5752VENDOR_ST_M45PE10:
  11693. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11694. break;
  11695. case FLASH_5752VENDOR_ST_M45PE20:
  11696. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11697. break;
  11698. case FLASH_5752VENDOR_ST_M45PE40:
  11699. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11700. break;
  11701. }
  11702. break;
  11703. default:
  11704. tg3_flag_set(tp, NO_NVRAM);
  11705. return;
  11706. }
  11707. tg3_nvram_get_pagesize(tp, nvcfg1);
  11708. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11709. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11710. }
  11711. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11712. {
  11713. u32 nvcfg1;
  11714. nvcfg1 = tr32(NVRAM_CFG1);
  11715. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11716. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11717. case FLASH_5717VENDOR_MICRO_EEPROM:
  11718. tp->nvram_jedecnum = JEDEC_ATMEL;
  11719. tg3_flag_set(tp, NVRAM_BUFFERED);
  11720. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11721. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11722. tw32(NVRAM_CFG1, nvcfg1);
  11723. return;
  11724. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11725. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11726. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11727. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11728. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11729. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11730. case FLASH_5717VENDOR_ATMEL_45USPT:
  11731. tp->nvram_jedecnum = JEDEC_ATMEL;
  11732. tg3_flag_set(tp, NVRAM_BUFFERED);
  11733. tg3_flag_set(tp, FLASH);
  11734. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11735. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11736. /* Detect size with tg3_nvram_get_size() */
  11737. break;
  11738. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11739. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11740. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11741. break;
  11742. default:
  11743. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11744. break;
  11745. }
  11746. break;
  11747. case FLASH_5717VENDOR_ST_M_M25PE10:
  11748. case FLASH_5717VENDOR_ST_A_M25PE10:
  11749. case FLASH_5717VENDOR_ST_M_M45PE10:
  11750. case FLASH_5717VENDOR_ST_A_M45PE10:
  11751. case FLASH_5717VENDOR_ST_M_M25PE20:
  11752. case FLASH_5717VENDOR_ST_A_M25PE20:
  11753. case FLASH_5717VENDOR_ST_M_M45PE20:
  11754. case FLASH_5717VENDOR_ST_A_M45PE20:
  11755. case FLASH_5717VENDOR_ST_25USPT:
  11756. case FLASH_5717VENDOR_ST_45USPT:
  11757. tp->nvram_jedecnum = JEDEC_ST;
  11758. tg3_flag_set(tp, NVRAM_BUFFERED);
  11759. tg3_flag_set(tp, FLASH);
  11760. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11761. case FLASH_5717VENDOR_ST_M_M25PE20:
  11762. case FLASH_5717VENDOR_ST_M_M45PE20:
  11763. /* Detect size with tg3_nvram_get_size() */
  11764. break;
  11765. case FLASH_5717VENDOR_ST_A_M25PE20:
  11766. case FLASH_5717VENDOR_ST_A_M45PE20:
  11767. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11768. break;
  11769. default:
  11770. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11771. break;
  11772. }
  11773. break;
  11774. default:
  11775. tg3_flag_set(tp, NO_NVRAM);
  11776. return;
  11777. }
  11778. tg3_nvram_get_pagesize(tp, nvcfg1);
  11779. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11780. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11781. }
  11782. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11783. {
  11784. u32 nvcfg1, nvmpinstrp;
  11785. nvcfg1 = tr32(NVRAM_CFG1);
  11786. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11787. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11788. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11789. tg3_flag_set(tp, NO_NVRAM);
  11790. return;
  11791. }
  11792. switch (nvmpinstrp) {
  11793. case FLASH_5762_EEPROM_HD:
  11794. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11795. break;
  11796. case FLASH_5762_EEPROM_LD:
  11797. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11798. break;
  11799. case FLASH_5720VENDOR_M_ST_M45PE20:
  11800. /* This pinstrap supports multiple sizes, so force it
  11801. * to read the actual size from location 0xf0.
  11802. */
  11803. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  11804. break;
  11805. }
  11806. }
  11807. switch (nvmpinstrp) {
  11808. case FLASH_5720_EEPROM_HD:
  11809. case FLASH_5720_EEPROM_LD:
  11810. tp->nvram_jedecnum = JEDEC_ATMEL;
  11811. tg3_flag_set(tp, NVRAM_BUFFERED);
  11812. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11813. tw32(NVRAM_CFG1, nvcfg1);
  11814. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11815. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11816. else
  11817. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11818. return;
  11819. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11820. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11821. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11822. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11823. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11824. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11825. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11826. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11827. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11828. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11829. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11830. case FLASH_5720VENDOR_ATMEL_45USPT:
  11831. tp->nvram_jedecnum = JEDEC_ATMEL;
  11832. tg3_flag_set(tp, NVRAM_BUFFERED);
  11833. tg3_flag_set(tp, FLASH);
  11834. switch (nvmpinstrp) {
  11835. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11836. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11837. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11838. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11839. break;
  11840. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11841. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11842. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11843. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11844. break;
  11845. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11846. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11847. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11848. break;
  11849. default:
  11850. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11851. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11852. break;
  11853. }
  11854. break;
  11855. case FLASH_5720VENDOR_M_ST_M25PE10:
  11856. case FLASH_5720VENDOR_M_ST_M45PE10:
  11857. case FLASH_5720VENDOR_A_ST_M25PE10:
  11858. case FLASH_5720VENDOR_A_ST_M45PE10:
  11859. case FLASH_5720VENDOR_M_ST_M25PE20:
  11860. case FLASH_5720VENDOR_M_ST_M45PE20:
  11861. case FLASH_5720VENDOR_A_ST_M25PE20:
  11862. case FLASH_5720VENDOR_A_ST_M45PE20:
  11863. case FLASH_5720VENDOR_M_ST_M25PE40:
  11864. case FLASH_5720VENDOR_M_ST_M45PE40:
  11865. case FLASH_5720VENDOR_A_ST_M25PE40:
  11866. case FLASH_5720VENDOR_A_ST_M45PE40:
  11867. case FLASH_5720VENDOR_M_ST_M25PE80:
  11868. case FLASH_5720VENDOR_M_ST_M45PE80:
  11869. case FLASH_5720VENDOR_A_ST_M25PE80:
  11870. case FLASH_5720VENDOR_A_ST_M45PE80:
  11871. case FLASH_5720VENDOR_ST_25USPT:
  11872. case FLASH_5720VENDOR_ST_45USPT:
  11873. tp->nvram_jedecnum = JEDEC_ST;
  11874. tg3_flag_set(tp, NVRAM_BUFFERED);
  11875. tg3_flag_set(tp, FLASH);
  11876. switch (nvmpinstrp) {
  11877. case FLASH_5720VENDOR_M_ST_M25PE20:
  11878. case FLASH_5720VENDOR_M_ST_M45PE20:
  11879. case FLASH_5720VENDOR_A_ST_M25PE20:
  11880. case FLASH_5720VENDOR_A_ST_M45PE20:
  11881. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11882. break;
  11883. case FLASH_5720VENDOR_M_ST_M25PE40:
  11884. case FLASH_5720VENDOR_M_ST_M45PE40:
  11885. case FLASH_5720VENDOR_A_ST_M25PE40:
  11886. case FLASH_5720VENDOR_A_ST_M45PE40:
  11887. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11888. break;
  11889. case FLASH_5720VENDOR_M_ST_M25PE80:
  11890. case FLASH_5720VENDOR_M_ST_M45PE80:
  11891. case FLASH_5720VENDOR_A_ST_M25PE80:
  11892. case FLASH_5720VENDOR_A_ST_M45PE80:
  11893. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11894. break;
  11895. default:
  11896. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11897. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11898. break;
  11899. }
  11900. break;
  11901. default:
  11902. tg3_flag_set(tp, NO_NVRAM);
  11903. return;
  11904. }
  11905. tg3_nvram_get_pagesize(tp, nvcfg1);
  11906. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11907. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11908. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11909. u32 val;
  11910. if (tg3_nvram_read(tp, 0, &val))
  11911. return;
  11912. if (val != TG3_EEPROM_MAGIC &&
  11913. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  11914. tg3_flag_set(tp, NO_NVRAM);
  11915. }
  11916. }
  11917. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11918. static void tg3_nvram_init(struct tg3 *tp)
  11919. {
  11920. if (tg3_flag(tp, IS_SSB_CORE)) {
  11921. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  11922. tg3_flag_clear(tp, NVRAM);
  11923. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11924. tg3_flag_set(tp, NO_NVRAM);
  11925. return;
  11926. }
  11927. tw32_f(GRC_EEPROM_ADDR,
  11928. (EEPROM_ADDR_FSM_RESET |
  11929. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11930. EEPROM_ADDR_CLKPERD_SHIFT)));
  11931. msleep(1);
  11932. /* Enable seeprom accesses. */
  11933. tw32_f(GRC_LOCAL_CTRL,
  11934. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11935. udelay(100);
  11936. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11937. tg3_asic_rev(tp) != ASIC_REV_5701) {
  11938. tg3_flag_set(tp, NVRAM);
  11939. if (tg3_nvram_lock(tp)) {
  11940. netdev_warn(tp->dev,
  11941. "Cannot get nvram lock, %s failed\n",
  11942. __func__);
  11943. return;
  11944. }
  11945. tg3_enable_nvram_access(tp);
  11946. tp->nvram_size = 0;
  11947. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  11948. tg3_get_5752_nvram_info(tp);
  11949. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  11950. tg3_get_5755_nvram_info(tp);
  11951. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  11952. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  11953. tg3_asic_rev(tp) == ASIC_REV_5785)
  11954. tg3_get_5787_nvram_info(tp);
  11955. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  11956. tg3_get_5761_nvram_info(tp);
  11957. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  11958. tg3_get_5906_nvram_info(tp);
  11959. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  11960. tg3_flag(tp, 57765_CLASS))
  11961. tg3_get_57780_nvram_info(tp);
  11962. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  11963. tg3_asic_rev(tp) == ASIC_REV_5719)
  11964. tg3_get_5717_nvram_info(tp);
  11965. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  11966. tg3_asic_rev(tp) == ASIC_REV_5762)
  11967. tg3_get_5720_nvram_info(tp);
  11968. else
  11969. tg3_get_nvram_info(tp);
  11970. if (tp->nvram_size == 0)
  11971. tg3_get_nvram_size(tp);
  11972. tg3_disable_nvram_access(tp);
  11973. tg3_nvram_unlock(tp);
  11974. } else {
  11975. tg3_flag_clear(tp, NVRAM);
  11976. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11977. tg3_get_eeprom_size(tp);
  11978. }
  11979. }
  11980. struct subsys_tbl_ent {
  11981. u16 subsys_vendor, subsys_devid;
  11982. u32 phy_id;
  11983. };
  11984. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11985. /* Broadcom boards. */
  11986. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11987. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11988. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11989. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11990. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11991. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11992. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11993. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11994. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11995. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11996. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11997. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11998. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11999. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12000. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12001. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12002. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12003. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12004. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12005. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12006. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12007. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12008. /* 3com boards. */
  12009. { TG3PCI_SUBVENDOR_ID_3COM,
  12010. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12011. { TG3PCI_SUBVENDOR_ID_3COM,
  12012. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12013. { TG3PCI_SUBVENDOR_ID_3COM,
  12014. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12015. { TG3PCI_SUBVENDOR_ID_3COM,
  12016. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12017. { TG3PCI_SUBVENDOR_ID_3COM,
  12018. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12019. /* DELL boards. */
  12020. { TG3PCI_SUBVENDOR_ID_DELL,
  12021. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12022. { TG3PCI_SUBVENDOR_ID_DELL,
  12023. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12024. { TG3PCI_SUBVENDOR_ID_DELL,
  12025. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12026. { TG3PCI_SUBVENDOR_ID_DELL,
  12027. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12028. /* Compaq boards. */
  12029. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12030. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12031. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12032. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12033. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12034. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12035. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12036. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12037. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12038. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12039. /* IBM boards. */
  12040. { TG3PCI_SUBVENDOR_ID_IBM,
  12041. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12042. };
  12043. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12044. {
  12045. int i;
  12046. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12047. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12048. tp->pdev->subsystem_vendor) &&
  12049. (subsys_id_to_phy_id[i].subsys_devid ==
  12050. tp->pdev->subsystem_device))
  12051. return &subsys_id_to_phy_id[i];
  12052. }
  12053. return NULL;
  12054. }
  12055. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12056. {
  12057. u32 val;
  12058. tp->phy_id = TG3_PHY_ID_INVALID;
  12059. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12060. /* Assume an onboard device and WOL capable by default. */
  12061. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12062. tg3_flag_set(tp, WOL_CAP);
  12063. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12064. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12065. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12066. tg3_flag_set(tp, IS_NIC);
  12067. }
  12068. val = tr32(VCPU_CFGSHDW);
  12069. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12070. tg3_flag_set(tp, ASPM_WORKAROUND);
  12071. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12072. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12073. tg3_flag_set(tp, WOL_ENABLE);
  12074. device_set_wakeup_enable(&tp->pdev->dev, true);
  12075. }
  12076. goto done;
  12077. }
  12078. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12079. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12080. u32 nic_cfg, led_cfg;
  12081. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  12082. int eeprom_phy_serdes = 0;
  12083. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12084. tp->nic_sram_data_cfg = nic_cfg;
  12085. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12086. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12087. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12088. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12089. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12090. (ver > 0) && (ver < 0x100))
  12091. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12092. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12093. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12094. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12095. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12096. eeprom_phy_serdes = 1;
  12097. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12098. if (nic_phy_id != 0) {
  12099. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12100. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12101. eeprom_phy_id = (id1 >> 16) << 10;
  12102. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12103. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12104. } else
  12105. eeprom_phy_id = 0;
  12106. tp->phy_id = eeprom_phy_id;
  12107. if (eeprom_phy_serdes) {
  12108. if (!tg3_flag(tp, 5705_PLUS))
  12109. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12110. else
  12111. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12112. }
  12113. if (tg3_flag(tp, 5750_PLUS))
  12114. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12115. SHASTA_EXT_LED_MODE_MASK);
  12116. else
  12117. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12118. switch (led_cfg) {
  12119. default:
  12120. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12121. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12122. break;
  12123. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12124. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12125. break;
  12126. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12127. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12128. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12129. * read on some older 5700/5701 bootcode.
  12130. */
  12131. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12132. tg3_asic_rev(tp) == ASIC_REV_5701)
  12133. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12134. break;
  12135. case SHASTA_EXT_LED_SHARED:
  12136. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12137. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12138. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12139. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12140. LED_CTRL_MODE_PHY_2);
  12141. break;
  12142. case SHASTA_EXT_LED_MAC:
  12143. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12144. break;
  12145. case SHASTA_EXT_LED_COMBO:
  12146. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12147. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12148. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12149. LED_CTRL_MODE_PHY_2);
  12150. break;
  12151. }
  12152. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12153. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12154. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12155. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12156. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12157. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12158. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12159. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12160. if ((tp->pdev->subsystem_vendor ==
  12161. PCI_VENDOR_ID_ARIMA) &&
  12162. (tp->pdev->subsystem_device == 0x205a ||
  12163. tp->pdev->subsystem_device == 0x2063))
  12164. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12165. } else {
  12166. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12167. tg3_flag_set(tp, IS_NIC);
  12168. }
  12169. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12170. tg3_flag_set(tp, ENABLE_ASF);
  12171. if (tg3_flag(tp, 5750_PLUS))
  12172. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12173. }
  12174. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12175. tg3_flag(tp, 5750_PLUS))
  12176. tg3_flag_set(tp, ENABLE_APE);
  12177. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12178. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12179. tg3_flag_clear(tp, WOL_CAP);
  12180. if (tg3_flag(tp, WOL_CAP) &&
  12181. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12182. tg3_flag_set(tp, WOL_ENABLE);
  12183. device_set_wakeup_enable(&tp->pdev->dev, true);
  12184. }
  12185. if (cfg2 & (1 << 17))
  12186. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12187. /* serdes signal pre-emphasis in register 0x590 set by */
  12188. /* bootcode if bit 18 is set */
  12189. if (cfg2 & (1 << 18))
  12190. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12191. if ((tg3_flag(tp, 57765_PLUS) ||
  12192. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12193. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12194. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12195. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12196. if (tg3_flag(tp, PCI_EXPRESS)) {
  12197. u32 cfg3;
  12198. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12199. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12200. !tg3_flag(tp, 57765_PLUS) &&
  12201. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12202. tg3_flag_set(tp, ASPM_WORKAROUND);
  12203. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12204. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12205. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12206. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12207. }
  12208. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12209. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12210. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12211. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12212. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12213. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12214. }
  12215. done:
  12216. if (tg3_flag(tp, WOL_CAP))
  12217. device_set_wakeup_enable(&tp->pdev->dev,
  12218. tg3_flag(tp, WOL_ENABLE));
  12219. else
  12220. device_set_wakeup_capable(&tp->pdev->dev, false);
  12221. }
  12222. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12223. {
  12224. int i, err;
  12225. u32 val2, off = offset * 8;
  12226. err = tg3_nvram_lock(tp);
  12227. if (err)
  12228. return err;
  12229. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12230. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12231. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12232. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12233. udelay(10);
  12234. for (i = 0; i < 100; i++) {
  12235. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12236. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12237. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12238. break;
  12239. }
  12240. udelay(10);
  12241. }
  12242. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12243. tg3_nvram_unlock(tp);
  12244. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12245. return 0;
  12246. return -EBUSY;
  12247. }
  12248. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12249. {
  12250. int i;
  12251. u32 val;
  12252. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12253. tw32(OTP_CTRL, cmd);
  12254. /* Wait for up to 1 ms for command to execute. */
  12255. for (i = 0; i < 100; i++) {
  12256. val = tr32(OTP_STATUS);
  12257. if (val & OTP_STATUS_CMD_DONE)
  12258. break;
  12259. udelay(10);
  12260. }
  12261. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12262. }
  12263. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12264. * configuration is a 32-bit value that straddles the alignment boundary.
  12265. * We do two 32-bit reads and then shift and merge the results.
  12266. */
  12267. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12268. {
  12269. u32 bhalf_otp, thalf_otp;
  12270. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12271. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12272. return 0;
  12273. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12274. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12275. return 0;
  12276. thalf_otp = tr32(OTP_READ_DATA);
  12277. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12278. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12279. return 0;
  12280. bhalf_otp = tr32(OTP_READ_DATA);
  12281. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12282. }
  12283. static void tg3_phy_init_link_config(struct tg3 *tp)
  12284. {
  12285. u32 adv = ADVERTISED_Autoneg;
  12286. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12287. adv |= ADVERTISED_1000baseT_Half |
  12288. ADVERTISED_1000baseT_Full;
  12289. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12290. adv |= ADVERTISED_100baseT_Half |
  12291. ADVERTISED_100baseT_Full |
  12292. ADVERTISED_10baseT_Half |
  12293. ADVERTISED_10baseT_Full |
  12294. ADVERTISED_TP;
  12295. else
  12296. adv |= ADVERTISED_FIBRE;
  12297. tp->link_config.advertising = adv;
  12298. tp->link_config.speed = SPEED_UNKNOWN;
  12299. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12300. tp->link_config.autoneg = AUTONEG_ENABLE;
  12301. tp->link_config.active_speed = SPEED_UNKNOWN;
  12302. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12303. tp->old_link = -1;
  12304. }
  12305. static int tg3_phy_probe(struct tg3 *tp)
  12306. {
  12307. u32 hw_phy_id_1, hw_phy_id_2;
  12308. u32 hw_phy_id, hw_phy_id_masked;
  12309. int err;
  12310. /* flow control autonegotiation is default behavior */
  12311. tg3_flag_set(tp, PAUSE_AUTONEG);
  12312. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12313. if (tg3_flag(tp, ENABLE_APE)) {
  12314. switch (tp->pci_fn) {
  12315. case 0:
  12316. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12317. break;
  12318. case 1:
  12319. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12320. break;
  12321. case 2:
  12322. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12323. break;
  12324. case 3:
  12325. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12326. break;
  12327. }
  12328. }
  12329. if (!tg3_flag(tp, ENABLE_ASF) &&
  12330. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12331. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12332. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12333. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12334. if (tg3_flag(tp, USE_PHYLIB))
  12335. return tg3_phy_init(tp);
  12336. /* Reading the PHY ID register can conflict with ASF
  12337. * firmware access to the PHY hardware.
  12338. */
  12339. err = 0;
  12340. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12341. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12342. } else {
  12343. /* Now read the physical PHY_ID from the chip and verify
  12344. * that it is sane. If it doesn't look good, we fall back
  12345. * to either the hard-coded table based PHY_ID and failing
  12346. * that the value found in the eeprom area.
  12347. */
  12348. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12349. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12350. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12351. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12352. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12353. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12354. }
  12355. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12356. tp->phy_id = hw_phy_id;
  12357. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12358. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12359. else
  12360. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12361. } else {
  12362. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12363. /* Do nothing, phy ID already set up in
  12364. * tg3_get_eeprom_hw_cfg().
  12365. */
  12366. } else {
  12367. struct subsys_tbl_ent *p;
  12368. /* No eeprom signature? Try the hardcoded
  12369. * subsys device table.
  12370. */
  12371. p = tg3_lookup_by_subsys(tp);
  12372. if (p) {
  12373. tp->phy_id = p->phy_id;
  12374. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12375. /* For now we saw the IDs 0xbc050cd0,
  12376. * 0xbc050f80 and 0xbc050c30 on devices
  12377. * connected to an BCM4785 and there are
  12378. * probably more. Just assume that the phy is
  12379. * supported when it is connected to a SSB core
  12380. * for now.
  12381. */
  12382. return -ENODEV;
  12383. }
  12384. if (!tp->phy_id ||
  12385. tp->phy_id == TG3_PHY_ID_BCM8002)
  12386. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12387. }
  12388. }
  12389. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12390. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12391. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12392. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12393. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12394. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12395. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12396. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12397. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
  12398. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12399. tg3_phy_init_link_config(tp);
  12400. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12401. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12402. !tg3_flag(tp, ENABLE_APE) &&
  12403. !tg3_flag(tp, ENABLE_ASF)) {
  12404. u32 bmsr, dummy;
  12405. tg3_readphy(tp, MII_BMSR, &bmsr);
  12406. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12407. (bmsr & BMSR_LSTATUS))
  12408. goto skip_phy_reset;
  12409. err = tg3_phy_reset(tp);
  12410. if (err)
  12411. return err;
  12412. tg3_phy_set_wirespeed(tp);
  12413. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12414. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12415. tp->link_config.flowctrl);
  12416. tg3_writephy(tp, MII_BMCR,
  12417. BMCR_ANENABLE | BMCR_ANRESTART);
  12418. }
  12419. }
  12420. skip_phy_reset:
  12421. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12422. err = tg3_init_5401phy_dsp(tp);
  12423. if (err)
  12424. return err;
  12425. err = tg3_init_5401phy_dsp(tp);
  12426. }
  12427. return err;
  12428. }
  12429. static void tg3_read_vpd(struct tg3 *tp)
  12430. {
  12431. u8 *vpd_data;
  12432. unsigned int block_end, rosize, len;
  12433. u32 vpdlen;
  12434. int j, i = 0;
  12435. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12436. if (!vpd_data)
  12437. goto out_no_vpd;
  12438. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12439. if (i < 0)
  12440. goto out_not_found;
  12441. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12442. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12443. i += PCI_VPD_LRDT_TAG_SIZE;
  12444. if (block_end > vpdlen)
  12445. goto out_not_found;
  12446. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12447. PCI_VPD_RO_KEYWORD_MFR_ID);
  12448. if (j > 0) {
  12449. len = pci_vpd_info_field_size(&vpd_data[j]);
  12450. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12451. if (j + len > block_end || len != 4 ||
  12452. memcmp(&vpd_data[j], "1028", 4))
  12453. goto partno;
  12454. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12455. PCI_VPD_RO_KEYWORD_VENDOR0);
  12456. if (j < 0)
  12457. goto partno;
  12458. len = pci_vpd_info_field_size(&vpd_data[j]);
  12459. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12460. if (j + len > block_end)
  12461. goto partno;
  12462. if (len >= sizeof(tp->fw_ver))
  12463. len = sizeof(tp->fw_ver) - 1;
  12464. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12465. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12466. &vpd_data[j]);
  12467. }
  12468. partno:
  12469. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12470. PCI_VPD_RO_KEYWORD_PARTNO);
  12471. if (i < 0)
  12472. goto out_not_found;
  12473. len = pci_vpd_info_field_size(&vpd_data[i]);
  12474. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12475. if (len > TG3_BPN_SIZE ||
  12476. (len + i) > vpdlen)
  12477. goto out_not_found;
  12478. memcpy(tp->board_part_number, &vpd_data[i], len);
  12479. out_not_found:
  12480. kfree(vpd_data);
  12481. if (tp->board_part_number[0])
  12482. return;
  12483. out_no_vpd:
  12484. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12485. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12486. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12487. strcpy(tp->board_part_number, "BCM5717");
  12488. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12489. strcpy(tp->board_part_number, "BCM5718");
  12490. else
  12491. goto nomatch;
  12492. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12493. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12494. strcpy(tp->board_part_number, "BCM57780");
  12495. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12496. strcpy(tp->board_part_number, "BCM57760");
  12497. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12498. strcpy(tp->board_part_number, "BCM57790");
  12499. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12500. strcpy(tp->board_part_number, "BCM57788");
  12501. else
  12502. goto nomatch;
  12503. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12504. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12505. strcpy(tp->board_part_number, "BCM57761");
  12506. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12507. strcpy(tp->board_part_number, "BCM57765");
  12508. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12509. strcpy(tp->board_part_number, "BCM57781");
  12510. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12511. strcpy(tp->board_part_number, "BCM57785");
  12512. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12513. strcpy(tp->board_part_number, "BCM57791");
  12514. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12515. strcpy(tp->board_part_number, "BCM57795");
  12516. else
  12517. goto nomatch;
  12518. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12519. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12520. strcpy(tp->board_part_number, "BCM57762");
  12521. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12522. strcpy(tp->board_part_number, "BCM57766");
  12523. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12524. strcpy(tp->board_part_number, "BCM57782");
  12525. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12526. strcpy(tp->board_part_number, "BCM57786");
  12527. else
  12528. goto nomatch;
  12529. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12530. strcpy(tp->board_part_number, "BCM95906");
  12531. } else {
  12532. nomatch:
  12533. strcpy(tp->board_part_number, "none");
  12534. }
  12535. }
  12536. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12537. {
  12538. u32 val;
  12539. if (tg3_nvram_read(tp, offset, &val) ||
  12540. (val & 0xfc000000) != 0x0c000000 ||
  12541. tg3_nvram_read(tp, offset + 4, &val) ||
  12542. val != 0)
  12543. return 0;
  12544. return 1;
  12545. }
  12546. static void tg3_read_bc_ver(struct tg3 *tp)
  12547. {
  12548. u32 val, offset, start, ver_offset;
  12549. int i, dst_off;
  12550. bool newver = false;
  12551. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12552. tg3_nvram_read(tp, 0x4, &start))
  12553. return;
  12554. offset = tg3_nvram_logical_addr(tp, offset);
  12555. if (tg3_nvram_read(tp, offset, &val))
  12556. return;
  12557. if ((val & 0xfc000000) == 0x0c000000) {
  12558. if (tg3_nvram_read(tp, offset + 4, &val))
  12559. return;
  12560. if (val == 0)
  12561. newver = true;
  12562. }
  12563. dst_off = strlen(tp->fw_ver);
  12564. if (newver) {
  12565. if (TG3_VER_SIZE - dst_off < 16 ||
  12566. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12567. return;
  12568. offset = offset + ver_offset - start;
  12569. for (i = 0; i < 16; i += 4) {
  12570. __be32 v;
  12571. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12572. return;
  12573. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12574. }
  12575. } else {
  12576. u32 major, minor;
  12577. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12578. return;
  12579. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12580. TG3_NVM_BCVER_MAJSFT;
  12581. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12582. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12583. "v%d.%02d", major, minor);
  12584. }
  12585. }
  12586. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12587. {
  12588. u32 val, major, minor;
  12589. /* Use native endian representation */
  12590. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12591. return;
  12592. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12593. TG3_NVM_HWSB_CFG1_MAJSFT;
  12594. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12595. TG3_NVM_HWSB_CFG1_MINSFT;
  12596. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12597. }
  12598. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12599. {
  12600. u32 offset, major, minor, build;
  12601. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12602. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12603. return;
  12604. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12605. case TG3_EEPROM_SB_REVISION_0:
  12606. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12607. break;
  12608. case TG3_EEPROM_SB_REVISION_2:
  12609. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12610. break;
  12611. case TG3_EEPROM_SB_REVISION_3:
  12612. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12613. break;
  12614. case TG3_EEPROM_SB_REVISION_4:
  12615. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12616. break;
  12617. case TG3_EEPROM_SB_REVISION_5:
  12618. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12619. break;
  12620. case TG3_EEPROM_SB_REVISION_6:
  12621. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12622. break;
  12623. default:
  12624. return;
  12625. }
  12626. if (tg3_nvram_read(tp, offset, &val))
  12627. return;
  12628. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12629. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12630. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12631. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12632. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12633. if (minor > 99 || build > 26)
  12634. return;
  12635. offset = strlen(tp->fw_ver);
  12636. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12637. " v%d.%02d", major, minor);
  12638. if (build > 0) {
  12639. offset = strlen(tp->fw_ver);
  12640. if (offset < TG3_VER_SIZE - 1)
  12641. tp->fw_ver[offset] = 'a' + build - 1;
  12642. }
  12643. }
  12644. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12645. {
  12646. u32 val, offset, start;
  12647. int i, vlen;
  12648. for (offset = TG3_NVM_DIR_START;
  12649. offset < TG3_NVM_DIR_END;
  12650. offset += TG3_NVM_DIRENT_SIZE) {
  12651. if (tg3_nvram_read(tp, offset, &val))
  12652. return;
  12653. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12654. break;
  12655. }
  12656. if (offset == TG3_NVM_DIR_END)
  12657. return;
  12658. if (!tg3_flag(tp, 5705_PLUS))
  12659. start = 0x08000000;
  12660. else if (tg3_nvram_read(tp, offset - 4, &start))
  12661. return;
  12662. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12663. !tg3_fw_img_is_valid(tp, offset) ||
  12664. tg3_nvram_read(tp, offset + 8, &val))
  12665. return;
  12666. offset += val - start;
  12667. vlen = strlen(tp->fw_ver);
  12668. tp->fw_ver[vlen++] = ',';
  12669. tp->fw_ver[vlen++] = ' ';
  12670. for (i = 0; i < 4; i++) {
  12671. __be32 v;
  12672. if (tg3_nvram_read_be32(tp, offset, &v))
  12673. return;
  12674. offset += sizeof(v);
  12675. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12676. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12677. break;
  12678. }
  12679. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12680. vlen += sizeof(v);
  12681. }
  12682. }
  12683. static void tg3_probe_ncsi(struct tg3 *tp)
  12684. {
  12685. u32 apedata;
  12686. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12687. if (apedata != APE_SEG_SIG_MAGIC)
  12688. return;
  12689. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12690. if (!(apedata & APE_FW_STATUS_READY))
  12691. return;
  12692. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12693. tg3_flag_set(tp, APE_HAS_NCSI);
  12694. }
  12695. static void tg3_read_dash_ver(struct tg3 *tp)
  12696. {
  12697. int vlen;
  12698. u32 apedata;
  12699. char *fwtype;
  12700. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12701. if (tg3_flag(tp, APE_HAS_NCSI))
  12702. fwtype = "NCSI";
  12703. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12704. fwtype = "SMASH";
  12705. else
  12706. fwtype = "DASH";
  12707. vlen = strlen(tp->fw_ver);
  12708. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12709. fwtype,
  12710. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12711. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12712. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12713. (apedata & APE_FW_VERSION_BLDMSK));
  12714. }
  12715. static void tg3_read_otp_ver(struct tg3 *tp)
  12716. {
  12717. u32 val, val2;
  12718. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12719. return;
  12720. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12721. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12722. TG3_OTP_MAGIC0_VALID(val)) {
  12723. u64 val64 = (u64) val << 32 | val2;
  12724. u32 ver = 0;
  12725. int i, vlen;
  12726. for (i = 0; i < 7; i++) {
  12727. if ((val64 & 0xff) == 0)
  12728. break;
  12729. ver = val64 & 0xff;
  12730. val64 >>= 8;
  12731. }
  12732. vlen = strlen(tp->fw_ver);
  12733. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12734. }
  12735. }
  12736. static void tg3_read_fw_ver(struct tg3 *tp)
  12737. {
  12738. u32 val;
  12739. bool vpd_vers = false;
  12740. if (tp->fw_ver[0] != 0)
  12741. vpd_vers = true;
  12742. if (tg3_flag(tp, NO_NVRAM)) {
  12743. strcat(tp->fw_ver, "sb");
  12744. tg3_read_otp_ver(tp);
  12745. return;
  12746. }
  12747. if (tg3_nvram_read(tp, 0, &val))
  12748. return;
  12749. if (val == TG3_EEPROM_MAGIC)
  12750. tg3_read_bc_ver(tp);
  12751. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12752. tg3_read_sb_ver(tp, val);
  12753. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12754. tg3_read_hwsb_ver(tp);
  12755. if (tg3_flag(tp, ENABLE_ASF)) {
  12756. if (tg3_flag(tp, ENABLE_APE)) {
  12757. tg3_probe_ncsi(tp);
  12758. if (!vpd_vers)
  12759. tg3_read_dash_ver(tp);
  12760. } else if (!vpd_vers) {
  12761. tg3_read_mgmtfw_ver(tp);
  12762. }
  12763. }
  12764. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12765. }
  12766. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12767. {
  12768. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12769. return TG3_RX_RET_MAX_SIZE_5717;
  12770. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12771. return TG3_RX_RET_MAX_SIZE_5700;
  12772. else
  12773. return TG3_RX_RET_MAX_SIZE_5705;
  12774. }
  12775. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12776. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12777. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12778. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12779. { },
  12780. };
  12781. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12782. {
  12783. struct pci_dev *peer;
  12784. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12785. for (func = 0; func < 8; func++) {
  12786. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12787. if (peer && peer != tp->pdev)
  12788. break;
  12789. pci_dev_put(peer);
  12790. }
  12791. /* 5704 can be configured in single-port mode, set peer to
  12792. * tp->pdev in that case.
  12793. */
  12794. if (!peer) {
  12795. peer = tp->pdev;
  12796. return peer;
  12797. }
  12798. /*
  12799. * We don't need to keep the refcount elevated; there's no way
  12800. * to remove one half of this device without removing the other
  12801. */
  12802. pci_dev_put(peer);
  12803. return peer;
  12804. }
  12805. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12806. {
  12807. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12808. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  12809. u32 reg;
  12810. /* All devices that use the alternate
  12811. * ASIC REV location have a CPMU.
  12812. */
  12813. tg3_flag_set(tp, CPMU_PRESENT);
  12814. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12815. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12816. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12817. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12818. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12819. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12820. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12821. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  12822. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12823. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12824. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12825. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12826. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12827. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12828. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12829. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12830. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12831. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12832. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12833. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12834. else
  12835. reg = TG3PCI_PRODID_ASICREV;
  12836. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12837. }
  12838. /* Wrong chip ID in 5752 A0. This code can be removed later
  12839. * as A0 is not in production.
  12840. */
  12841. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  12842. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12843. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  12844. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12845. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12846. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12847. tg3_asic_rev(tp) == ASIC_REV_5720)
  12848. tg3_flag_set(tp, 5717_PLUS);
  12849. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  12850. tg3_asic_rev(tp) == ASIC_REV_57766)
  12851. tg3_flag_set(tp, 57765_CLASS);
  12852. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  12853. tg3_asic_rev(tp) == ASIC_REV_5762)
  12854. tg3_flag_set(tp, 57765_PLUS);
  12855. /* Intentionally exclude ASIC_REV_5906 */
  12856. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  12857. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12858. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12859. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12860. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  12861. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12862. tg3_flag(tp, 57765_PLUS))
  12863. tg3_flag_set(tp, 5755_PLUS);
  12864. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  12865. tg3_asic_rev(tp) == ASIC_REV_5714)
  12866. tg3_flag_set(tp, 5780_CLASS);
  12867. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  12868. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  12869. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  12870. tg3_flag(tp, 5755_PLUS) ||
  12871. tg3_flag(tp, 5780_CLASS))
  12872. tg3_flag_set(tp, 5750_PLUS);
  12873. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  12874. tg3_flag(tp, 5750_PLUS))
  12875. tg3_flag_set(tp, 5705_PLUS);
  12876. }
  12877. static bool tg3_10_100_only_device(struct tg3 *tp,
  12878. const struct pci_device_id *ent)
  12879. {
  12880. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12881. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12882. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12883. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12884. return true;
  12885. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12886. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  12887. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12888. return true;
  12889. } else {
  12890. return true;
  12891. }
  12892. }
  12893. return false;
  12894. }
  12895. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12896. {
  12897. u32 misc_ctrl_reg;
  12898. u32 pci_state_reg, grc_misc_cfg;
  12899. u32 val;
  12900. u16 pci_cmd;
  12901. int err;
  12902. /* Force memory write invalidate off. If we leave it on,
  12903. * then on 5700_BX chips we have to enable a workaround.
  12904. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12905. * to match the cacheline size. The Broadcom driver have this
  12906. * workaround but turns MWI off all the times so never uses
  12907. * it. This seems to suggest that the workaround is insufficient.
  12908. */
  12909. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12910. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12911. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12912. /* Important! -- Make sure register accesses are byteswapped
  12913. * correctly. Also, for those chips that require it, make
  12914. * sure that indirect register accesses are enabled before
  12915. * the first operation.
  12916. */
  12917. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12918. &misc_ctrl_reg);
  12919. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12920. MISC_HOST_CTRL_CHIPREV);
  12921. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12922. tp->misc_host_ctrl);
  12923. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12924. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12925. * we need to disable memory and use config. cycles
  12926. * only to access all registers. The 5702/03 chips
  12927. * can mistakenly decode the special cycles from the
  12928. * ICH chipsets as memory write cycles, causing corruption
  12929. * of register and memory space. Only certain ICH bridges
  12930. * will drive special cycles with non-zero data during the
  12931. * address phase which can fall within the 5703's address
  12932. * range. This is not an ICH bug as the PCI spec allows
  12933. * non-zero address during special cycles. However, only
  12934. * these ICH bridges are known to drive non-zero addresses
  12935. * during special cycles.
  12936. *
  12937. * Since special cycles do not cross PCI bridges, we only
  12938. * enable this workaround if the 5703 is on the secondary
  12939. * bus of these ICH bridges.
  12940. */
  12941. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  12942. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  12943. static struct tg3_dev_id {
  12944. u32 vendor;
  12945. u32 device;
  12946. u32 rev;
  12947. } ich_chipsets[] = {
  12948. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12949. PCI_ANY_ID },
  12950. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12951. PCI_ANY_ID },
  12952. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12953. 0xa },
  12954. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12955. PCI_ANY_ID },
  12956. { },
  12957. };
  12958. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12959. struct pci_dev *bridge = NULL;
  12960. while (pci_id->vendor != 0) {
  12961. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12962. bridge);
  12963. if (!bridge) {
  12964. pci_id++;
  12965. continue;
  12966. }
  12967. if (pci_id->rev != PCI_ANY_ID) {
  12968. if (bridge->revision > pci_id->rev)
  12969. continue;
  12970. }
  12971. if (bridge->subordinate &&
  12972. (bridge->subordinate->number ==
  12973. tp->pdev->bus->number)) {
  12974. tg3_flag_set(tp, ICH_WORKAROUND);
  12975. pci_dev_put(bridge);
  12976. break;
  12977. }
  12978. }
  12979. }
  12980. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  12981. static struct tg3_dev_id {
  12982. u32 vendor;
  12983. u32 device;
  12984. } bridge_chipsets[] = {
  12985. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12986. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12987. { },
  12988. };
  12989. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12990. struct pci_dev *bridge = NULL;
  12991. while (pci_id->vendor != 0) {
  12992. bridge = pci_get_device(pci_id->vendor,
  12993. pci_id->device,
  12994. bridge);
  12995. if (!bridge) {
  12996. pci_id++;
  12997. continue;
  12998. }
  12999. if (bridge->subordinate &&
  13000. (bridge->subordinate->number <=
  13001. tp->pdev->bus->number) &&
  13002. (bridge->subordinate->busn_res.end >=
  13003. tp->pdev->bus->number)) {
  13004. tg3_flag_set(tp, 5701_DMA_BUG);
  13005. pci_dev_put(bridge);
  13006. break;
  13007. }
  13008. }
  13009. }
  13010. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13011. * DMA addresses > 40-bit. This bridge may have other additional
  13012. * 57xx devices behind it in some 4-port NIC designs for example.
  13013. * Any tg3 device found behind the bridge will also need the 40-bit
  13014. * DMA workaround.
  13015. */
  13016. if (tg3_flag(tp, 5780_CLASS)) {
  13017. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13018. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  13019. } else {
  13020. struct pci_dev *bridge = NULL;
  13021. do {
  13022. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13023. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13024. bridge);
  13025. if (bridge && bridge->subordinate &&
  13026. (bridge->subordinate->number <=
  13027. tp->pdev->bus->number) &&
  13028. (bridge->subordinate->busn_res.end >=
  13029. tp->pdev->bus->number)) {
  13030. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13031. pci_dev_put(bridge);
  13032. break;
  13033. }
  13034. } while (bridge);
  13035. }
  13036. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13037. tg3_asic_rev(tp) == ASIC_REV_5714)
  13038. tp->pdev_peer = tg3_find_peer(tp);
  13039. /* Determine TSO capabilities */
  13040. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13041. ; /* Do nothing. HW bug. */
  13042. else if (tg3_flag(tp, 57765_PLUS))
  13043. tg3_flag_set(tp, HW_TSO_3);
  13044. else if (tg3_flag(tp, 5755_PLUS) ||
  13045. tg3_asic_rev(tp) == ASIC_REV_5906)
  13046. tg3_flag_set(tp, HW_TSO_2);
  13047. else if (tg3_flag(tp, 5750_PLUS)) {
  13048. tg3_flag_set(tp, HW_TSO_1);
  13049. tg3_flag_set(tp, TSO_BUG);
  13050. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13051. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13052. tg3_flag_clear(tp, TSO_BUG);
  13053. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13054. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13055. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13056. tg3_flag_set(tp, FW_TSO);
  13057. tg3_flag_set(tp, TSO_BUG);
  13058. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13059. tp->fw_needed = FIRMWARE_TG3TSO5;
  13060. else
  13061. tp->fw_needed = FIRMWARE_TG3TSO;
  13062. }
  13063. /* Selectively allow TSO based on operating conditions */
  13064. if (tg3_flag(tp, HW_TSO_1) ||
  13065. tg3_flag(tp, HW_TSO_2) ||
  13066. tg3_flag(tp, HW_TSO_3) ||
  13067. tg3_flag(tp, FW_TSO)) {
  13068. /* For firmware TSO, assume ASF is disabled.
  13069. * We'll disable TSO later if we discover ASF
  13070. * is enabled in tg3_get_eeprom_hw_cfg().
  13071. */
  13072. tg3_flag_set(tp, TSO_CAPABLE);
  13073. } else {
  13074. tg3_flag_clear(tp, TSO_CAPABLE);
  13075. tg3_flag_clear(tp, TSO_BUG);
  13076. tp->fw_needed = NULL;
  13077. }
  13078. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13079. tp->fw_needed = FIRMWARE_TG3;
  13080. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13081. tp->fw_needed = FIRMWARE_TG357766;
  13082. tp->irq_max = 1;
  13083. if (tg3_flag(tp, 5750_PLUS)) {
  13084. tg3_flag_set(tp, SUPPORT_MSI);
  13085. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13086. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13087. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13088. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13089. tp->pdev_peer == tp->pdev))
  13090. tg3_flag_clear(tp, SUPPORT_MSI);
  13091. if (tg3_flag(tp, 5755_PLUS) ||
  13092. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13093. tg3_flag_set(tp, 1SHOT_MSI);
  13094. }
  13095. if (tg3_flag(tp, 57765_PLUS)) {
  13096. tg3_flag_set(tp, SUPPORT_MSIX);
  13097. tp->irq_max = TG3_IRQ_MAX_VECS;
  13098. }
  13099. }
  13100. tp->txq_max = 1;
  13101. tp->rxq_max = 1;
  13102. if (tp->irq_max > 1) {
  13103. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13104. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13105. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13106. tg3_asic_rev(tp) == ASIC_REV_5720)
  13107. tp->txq_max = tp->irq_max - 1;
  13108. }
  13109. if (tg3_flag(tp, 5755_PLUS) ||
  13110. tg3_asic_rev(tp) == ASIC_REV_5906)
  13111. tg3_flag_set(tp, SHORT_DMA_BUG);
  13112. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13113. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13114. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13115. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13116. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13117. tg3_asic_rev(tp) == ASIC_REV_5762)
  13118. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13119. if (tg3_flag(tp, 57765_PLUS) &&
  13120. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13121. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13122. if (!tg3_flag(tp, 5705_PLUS) ||
  13123. tg3_flag(tp, 5780_CLASS) ||
  13124. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13125. tg3_flag_set(tp, JUMBO_CAPABLE);
  13126. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13127. &pci_state_reg);
  13128. if (pci_is_pcie(tp->pdev)) {
  13129. u16 lnkctl;
  13130. tg3_flag_set(tp, PCI_EXPRESS);
  13131. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13132. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13133. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13134. tg3_flag_clear(tp, HW_TSO_2);
  13135. tg3_flag_clear(tp, TSO_CAPABLE);
  13136. }
  13137. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13138. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13139. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13140. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13141. tg3_flag_set(tp, CLKREQ_BUG);
  13142. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13143. tg3_flag_set(tp, L1PLLPD_EN);
  13144. }
  13145. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13146. /* BCM5785 devices are effectively PCIe devices, and should
  13147. * follow PCIe codepaths, but do not have a PCIe capabilities
  13148. * section.
  13149. */
  13150. tg3_flag_set(tp, PCI_EXPRESS);
  13151. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13152. tg3_flag(tp, 5780_CLASS)) {
  13153. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13154. if (!tp->pcix_cap) {
  13155. dev_err(&tp->pdev->dev,
  13156. "Cannot find PCI-X capability, aborting\n");
  13157. return -EIO;
  13158. }
  13159. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13160. tg3_flag_set(tp, PCIX_MODE);
  13161. }
  13162. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13163. * reordering to the mailbox registers done by the host
  13164. * controller can cause major troubles. We read back from
  13165. * every mailbox register write to force the writes to be
  13166. * posted to the chip in order.
  13167. */
  13168. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13169. !tg3_flag(tp, PCI_EXPRESS))
  13170. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13171. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13172. &tp->pci_cacheline_sz);
  13173. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13174. &tp->pci_lat_timer);
  13175. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13176. tp->pci_lat_timer < 64) {
  13177. tp->pci_lat_timer = 64;
  13178. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13179. tp->pci_lat_timer);
  13180. }
  13181. /* Important! -- It is critical that the PCI-X hw workaround
  13182. * situation is decided before the first MMIO register access.
  13183. */
  13184. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13185. /* 5700 BX chips need to have their TX producer index
  13186. * mailboxes written twice to workaround a bug.
  13187. */
  13188. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13189. /* If we are in PCI-X mode, enable register write workaround.
  13190. *
  13191. * The workaround is to use indirect register accesses
  13192. * for all chip writes not to mailbox registers.
  13193. */
  13194. if (tg3_flag(tp, PCIX_MODE)) {
  13195. u32 pm_reg;
  13196. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13197. /* The chip can have it's power management PCI config
  13198. * space registers clobbered due to this bug.
  13199. * So explicitly force the chip into D0 here.
  13200. */
  13201. pci_read_config_dword(tp->pdev,
  13202. tp->pm_cap + PCI_PM_CTRL,
  13203. &pm_reg);
  13204. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13205. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13206. pci_write_config_dword(tp->pdev,
  13207. tp->pm_cap + PCI_PM_CTRL,
  13208. pm_reg);
  13209. /* Also, force SERR#/PERR# in PCI command. */
  13210. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13211. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13212. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13213. }
  13214. }
  13215. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13216. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13217. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13218. tg3_flag_set(tp, PCI_32BIT);
  13219. /* Chip-specific fixup from Broadcom driver */
  13220. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13221. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13222. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13223. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13224. }
  13225. /* Default fast path register access methods */
  13226. tp->read32 = tg3_read32;
  13227. tp->write32 = tg3_write32;
  13228. tp->read32_mbox = tg3_read32;
  13229. tp->write32_mbox = tg3_write32;
  13230. tp->write32_tx_mbox = tg3_write32;
  13231. tp->write32_rx_mbox = tg3_write32;
  13232. /* Various workaround register access methods */
  13233. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13234. tp->write32 = tg3_write_indirect_reg32;
  13235. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13236. (tg3_flag(tp, PCI_EXPRESS) &&
  13237. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13238. /*
  13239. * Back to back register writes can cause problems on these
  13240. * chips, the workaround is to read back all reg writes
  13241. * except those to mailbox regs.
  13242. *
  13243. * See tg3_write_indirect_reg32().
  13244. */
  13245. tp->write32 = tg3_write_flush_reg32;
  13246. }
  13247. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13248. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13249. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13250. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13251. }
  13252. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13253. tp->read32 = tg3_read_indirect_reg32;
  13254. tp->write32 = tg3_write_indirect_reg32;
  13255. tp->read32_mbox = tg3_read_indirect_mbox;
  13256. tp->write32_mbox = tg3_write_indirect_mbox;
  13257. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13258. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13259. iounmap(tp->regs);
  13260. tp->regs = NULL;
  13261. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13262. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13263. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13264. }
  13265. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13266. tp->read32_mbox = tg3_read32_mbox_5906;
  13267. tp->write32_mbox = tg3_write32_mbox_5906;
  13268. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13269. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13270. }
  13271. if (tp->write32 == tg3_write_indirect_reg32 ||
  13272. (tg3_flag(tp, PCIX_MODE) &&
  13273. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13274. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13275. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13276. /* The memory arbiter has to be enabled in order for SRAM accesses
  13277. * to succeed. Normally on powerup the tg3 chip firmware will make
  13278. * sure it is enabled, but other entities such as system netboot
  13279. * code might disable it.
  13280. */
  13281. val = tr32(MEMARB_MODE);
  13282. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13283. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13284. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13285. tg3_flag(tp, 5780_CLASS)) {
  13286. if (tg3_flag(tp, PCIX_MODE)) {
  13287. pci_read_config_dword(tp->pdev,
  13288. tp->pcix_cap + PCI_X_STATUS,
  13289. &val);
  13290. tp->pci_fn = val & 0x7;
  13291. }
  13292. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13293. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13294. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13295. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13296. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13297. val = tr32(TG3_CPMU_STATUS);
  13298. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13299. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13300. else
  13301. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13302. TG3_CPMU_STATUS_FSHFT_5719;
  13303. }
  13304. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13305. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13306. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13307. }
  13308. /* Get eeprom hw config before calling tg3_set_power_state().
  13309. * In particular, the TG3_FLAG_IS_NIC flag must be
  13310. * determined before calling tg3_set_power_state() so that
  13311. * we know whether or not to switch out of Vaux power.
  13312. * When the flag is set, it means that GPIO1 is used for eeprom
  13313. * write protect and also implies that it is a LOM where GPIOs
  13314. * are not used to switch power.
  13315. */
  13316. tg3_get_eeprom_hw_cfg(tp);
  13317. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13318. tg3_flag_clear(tp, TSO_CAPABLE);
  13319. tg3_flag_clear(tp, TSO_BUG);
  13320. tp->fw_needed = NULL;
  13321. }
  13322. if (tg3_flag(tp, ENABLE_APE)) {
  13323. /* Allow reads and writes to the
  13324. * APE register and memory space.
  13325. */
  13326. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13327. PCISTATE_ALLOW_APE_SHMEM_WR |
  13328. PCISTATE_ALLOW_APE_PSPACE_WR;
  13329. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13330. pci_state_reg);
  13331. tg3_ape_lock_init(tp);
  13332. }
  13333. /* Set up tp->grc_local_ctrl before calling
  13334. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13335. * will bring 5700's external PHY out of reset.
  13336. * It is also used as eeprom write protect on LOMs.
  13337. */
  13338. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13339. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13340. tg3_flag(tp, EEPROM_WRITE_PROT))
  13341. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13342. GRC_LCLCTRL_GPIO_OUTPUT1);
  13343. /* Unused GPIO3 must be driven as output on 5752 because there
  13344. * are no pull-up resistors on unused GPIO pins.
  13345. */
  13346. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13347. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13348. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13349. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13350. tg3_flag(tp, 57765_CLASS))
  13351. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13352. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13353. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13354. /* Turn off the debug UART. */
  13355. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13356. if (tg3_flag(tp, IS_NIC))
  13357. /* Keep VMain power. */
  13358. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13359. GRC_LCLCTRL_GPIO_OUTPUT0;
  13360. }
  13361. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13362. tp->grc_local_ctrl |=
  13363. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13364. /* Switch out of Vaux if it is a NIC */
  13365. tg3_pwrsrc_switch_to_vmain(tp);
  13366. /* Derive initial jumbo mode from MTU assigned in
  13367. * ether_setup() via the alloc_etherdev() call
  13368. */
  13369. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13370. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13371. /* Determine WakeOnLan speed to use. */
  13372. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13373. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13374. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13375. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13376. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13377. } else {
  13378. tg3_flag_set(tp, WOL_SPEED_100MB);
  13379. }
  13380. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13381. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13382. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13383. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13384. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13385. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13386. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13387. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13388. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13389. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13390. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13391. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13392. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13393. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13394. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13395. if (tg3_flag(tp, 5705_PLUS) &&
  13396. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13397. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13398. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13399. !tg3_flag(tp, 57765_PLUS)) {
  13400. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13401. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13402. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13403. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13404. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13405. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13406. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13407. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13408. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13409. } else
  13410. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13411. }
  13412. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13413. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13414. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13415. if (tp->phy_otp == 0)
  13416. tp->phy_otp = TG3_OTP_DEFAULT;
  13417. }
  13418. if (tg3_flag(tp, CPMU_PRESENT))
  13419. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13420. else
  13421. tp->mi_mode = MAC_MI_MODE_BASE;
  13422. tp->coalesce_mode = 0;
  13423. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13424. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13425. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13426. /* Set these bits to enable statistics workaround. */
  13427. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13428. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13429. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13430. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13431. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13432. }
  13433. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13434. tg3_asic_rev(tp) == ASIC_REV_57780)
  13435. tg3_flag_set(tp, USE_PHYLIB);
  13436. err = tg3_mdio_init(tp);
  13437. if (err)
  13438. return err;
  13439. /* Initialize data/descriptor byte/word swapping. */
  13440. val = tr32(GRC_MODE);
  13441. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13442. tg3_asic_rev(tp) == ASIC_REV_5762)
  13443. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13444. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13445. GRC_MODE_B2HRX_ENABLE |
  13446. GRC_MODE_HTX2B_ENABLE |
  13447. GRC_MODE_HOST_STACKUP);
  13448. else
  13449. val &= GRC_MODE_HOST_STACKUP;
  13450. tw32(GRC_MODE, val | tp->grc_mode);
  13451. tg3_switch_clocks(tp);
  13452. /* Clear this out for sanity. */
  13453. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13454. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13455. &pci_state_reg);
  13456. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13457. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13458. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13459. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13460. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13461. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13462. void __iomem *sram_base;
  13463. /* Write some dummy words into the SRAM status block
  13464. * area, see if it reads back correctly. If the return
  13465. * value is bad, force enable the PCIX workaround.
  13466. */
  13467. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13468. writel(0x00000000, sram_base);
  13469. writel(0x00000000, sram_base + 4);
  13470. writel(0xffffffff, sram_base + 4);
  13471. if (readl(sram_base) != 0x00000000)
  13472. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13473. }
  13474. }
  13475. udelay(50);
  13476. tg3_nvram_init(tp);
  13477. /* If the device has an NVRAM, no need to load patch firmware */
  13478. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13479. !tg3_flag(tp, NO_NVRAM))
  13480. tp->fw_needed = NULL;
  13481. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13482. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13483. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13484. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13485. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13486. tg3_flag_set(tp, IS_5788);
  13487. if (!tg3_flag(tp, IS_5788) &&
  13488. tg3_asic_rev(tp) != ASIC_REV_5700)
  13489. tg3_flag_set(tp, TAGGED_STATUS);
  13490. if (tg3_flag(tp, TAGGED_STATUS)) {
  13491. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13492. HOSTCC_MODE_CLRTICK_TXBD);
  13493. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13494. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13495. tp->misc_host_ctrl);
  13496. }
  13497. /* Preserve the APE MAC_MODE bits */
  13498. if (tg3_flag(tp, ENABLE_APE))
  13499. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13500. else
  13501. tp->mac_mode = 0;
  13502. if (tg3_10_100_only_device(tp, ent))
  13503. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13504. err = tg3_phy_probe(tp);
  13505. if (err) {
  13506. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13507. /* ... but do not return immediately ... */
  13508. tg3_mdio_fini(tp);
  13509. }
  13510. tg3_read_vpd(tp);
  13511. tg3_read_fw_ver(tp);
  13512. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13513. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13514. } else {
  13515. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13516. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13517. else
  13518. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13519. }
  13520. /* 5700 {AX,BX} chips have a broken status block link
  13521. * change bit implementation, so we must use the
  13522. * status register in those cases.
  13523. */
  13524. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13525. tg3_flag_set(tp, USE_LINKCHG_REG);
  13526. else
  13527. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13528. /* The led_ctrl is set during tg3_phy_probe, here we might
  13529. * have to force the link status polling mechanism based
  13530. * upon subsystem IDs.
  13531. */
  13532. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13533. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13534. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13535. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13536. tg3_flag_set(tp, USE_LINKCHG_REG);
  13537. }
  13538. /* For all SERDES we poll the MAC status register. */
  13539. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13540. tg3_flag_set(tp, POLL_SERDES);
  13541. else
  13542. tg3_flag_clear(tp, POLL_SERDES);
  13543. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13544. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13545. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13546. tg3_flag(tp, PCIX_MODE)) {
  13547. tp->rx_offset = NET_SKB_PAD;
  13548. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13549. tp->rx_copy_thresh = ~(u16)0;
  13550. #endif
  13551. }
  13552. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13553. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13554. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13555. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13556. /* Increment the rx prod index on the rx std ring by at most
  13557. * 8 for these chips to workaround hw errata.
  13558. */
  13559. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13560. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13561. tg3_asic_rev(tp) == ASIC_REV_5755)
  13562. tp->rx_std_max_post = 8;
  13563. if (tg3_flag(tp, ASPM_WORKAROUND))
  13564. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13565. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13566. return err;
  13567. }
  13568. #ifdef CONFIG_SPARC
  13569. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13570. {
  13571. struct net_device *dev = tp->dev;
  13572. struct pci_dev *pdev = tp->pdev;
  13573. struct device_node *dp = pci_device_to_OF_node(pdev);
  13574. const unsigned char *addr;
  13575. int len;
  13576. addr = of_get_property(dp, "local-mac-address", &len);
  13577. if (addr && len == 6) {
  13578. memcpy(dev->dev_addr, addr, 6);
  13579. return 0;
  13580. }
  13581. return -ENODEV;
  13582. }
  13583. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13584. {
  13585. struct net_device *dev = tp->dev;
  13586. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13587. return 0;
  13588. }
  13589. #endif
  13590. static int tg3_get_device_address(struct tg3 *tp)
  13591. {
  13592. struct net_device *dev = tp->dev;
  13593. u32 hi, lo, mac_offset;
  13594. int addr_ok = 0;
  13595. int err;
  13596. #ifdef CONFIG_SPARC
  13597. if (!tg3_get_macaddr_sparc(tp))
  13598. return 0;
  13599. #endif
  13600. if (tg3_flag(tp, IS_SSB_CORE)) {
  13601. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13602. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13603. return 0;
  13604. }
  13605. mac_offset = 0x7c;
  13606. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13607. tg3_flag(tp, 5780_CLASS)) {
  13608. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13609. mac_offset = 0xcc;
  13610. if (tg3_nvram_lock(tp))
  13611. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13612. else
  13613. tg3_nvram_unlock(tp);
  13614. } else if (tg3_flag(tp, 5717_PLUS)) {
  13615. if (tp->pci_fn & 1)
  13616. mac_offset = 0xcc;
  13617. if (tp->pci_fn > 1)
  13618. mac_offset += 0x18c;
  13619. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13620. mac_offset = 0x10;
  13621. /* First try to get it from MAC address mailbox. */
  13622. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13623. if ((hi >> 16) == 0x484b) {
  13624. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13625. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13626. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13627. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13628. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13629. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13630. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13631. /* Some old bootcode may report a 0 MAC address in SRAM */
  13632. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13633. }
  13634. if (!addr_ok) {
  13635. /* Next, try NVRAM. */
  13636. if (!tg3_flag(tp, NO_NVRAM) &&
  13637. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13638. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13639. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13640. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13641. }
  13642. /* Finally just fetch it out of the MAC control regs. */
  13643. else {
  13644. hi = tr32(MAC_ADDR_0_HIGH);
  13645. lo = tr32(MAC_ADDR_0_LOW);
  13646. dev->dev_addr[5] = lo & 0xff;
  13647. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13648. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13649. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13650. dev->dev_addr[1] = hi & 0xff;
  13651. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13652. }
  13653. }
  13654. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13655. #ifdef CONFIG_SPARC
  13656. if (!tg3_get_default_macaddr_sparc(tp))
  13657. return 0;
  13658. #endif
  13659. return -EINVAL;
  13660. }
  13661. return 0;
  13662. }
  13663. #define BOUNDARY_SINGLE_CACHELINE 1
  13664. #define BOUNDARY_MULTI_CACHELINE 2
  13665. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13666. {
  13667. int cacheline_size;
  13668. u8 byte;
  13669. int goal;
  13670. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13671. if (byte == 0)
  13672. cacheline_size = 1024;
  13673. else
  13674. cacheline_size = (int) byte * 4;
  13675. /* On 5703 and later chips, the boundary bits have no
  13676. * effect.
  13677. */
  13678. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13679. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13680. !tg3_flag(tp, PCI_EXPRESS))
  13681. goto out;
  13682. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13683. goal = BOUNDARY_MULTI_CACHELINE;
  13684. #else
  13685. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13686. goal = BOUNDARY_SINGLE_CACHELINE;
  13687. #else
  13688. goal = 0;
  13689. #endif
  13690. #endif
  13691. if (tg3_flag(tp, 57765_PLUS)) {
  13692. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13693. goto out;
  13694. }
  13695. if (!goal)
  13696. goto out;
  13697. /* PCI controllers on most RISC systems tend to disconnect
  13698. * when a device tries to burst across a cache-line boundary.
  13699. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13700. *
  13701. * Unfortunately, for PCI-E there are only limited
  13702. * write-side controls for this, and thus for reads
  13703. * we will still get the disconnects. We'll also waste
  13704. * these PCI cycles for both read and write for chips
  13705. * other than 5700 and 5701 which do not implement the
  13706. * boundary bits.
  13707. */
  13708. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13709. switch (cacheline_size) {
  13710. case 16:
  13711. case 32:
  13712. case 64:
  13713. case 128:
  13714. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13715. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13716. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13717. } else {
  13718. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13719. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13720. }
  13721. break;
  13722. case 256:
  13723. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13724. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13725. break;
  13726. default:
  13727. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13728. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13729. break;
  13730. }
  13731. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13732. switch (cacheline_size) {
  13733. case 16:
  13734. case 32:
  13735. case 64:
  13736. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13737. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13738. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13739. break;
  13740. }
  13741. /* fallthrough */
  13742. case 128:
  13743. default:
  13744. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13745. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13746. break;
  13747. }
  13748. } else {
  13749. switch (cacheline_size) {
  13750. case 16:
  13751. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13752. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13753. DMA_RWCTRL_WRITE_BNDRY_16);
  13754. break;
  13755. }
  13756. /* fallthrough */
  13757. case 32:
  13758. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13759. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13760. DMA_RWCTRL_WRITE_BNDRY_32);
  13761. break;
  13762. }
  13763. /* fallthrough */
  13764. case 64:
  13765. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13766. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13767. DMA_RWCTRL_WRITE_BNDRY_64);
  13768. break;
  13769. }
  13770. /* fallthrough */
  13771. case 128:
  13772. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13773. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13774. DMA_RWCTRL_WRITE_BNDRY_128);
  13775. break;
  13776. }
  13777. /* fallthrough */
  13778. case 256:
  13779. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13780. DMA_RWCTRL_WRITE_BNDRY_256);
  13781. break;
  13782. case 512:
  13783. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13784. DMA_RWCTRL_WRITE_BNDRY_512);
  13785. break;
  13786. case 1024:
  13787. default:
  13788. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13789. DMA_RWCTRL_WRITE_BNDRY_1024);
  13790. break;
  13791. }
  13792. }
  13793. out:
  13794. return val;
  13795. }
  13796. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13797. int size, bool to_device)
  13798. {
  13799. struct tg3_internal_buffer_desc test_desc;
  13800. u32 sram_dma_descs;
  13801. int i, ret;
  13802. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13803. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13804. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13805. tw32(RDMAC_STATUS, 0);
  13806. tw32(WDMAC_STATUS, 0);
  13807. tw32(BUFMGR_MODE, 0);
  13808. tw32(FTQ_RESET, 0);
  13809. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13810. test_desc.addr_lo = buf_dma & 0xffffffff;
  13811. test_desc.nic_mbuf = 0x00002100;
  13812. test_desc.len = size;
  13813. /*
  13814. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13815. * the *second* time the tg3 driver was getting loaded after an
  13816. * initial scan.
  13817. *
  13818. * Broadcom tells me:
  13819. * ...the DMA engine is connected to the GRC block and a DMA
  13820. * reset may affect the GRC block in some unpredictable way...
  13821. * The behavior of resets to individual blocks has not been tested.
  13822. *
  13823. * Broadcom noted the GRC reset will also reset all sub-components.
  13824. */
  13825. if (to_device) {
  13826. test_desc.cqid_sqid = (13 << 8) | 2;
  13827. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13828. udelay(40);
  13829. } else {
  13830. test_desc.cqid_sqid = (16 << 8) | 7;
  13831. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13832. udelay(40);
  13833. }
  13834. test_desc.flags = 0x00000005;
  13835. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13836. u32 val;
  13837. val = *(((u32 *)&test_desc) + i);
  13838. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13839. sram_dma_descs + (i * sizeof(u32)));
  13840. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13841. }
  13842. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13843. if (to_device)
  13844. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13845. else
  13846. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13847. ret = -ENODEV;
  13848. for (i = 0; i < 40; i++) {
  13849. u32 val;
  13850. if (to_device)
  13851. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13852. else
  13853. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13854. if ((val & 0xffff) == sram_dma_descs) {
  13855. ret = 0;
  13856. break;
  13857. }
  13858. udelay(100);
  13859. }
  13860. return ret;
  13861. }
  13862. #define TEST_BUFFER_SIZE 0x2000
  13863. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13864. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13865. { },
  13866. };
  13867. static int tg3_test_dma(struct tg3 *tp)
  13868. {
  13869. dma_addr_t buf_dma;
  13870. u32 *buf, saved_dma_rwctrl;
  13871. int ret = 0;
  13872. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13873. &buf_dma, GFP_KERNEL);
  13874. if (!buf) {
  13875. ret = -ENOMEM;
  13876. goto out_nofree;
  13877. }
  13878. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13879. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13880. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13881. if (tg3_flag(tp, 57765_PLUS))
  13882. goto out;
  13883. if (tg3_flag(tp, PCI_EXPRESS)) {
  13884. /* DMA read watermark not used on PCIE */
  13885. tp->dma_rwctrl |= 0x00180000;
  13886. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13887. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13888. tg3_asic_rev(tp) == ASIC_REV_5750)
  13889. tp->dma_rwctrl |= 0x003f0000;
  13890. else
  13891. tp->dma_rwctrl |= 0x003f000f;
  13892. } else {
  13893. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13894. tg3_asic_rev(tp) == ASIC_REV_5704) {
  13895. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13896. u32 read_water = 0x7;
  13897. /* If the 5704 is behind the EPB bridge, we can
  13898. * do the less restrictive ONE_DMA workaround for
  13899. * better performance.
  13900. */
  13901. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13902. tg3_asic_rev(tp) == ASIC_REV_5704)
  13903. tp->dma_rwctrl |= 0x8000;
  13904. else if (ccval == 0x6 || ccval == 0x7)
  13905. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13906. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  13907. read_water = 4;
  13908. /* Set bit 23 to enable PCIX hw bug fix */
  13909. tp->dma_rwctrl |=
  13910. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13911. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13912. (1 << 23);
  13913. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  13914. /* 5780 always in PCIX mode */
  13915. tp->dma_rwctrl |= 0x00144000;
  13916. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  13917. /* 5714 always in PCIX mode */
  13918. tp->dma_rwctrl |= 0x00148000;
  13919. } else {
  13920. tp->dma_rwctrl |= 0x001b000f;
  13921. }
  13922. }
  13923. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  13924. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13925. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13926. tg3_asic_rev(tp) == ASIC_REV_5704)
  13927. tp->dma_rwctrl &= 0xfffffff0;
  13928. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13929. tg3_asic_rev(tp) == ASIC_REV_5701) {
  13930. /* Remove this if it causes problems for some boards. */
  13931. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13932. /* On 5700/5701 chips, we need to set this bit.
  13933. * Otherwise the chip will issue cacheline transactions
  13934. * to streamable DMA memory with not all the byte
  13935. * enables turned on. This is an error on several
  13936. * RISC PCI controllers, in particular sparc64.
  13937. *
  13938. * On 5703/5704 chips, this bit has been reassigned
  13939. * a different meaning. In particular, it is used
  13940. * on those chips to enable a PCI-X workaround.
  13941. */
  13942. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13943. }
  13944. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13945. #if 0
  13946. /* Unneeded, already done by tg3_get_invariants. */
  13947. tg3_switch_clocks(tp);
  13948. #endif
  13949. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13950. tg3_asic_rev(tp) != ASIC_REV_5701)
  13951. goto out;
  13952. /* It is best to perform DMA test with maximum write burst size
  13953. * to expose the 5700/5701 write DMA bug.
  13954. */
  13955. saved_dma_rwctrl = tp->dma_rwctrl;
  13956. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13957. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13958. while (1) {
  13959. u32 *p = buf, i;
  13960. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13961. p[i] = i;
  13962. /* Send the buffer to the chip. */
  13963. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  13964. if (ret) {
  13965. dev_err(&tp->pdev->dev,
  13966. "%s: Buffer write failed. err = %d\n",
  13967. __func__, ret);
  13968. break;
  13969. }
  13970. #if 0
  13971. /* validate data reached card RAM correctly. */
  13972. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13973. u32 val;
  13974. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13975. if (le32_to_cpu(val) != p[i]) {
  13976. dev_err(&tp->pdev->dev,
  13977. "%s: Buffer corrupted on device! "
  13978. "(%d != %d)\n", __func__, val, i);
  13979. /* ret = -ENODEV here? */
  13980. }
  13981. p[i] = 0;
  13982. }
  13983. #endif
  13984. /* Now read it back. */
  13985. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  13986. if (ret) {
  13987. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13988. "err = %d\n", __func__, ret);
  13989. break;
  13990. }
  13991. /* Verify it. */
  13992. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13993. if (p[i] == i)
  13994. continue;
  13995. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13996. DMA_RWCTRL_WRITE_BNDRY_16) {
  13997. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13998. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13999. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14000. break;
  14001. } else {
  14002. dev_err(&tp->pdev->dev,
  14003. "%s: Buffer corrupted on read back! "
  14004. "(%d != %d)\n", __func__, p[i], i);
  14005. ret = -ENODEV;
  14006. goto out;
  14007. }
  14008. }
  14009. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14010. /* Success. */
  14011. ret = 0;
  14012. break;
  14013. }
  14014. }
  14015. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14016. DMA_RWCTRL_WRITE_BNDRY_16) {
  14017. /* DMA test passed without adjusting DMA boundary,
  14018. * now look for chipsets that are known to expose the
  14019. * DMA bug without failing the test.
  14020. */
  14021. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14022. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14023. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14024. } else {
  14025. /* Safe to use the calculated DMA boundary. */
  14026. tp->dma_rwctrl = saved_dma_rwctrl;
  14027. }
  14028. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14029. }
  14030. out:
  14031. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14032. out_nofree:
  14033. return ret;
  14034. }
  14035. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14036. {
  14037. if (tg3_flag(tp, 57765_PLUS)) {
  14038. tp->bufmgr_config.mbuf_read_dma_low_water =
  14039. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14040. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14041. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14042. tp->bufmgr_config.mbuf_high_water =
  14043. DEFAULT_MB_HIGH_WATER_57765;
  14044. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14045. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14046. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14047. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14048. tp->bufmgr_config.mbuf_high_water_jumbo =
  14049. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14050. } else if (tg3_flag(tp, 5705_PLUS)) {
  14051. tp->bufmgr_config.mbuf_read_dma_low_water =
  14052. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14053. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14054. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14055. tp->bufmgr_config.mbuf_high_water =
  14056. DEFAULT_MB_HIGH_WATER_5705;
  14057. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14058. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14059. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14060. tp->bufmgr_config.mbuf_high_water =
  14061. DEFAULT_MB_HIGH_WATER_5906;
  14062. }
  14063. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14064. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14065. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14066. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14067. tp->bufmgr_config.mbuf_high_water_jumbo =
  14068. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14069. } else {
  14070. tp->bufmgr_config.mbuf_read_dma_low_water =
  14071. DEFAULT_MB_RDMA_LOW_WATER;
  14072. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14073. DEFAULT_MB_MACRX_LOW_WATER;
  14074. tp->bufmgr_config.mbuf_high_water =
  14075. DEFAULT_MB_HIGH_WATER;
  14076. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14077. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14078. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14079. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14080. tp->bufmgr_config.mbuf_high_water_jumbo =
  14081. DEFAULT_MB_HIGH_WATER_JUMBO;
  14082. }
  14083. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14084. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14085. }
  14086. static char *tg3_phy_string(struct tg3 *tp)
  14087. {
  14088. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14089. case TG3_PHY_ID_BCM5400: return "5400";
  14090. case TG3_PHY_ID_BCM5401: return "5401";
  14091. case TG3_PHY_ID_BCM5411: return "5411";
  14092. case TG3_PHY_ID_BCM5701: return "5701";
  14093. case TG3_PHY_ID_BCM5703: return "5703";
  14094. case TG3_PHY_ID_BCM5704: return "5704";
  14095. case TG3_PHY_ID_BCM5705: return "5705";
  14096. case TG3_PHY_ID_BCM5750: return "5750";
  14097. case TG3_PHY_ID_BCM5752: return "5752";
  14098. case TG3_PHY_ID_BCM5714: return "5714";
  14099. case TG3_PHY_ID_BCM5780: return "5780";
  14100. case TG3_PHY_ID_BCM5755: return "5755";
  14101. case TG3_PHY_ID_BCM5787: return "5787";
  14102. case TG3_PHY_ID_BCM5784: return "5784";
  14103. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14104. case TG3_PHY_ID_BCM5906: return "5906";
  14105. case TG3_PHY_ID_BCM5761: return "5761";
  14106. case TG3_PHY_ID_BCM5718C: return "5718C";
  14107. case TG3_PHY_ID_BCM5718S: return "5718S";
  14108. case TG3_PHY_ID_BCM57765: return "57765";
  14109. case TG3_PHY_ID_BCM5719C: return "5719C";
  14110. case TG3_PHY_ID_BCM5720C: return "5720C";
  14111. case TG3_PHY_ID_BCM5762: return "5762C";
  14112. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14113. case 0: return "serdes";
  14114. default: return "unknown";
  14115. }
  14116. }
  14117. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14118. {
  14119. if (tg3_flag(tp, PCI_EXPRESS)) {
  14120. strcpy(str, "PCI Express");
  14121. return str;
  14122. } else if (tg3_flag(tp, PCIX_MODE)) {
  14123. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14124. strcpy(str, "PCIX:");
  14125. if ((clock_ctrl == 7) ||
  14126. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14127. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14128. strcat(str, "133MHz");
  14129. else if (clock_ctrl == 0)
  14130. strcat(str, "33MHz");
  14131. else if (clock_ctrl == 2)
  14132. strcat(str, "50MHz");
  14133. else if (clock_ctrl == 4)
  14134. strcat(str, "66MHz");
  14135. else if (clock_ctrl == 6)
  14136. strcat(str, "100MHz");
  14137. } else {
  14138. strcpy(str, "PCI:");
  14139. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14140. strcat(str, "66MHz");
  14141. else
  14142. strcat(str, "33MHz");
  14143. }
  14144. if (tg3_flag(tp, PCI_32BIT))
  14145. strcat(str, ":32-bit");
  14146. else
  14147. strcat(str, ":64-bit");
  14148. return str;
  14149. }
  14150. static void tg3_init_coal(struct tg3 *tp)
  14151. {
  14152. struct ethtool_coalesce *ec = &tp->coal;
  14153. memset(ec, 0, sizeof(*ec));
  14154. ec->cmd = ETHTOOL_GCOALESCE;
  14155. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14156. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14157. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14158. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14159. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14160. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14161. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14162. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14163. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14164. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14165. HOSTCC_MODE_CLRTICK_TXBD)) {
  14166. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14167. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14168. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14169. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14170. }
  14171. if (tg3_flag(tp, 5705_PLUS)) {
  14172. ec->rx_coalesce_usecs_irq = 0;
  14173. ec->tx_coalesce_usecs_irq = 0;
  14174. ec->stats_block_coalesce_usecs = 0;
  14175. }
  14176. }
  14177. static int tg3_init_one(struct pci_dev *pdev,
  14178. const struct pci_device_id *ent)
  14179. {
  14180. struct net_device *dev;
  14181. struct tg3 *tp;
  14182. int i, err, pm_cap;
  14183. u32 sndmbx, rcvmbx, intmbx;
  14184. char str[40];
  14185. u64 dma_mask, persist_dma_mask;
  14186. netdev_features_t features = 0;
  14187. printk_once(KERN_INFO "%s\n", version);
  14188. err = pci_enable_device(pdev);
  14189. if (err) {
  14190. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14191. return err;
  14192. }
  14193. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14194. if (err) {
  14195. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14196. goto err_out_disable_pdev;
  14197. }
  14198. pci_set_master(pdev);
  14199. /* Find power-management capability. */
  14200. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  14201. if (pm_cap == 0) {
  14202. dev_err(&pdev->dev,
  14203. "Cannot find Power Management capability, aborting\n");
  14204. err = -EIO;
  14205. goto err_out_free_res;
  14206. }
  14207. err = pci_set_power_state(pdev, PCI_D0);
  14208. if (err) {
  14209. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  14210. goto err_out_free_res;
  14211. }
  14212. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14213. if (!dev) {
  14214. err = -ENOMEM;
  14215. goto err_out_power_down;
  14216. }
  14217. SET_NETDEV_DEV(dev, &pdev->dev);
  14218. tp = netdev_priv(dev);
  14219. tp->pdev = pdev;
  14220. tp->dev = dev;
  14221. tp->pm_cap = pm_cap;
  14222. tp->rx_mode = TG3_DEF_RX_MODE;
  14223. tp->tx_mode = TG3_DEF_TX_MODE;
  14224. tp->irq_sync = 1;
  14225. if (tg3_debug > 0)
  14226. tp->msg_enable = tg3_debug;
  14227. else
  14228. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14229. if (pdev_is_ssb_gige_core(pdev)) {
  14230. tg3_flag_set(tp, IS_SSB_CORE);
  14231. if (ssb_gige_must_flush_posted_writes(pdev))
  14232. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14233. if (ssb_gige_one_dma_at_once(pdev))
  14234. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14235. if (ssb_gige_have_roboswitch(pdev))
  14236. tg3_flag_set(tp, ROBOSWITCH);
  14237. if (ssb_gige_is_rgmii(pdev))
  14238. tg3_flag_set(tp, RGMII_MODE);
  14239. }
  14240. /* The word/byte swap controls here control register access byte
  14241. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14242. * setting below.
  14243. */
  14244. tp->misc_host_ctrl =
  14245. MISC_HOST_CTRL_MASK_PCI_INT |
  14246. MISC_HOST_CTRL_WORD_SWAP |
  14247. MISC_HOST_CTRL_INDIR_ACCESS |
  14248. MISC_HOST_CTRL_PCISTATE_RW;
  14249. /* The NONFRM (non-frame) byte/word swap controls take effect
  14250. * on descriptor entries, anything which isn't packet data.
  14251. *
  14252. * The StrongARM chips on the board (one for tx, one for rx)
  14253. * are running in big-endian mode.
  14254. */
  14255. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14256. GRC_MODE_WSWAP_NONFRM_DATA);
  14257. #ifdef __BIG_ENDIAN
  14258. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14259. #endif
  14260. spin_lock_init(&tp->lock);
  14261. spin_lock_init(&tp->indirect_lock);
  14262. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14263. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14264. if (!tp->regs) {
  14265. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14266. err = -ENOMEM;
  14267. goto err_out_free_dev;
  14268. }
  14269. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14270. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14271. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14272. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14273. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14274. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14275. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14276. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14277. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14278. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14279. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14280. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  14281. tg3_flag_set(tp, ENABLE_APE);
  14282. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14283. if (!tp->aperegs) {
  14284. dev_err(&pdev->dev,
  14285. "Cannot map APE registers, aborting\n");
  14286. err = -ENOMEM;
  14287. goto err_out_iounmap;
  14288. }
  14289. }
  14290. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14291. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14292. dev->ethtool_ops = &tg3_ethtool_ops;
  14293. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14294. dev->netdev_ops = &tg3_netdev_ops;
  14295. dev->irq = pdev->irq;
  14296. err = tg3_get_invariants(tp, ent);
  14297. if (err) {
  14298. dev_err(&pdev->dev,
  14299. "Problem fetching invariants of chip, aborting\n");
  14300. goto err_out_apeunmap;
  14301. }
  14302. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14303. * device behind the EPB cannot support DMA addresses > 40-bit.
  14304. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14305. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14306. * do DMA address check in tg3_start_xmit().
  14307. */
  14308. if (tg3_flag(tp, IS_5788))
  14309. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14310. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14311. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14312. #ifdef CONFIG_HIGHMEM
  14313. dma_mask = DMA_BIT_MASK(64);
  14314. #endif
  14315. } else
  14316. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14317. /* Configure DMA attributes. */
  14318. if (dma_mask > DMA_BIT_MASK(32)) {
  14319. err = pci_set_dma_mask(pdev, dma_mask);
  14320. if (!err) {
  14321. features |= NETIF_F_HIGHDMA;
  14322. err = pci_set_consistent_dma_mask(pdev,
  14323. persist_dma_mask);
  14324. if (err < 0) {
  14325. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14326. "DMA for consistent allocations\n");
  14327. goto err_out_apeunmap;
  14328. }
  14329. }
  14330. }
  14331. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14332. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14333. if (err) {
  14334. dev_err(&pdev->dev,
  14335. "No usable DMA configuration, aborting\n");
  14336. goto err_out_apeunmap;
  14337. }
  14338. }
  14339. tg3_init_bufmgr_config(tp);
  14340. features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
  14341. /* 5700 B0 chips do not support checksumming correctly due
  14342. * to hardware bugs.
  14343. */
  14344. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14345. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14346. if (tg3_flag(tp, 5755_PLUS))
  14347. features |= NETIF_F_IPV6_CSUM;
  14348. }
  14349. /* TSO is on by default on chips that support hardware TSO.
  14350. * Firmware TSO on older chips gives lower performance, so it
  14351. * is off by default, but can be enabled using ethtool.
  14352. */
  14353. if ((tg3_flag(tp, HW_TSO_1) ||
  14354. tg3_flag(tp, HW_TSO_2) ||
  14355. tg3_flag(tp, HW_TSO_3)) &&
  14356. (features & NETIF_F_IP_CSUM))
  14357. features |= NETIF_F_TSO;
  14358. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14359. if (features & NETIF_F_IPV6_CSUM)
  14360. features |= NETIF_F_TSO6;
  14361. if (tg3_flag(tp, HW_TSO_3) ||
  14362. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14363. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14364. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14365. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14366. tg3_asic_rev(tp) == ASIC_REV_57780)
  14367. features |= NETIF_F_TSO_ECN;
  14368. }
  14369. dev->features |= features;
  14370. dev->vlan_features |= features;
  14371. /*
  14372. * Add loopback capability only for a subset of devices that support
  14373. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14374. * loopback for the remaining devices.
  14375. */
  14376. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14377. !tg3_flag(tp, CPMU_PRESENT))
  14378. /* Add the loopback capability */
  14379. features |= NETIF_F_LOOPBACK;
  14380. dev->hw_features |= features;
  14381. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14382. !tg3_flag(tp, TSO_CAPABLE) &&
  14383. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14384. tg3_flag_set(tp, MAX_RXPEND_64);
  14385. tp->rx_pending = 63;
  14386. }
  14387. err = tg3_get_device_address(tp);
  14388. if (err) {
  14389. dev_err(&pdev->dev,
  14390. "Could not obtain valid ethernet address, aborting\n");
  14391. goto err_out_apeunmap;
  14392. }
  14393. /*
  14394. * Reset chip in case UNDI or EFI driver did not shutdown
  14395. * DMA self test will enable WDMAC and we'll see (spurious)
  14396. * pending DMA on the PCI bus at that point.
  14397. */
  14398. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14399. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14400. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14401. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14402. }
  14403. err = tg3_test_dma(tp);
  14404. if (err) {
  14405. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14406. goto err_out_apeunmap;
  14407. }
  14408. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14409. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14410. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14411. for (i = 0; i < tp->irq_max; i++) {
  14412. struct tg3_napi *tnapi = &tp->napi[i];
  14413. tnapi->tp = tp;
  14414. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14415. tnapi->int_mbox = intmbx;
  14416. if (i <= 4)
  14417. intmbx += 0x8;
  14418. else
  14419. intmbx += 0x4;
  14420. tnapi->consmbox = rcvmbx;
  14421. tnapi->prodmbox = sndmbx;
  14422. if (i)
  14423. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14424. else
  14425. tnapi->coal_now = HOSTCC_MODE_NOW;
  14426. if (!tg3_flag(tp, SUPPORT_MSIX))
  14427. break;
  14428. /*
  14429. * If we support MSIX, we'll be using RSS. If we're using
  14430. * RSS, the first vector only handles link interrupts and the
  14431. * remaining vectors handle rx and tx interrupts. Reuse the
  14432. * mailbox values for the next iteration. The values we setup
  14433. * above are still useful for the single vectored mode.
  14434. */
  14435. if (!i)
  14436. continue;
  14437. rcvmbx += 0x8;
  14438. if (sndmbx & 0x4)
  14439. sndmbx -= 0x4;
  14440. else
  14441. sndmbx += 0xc;
  14442. }
  14443. tg3_init_coal(tp);
  14444. pci_set_drvdata(pdev, dev);
  14445. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14446. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14447. tg3_asic_rev(tp) == ASIC_REV_5762)
  14448. tg3_flag_set(tp, PTP_CAPABLE);
  14449. if (tg3_flag(tp, 5717_PLUS)) {
  14450. /* Resume a low-power mode */
  14451. tg3_frob_aux_power(tp, false);
  14452. }
  14453. tg3_timer_init(tp);
  14454. tg3_carrier_off(tp);
  14455. err = register_netdev(dev);
  14456. if (err) {
  14457. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14458. goto err_out_apeunmap;
  14459. }
  14460. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14461. tp->board_part_number,
  14462. tg3_chip_rev_id(tp),
  14463. tg3_bus_string(tp, str),
  14464. dev->dev_addr);
  14465. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14466. struct phy_device *phydev;
  14467. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  14468. netdev_info(dev,
  14469. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14470. phydev->drv->name, dev_name(&phydev->dev));
  14471. } else {
  14472. char *ethtype;
  14473. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14474. ethtype = "10/100Base-TX";
  14475. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14476. ethtype = "1000Base-SX";
  14477. else
  14478. ethtype = "10/100/1000Base-T";
  14479. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14480. "(WireSpeed[%d], EEE[%d])\n",
  14481. tg3_phy_string(tp), ethtype,
  14482. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14483. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14484. }
  14485. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14486. (dev->features & NETIF_F_RXCSUM) != 0,
  14487. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14488. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14489. tg3_flag(tp, ENABLE_ASF) != 0,
  14490. tg3_flag(tp, TSO_CAPABLE) != 0);
  14491. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14492. tp->dma_rwctrl,
  14493. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14494. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14495. pci_save_state(pdev);
  14496. return 0;
  14497. err_out_apeunmap:
  14498. if (tp->aperegs) {
  14499. iounmap(tp->aperegs);
  14500. tp->aperegs = NULL;
  14501. }
  14502. err_out_iounmap:
  14503. if (tp->regs) {
  14504. iounmap(tp->regs);
  14505. tp->regs = NULL;
  14506. }
  14507. err_out_free_dev:
  14508. free_netdev(dev);
  14509. err_out_power_down:
  14510. pci_set_power_state(pdev, PCI_D3hot);
  14511. err_out_free_res:
  14512. pci_release_regions(pdev);
  14513. err_out_disable_pdev:
  14514. pci_disable_device(pdev);
  14515. pci_set_drvdata(pdev, NULL);
  14516. return err;
  14517. }
  14518. static void tg3_remove_one(struct pci_dev *pdev)
  14519. {
  14520. struct net_device *dev = pci_get_drvdata(pdev);
  14521. if (dev) {
  14522. struct tg3 *tp = netdev_priv(dev);
  14523. release_firmware(tp->fw);
  14524. tg3_reset_task_cancel(tp);
  14525. if (tg3_flag(tp, USE_PHYLIB)) {
  14526. tg3_phy_fini(tp);
  14527. tg3_mdio_fini(tp);
  14528. }
  14529. unregister_netdev(dev);
  14530. if (tp->aperegs) {
  14531. iounmap(tp->aperegs);
  14532. tp->aperegs = NULL;
  14533. }
  14534. if (tp->regs) {
  14535. iounmap(tp->regs);
  14536. tp->regs = NULL;
  14537. }
  14538. free_netdev(dev);
  14539. pci_release_regions(pdev);
  14540. pci_disable_device(pdev);
  14541. pci_set_drvdata(pdev, NULL);
  14542. }
  14543. }
  14544. #ifdef CONFIG_PM_SLEEP
  14545. static int tg3_suspend(struct device *device)
  14546. {
  14547. struct pci_dev *pdev = to_pci_dev(device);
  14548. struct net_device *dev = pci_get_drvdata(pdev);
  14549. struct tg3 *tp = netdev_priv(dev);
  14550. int err;
  14551. if (!netif_running(dev))
  14552. return 0;
  14553. tg3_reset_task_cancel(tp);
  14554. tg3_phy_stop(tp);
  14555. tg3_netif_stop(tp);
  14556. tg3_timer_stop(tp);
  14557. tg3_full_lock(tp, 1);
  14558. tg3_disable_ints(tp);
  14559. tg3_full_unlock(tp);
  14560. netif_device_detach(dev);
  14561. tg3_full_lock(tp, 0);
  14562. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14563. tg3_flag_clear(tp, INIT_COMPLETE);
  14564. tg3_full_unlock(tp);
  14565. err = tg3_power_down_prepare(tp);
  14566. if (err) {
  14567. int err2;
  14568. tg3_full_lock(tp, 0);
  14569. tg3_flag_set(tp, INIT_COMPLETE);
  14570. err2 = tg3_restart_hw(tp, true);
  14571. if (err2)
  14572. goto out;
  14573. tg3_timer_start(tp);
  14574. netif_device_attach(dev);
  14575. tg3_netif_start(tp);
  14576. out:
  14577. tg3_full_unlock(tp);
  14578. if (!err2)
  14579. tg3_phy_start(tp);
  14580. }
  14581. return err;
  14582. }
  14583. static int tg3_resume(struct device *device)
  14584. {
  14585. struct pci_dev *pdev = to_pci_dev(device);
  14586. struct net_device *dev = pci_get_drvdata(pdev);
  14587. struct tg3 *tp = netdev_priv(dev);
  14588. int err;
  14589. if (!netif_running(dev))
  14590. return 0;
  14591. netif_device_attach(dev);
  14592. tg3_full_lock(tp, 0);
  14593. tg3_flag_set(tp, INIT_COMPLETE);
  14594. err = tg3_restart_hw(tp,
  14595. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  14596. if (err)
  14597. goto out;
  14598. tg3_timer_start(tp);
  14599. tg3_netif_start(tp);
  14600. out:
  14601. tg3_full_unlock(tp);
  14602. if (!err)
  14603. tg3_phy_start(tp);
  14604. return err;
  14605. }
  14606. #endif /* CONFIG_PM_SLEEP */
  14607. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14608. /**
  14609. * tg3_io_error_detected - called when PCI error is detected
  14610. * @pdev: Pointer to PCI device
  14611. * @state: The current pci connection state
  14612. *
  14613. * This function is called after a PCI bus error affecting
  14614. * this device has been detected.
  14615. */
  14616. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14617. pci_channel_state_t state)
  14618. {
  14619. struct net_device *netdev = pci_get_drvdata(pdev);
  14620. struct tg3 *tp = netdev_priv(netdev);
  14621. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14622. netdev_info(netdev, "PCI I/O error detected\n");
  14623. rtnl_lock();
  14624. if (!netif_running(netdev))
  14625. goto done;
  14626. tg3_phy_stop(tp);
  14627. tg3_netif_stop(tp);
  14628. tg3_timer_stop(tp);
  14629. /* Want to make sure that the reset task doesn't run */
  14630. tg3_reset_task_cancel(tp);
  14631. netif_device_detach(netdev);
  14632. /* Clean up software state, even if MMIO is blocked */
  14633. tg3_full_lock(tp, 0);
  14634. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14635. tg3_full_unlock(tp);
  14636. done:
  14637. if (state == pci_channel_io_perm_failure)
  14638. err = PCI_ERS_RESULT_DISCONNECT;
  14639. else
  14640. pci_disable_device(pdev);
  14641. rtnl_unlock();
  14642. return err;
  14643. }
  14644. /**
  14645. * tg3_io_slot_reset - called after the pci bus has been reset.
  14646. * @pdev: Pointer to PCI device
  14647. *
  14648. * Restart the card from scratch, as if from a cold-boot.
  14649. * At this point, the card has exprienced a hard reset,
  14650. * followed by fixups by BIOS, and has its config space
  14651. * set up identically to what it was at cold boot.
  14652. */
  14653. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14654. {
  14655. struct net_device *netdev = pci_get_drvdata(pdev);
  14656. struct tg3 *tp = netdev_priv(netdev);
  14657. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14658. int err;
  14659. rtnl_lock();
  14660. if (pci_enable_device(pdev)) {
  14661. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14662. goto done;
  14663. }
  14664. pci_set_master(pdev);
  14665. pci_restore_state(pdev);
  14666. pci_save_state(pdev);
  14667. if (!netif_running(netdev)) {
  14668. rc = PCI_ERS_RESULT_RECOVERED;
  14669. goto done;
  14670. }
  14671. err = tg3_power_up(tp);
  14672. if (err)
  14673. goto done;
  14674. rc = PCI_ERS_RESULT_RECOVERED;
  14675. done:
  14676. rtnl_unlock();
  14677. return rc;
  14678. }
  14679. /**
  14680. * tg3_io_resume - called when traffic can start flowing again.
  14681. * @pdev: Pointer to PCI device
  14682. *
  14683. * This callback is called when the error recovery driver tells
  14684. * us that its OK to resume normal operation.
  14685. */
  14686. static void tg3_io_resume(struct pci_dev *pdev)
  14687. {
  14688. struct net_device *netdev = pci_get_drvdata(pdev);
  14689. struct tg3 *tp = netdev_priv(netdev);
  14690. int err;
  14691. rtnl_lock();
  14692. if (!netif_running(netdev))
  14693. goto done;
  14694. tg3_full_lock(tp, 0);
  14695. tg3_flag_set(tp, INIT_COMPLETE);
  14696. err = tg3_restart_hw(tp, true);
  14697. if (err) {
  14698. tg3_full_unlock(tp);
  14699. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14700. goto done;
  14701. }
  14702. netif_device_attach(netdev);
  14703. tg3_timer_start(tp);
  14704. tg3_netif_start(tp);
  14705. tg3_full_unlock(tp);
  14706. tg3_phy_start(tp);
  14707. done:
  14708. rtnl_unlock();
  14709. }
  14710. static const struct pci_error_handlers tg3_err_handler = {
  14711. .error_detected = tg3_io_error_detected,
  14712. .slot_reset = tg3_io_slot_reset,
  14713. .resume = tg3_io_resume
  14714. };
  14715. static struct pci_driver tg3_driver = {
  14716. .name = DRV_MODULE_NAME,
  14717. .id_table = tg3_pci_tbl,
  14718. .probe = tg3_init_one,
  14719. .remove = tg3_remove_one,
  14720. .err_handler = &tg3_err_handler,
  14721. .driver.pm = &tg3_pm_ops,
  14722. };
  14723. static int __init tg3_init(void)
  14724. {
  14725. return pci_register_driver(&tg3_driver);
  14726. }
  14727. static void __exit tg3_cleanup(void)
  14728. {
  14729. pci_unregister_driver(&tg3_driver);
  14730. }
  14731. module_init(tg3_init);
  14732. module_exit(tg3_cleanup);