omap_hwmod_44xx_data.c 127 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'dmm' class
  47. * instance(s): dmm
  48. */
  49. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  50. .name = "dmm",
  51. };
  52. /* dmm */
  53. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  54. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  55. { .irq = -1 }
  56. };
  57. static struct omap_hwmod omap44xx_dmm_hwmod = {
  58. .name = "dmm",
  59. .class = &omap44xx_dmm_hwmod_class,
  60. .clkdm_name = "l3_emif_clkdm",
  61. .mpu_irqs = omap44xx_dmm_irqs,
  62. .prcm = {
  63. .omap4 = {
  64. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  65. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  66. },
  67. },
  68. };
  69. /*
  70. * 'emif_fw' class
  71. * instance(s): emif_fw
  72. */
  73. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  74. .name = "emif_fw",
  75. };
  76. /* emif_fw */
  77. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  78. .name = "emif_fw",
  79. .class = &omap44xx_emif_fw_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'l3' class
  90. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  91. */
  92. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  93. .name = "l3",
  94. };
  95. /* l3_instr */
  96. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  97. .name = "l3_instr",
  98. .class = &omap44xx_l3_hwmod_class,
  99. .clkdm_name = "l3_instr_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  104. .modulemode = MODULEMODE_HWCTRL,
  105. },
  106. },
  107. };
  108. /* l3_main_1 */
  109. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  110. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  111. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  112. { .irq = -1 }
  113. };
  114. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  115. .name = "l3_main_1",
  116. .class = &omap44xx_l3_hwmod_class,
  117. .clkdm_name = "l3_1_clkdm",
  118. .mpu_irqs = omap44xx_l3_main_1_irqs,
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  123. },
  124. },
  125. };
  126. /* l3_main_2 */
  127. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  128. .name = "l3_main_2",
  129. .class = &omap44xx_l3_hwmod_class,
  130. .clkdm_name = "l3_2_clkdm",
  131. .prcm = {
  132. .omap4 = {
  133. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  134. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  135. },
  136. },
  137. };
  138. /* l3_main_3 */
  139. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  140. .name = "l3_main_3",
  141. .class = &omap44xx_l3_hwmod_class,
  142. .clkdm_name = "l3_instr_clkdm",
  143. .prcm = {
  144. .omap4 = {
  145. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  146. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  147. .modulemode = MODULEMODE_HWCTRL,
  148. },
  149. },
  150. };
  151. /*
  152. * 'l4' class
  153. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  154. */
  155. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  156. .name = "l4",
  157. };
  158. /* l4_abe */
  159. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  160. .name = "l4_abe",
  161. .class = &omap44xx_l4_hwmod_class,
  162. .clkdm_name = "abe_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  166. },
  167. },
  168. };
  169. /* l4_cfg */
  170. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  171. .name = "l4_cfg",
  172. .class = &omap44xx_l4_hwmod_class,
  173. .clkdm_name = "l4_cfg_clkdm",
  174. .prcm = {
  175. .omap4 = {
  176. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  177. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  178. },
  179. },
  180. };
  181. /* l4_per */
  182. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  183. .name = "l4_per",
  184. .class = &omap44xx_l4_hwmod_class,
  185. .clkdm_name = "l4_per_clkdm",
  186. .prcm = {
  187. .omap4 = {
  188. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  189. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  190. },
  191. },
  192. };
  193. /* l4_wkup */
  194. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  195. .name = "l4_wkup",
  196. .class = &omap44xx_l4_hwmod_class,
  197. .clkdm_name = "l4_wkup_clkdm",
  198. .prcm = {
  199. .omap4 = {
  200. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  201. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  202. },
  203. },
  204. };
  205. /*
  206. * 'mpu_bus' class
  207. * instance(s): mpu_private
  208. */
  209. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  210. .name = "mpu_bus",
  211. };
  212. /* mpu_private */
  213. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  214. .name = "mpu_private",
  215. .class = &omap44xx_mpu_bus_hwmod_class,
  216. .clkdm_name = "mpuss_clkdm",
  217. };
  218. /*
  219. * Modules omap_hwmod structures
  220. *
  221. * The following IPs are excluded for the moment because:
  222. * - They do not need an explicit SW control using omap_hwmod API.
  223. * - They still need to be validated with the driver
  224. * properly adapted to omap_hwmod / omap_device
  225. *
  226. * c2c
  227. * c2c_target_fw
  228. * cm_core
  229. * cm_core_aon
  230. * ctrl_module_core
  231. * ctrl_module_pad_core
  232. * ctrl_module_pad_wkup
  233. * ctrl_module_wkup
  234. * debugss
  235. * efuse_ctrl_cust
  236. * efuse_ctrl_std
  237. * elm
  238. * gpu
  239. * mcasp
  240. * mpu_c0
  241. * mpu_c1
  242. * ocmc_ram
  243. * ocp2scp_usb_phy
  244. * ocp_wp_noc
  245. * prcm_mpu
  246. * prm
  247. * scrm
  248. * sl2if
  249. * slimbus1
  250. * slimbus2
  251. * usb_host_fs
  252. * usb_host_hs
  253. * usb_phy_cm
  254. * usb_tll_hs
  255. * usim
  256. */
  257. /*
  258. * 'aess' class
  259. * audio engine sub system
  260. */
  261. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  262. .rev_offs = 0x0000,
  263. .sysc_offs = 0x0010,
  264. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  265. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  266. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  267. MSTANDBY_SMART_WKUP),
  268. .sysc_fields = &omap_hwmod_sysc_type2,
  269. };
  270. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  271. .name = "aess",
  272. .sysc = &omap44xx_aess_sysc,
  273. };
  274. /* aess */
  275. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  276. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  277. { .irq = -1 }
  278. };
  279. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  280. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  281. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  282. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  283. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  284. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  285. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  286. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  287. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  288. { .dma_req = -1 }
  289. };
  290. static struct omap_hwmod omap44xx_aess_hwmod = {
  291. .name = "aess",
  292. .class = &omap44xx_aess_hwmod_class,
  293. .clkdm_name = "abe_clkdm",
  294. .mpu_irqs = omap44xx_aess_irqs,
  295. .sdma_reqs = omap44xx_aess_sdma_reqs,
  296. .main_clk = "aess_fck",
  297. .prcm = {
  298. .omap4 = {
  299. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  300. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  301. .modulemode = MODULEMODE_SWCTRL,
  302. },
  303. },
  304. };
  305. /*
  306. * 'counter' class
  307. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  308. */
  309. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  310. .rev_offs = 0x0000,
  311. .sysc_offs = 0x0004,
  312. .sysc_flags = SYSC_HAS_SIDLEMODE,
  313. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  314. SIDLE_SMART_WKUP),
  315. .sysc_fields = &omap_hwmod_sysc_type1,
  316. };
  317. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  318. .name = "counter",
  319. .sysc = &omap44xx_counter_sysc,
  320. };
  321. /* counter_32k */
  322. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  323. .name = "counter_32k",
  324. .class = &omap44xx_counter_hwmod_class,
  325. .clkdm_name = "l4_wkup_clkdm",
  326. .flags = HWMOD_SWSUP_SIDLE,
  327. .main_clk = "sys_32k_ck",
  328. .prcm = {
  329. .omap4 = {
  330. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  331. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  332. },
  333. },
  334. };
  335. /*
  336. * 'dma' class
  337. * dma controller for data exchange between memory to memory (i.e. internal or
  338. * external memory) and gp peripherals to memory or memory to gp peripherals
  339. */
  340. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  341. .rev_offs = 0x0000,
  342. .sysc_offs = 0x002c,
  343. .syss_offs = 0x0028,
  344. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  345. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  346. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  347. SYSS_HAS_RESET_STATUS),
  348. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  349. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  350. .sysc_fields = &omap_hwmod_sysc_type1,
  351. };
  352. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  353. .name = "dma",
  354. .sysc = &omap44xx_dma_sysc,
  355. };
  356. /* dma dev_attr */
  357. static struct omap_dma_dev_attr dma_dev_attr = {
  358. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  359. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  360. .lch_count = 32,
  361. };
  362. /* dma_system */
  363. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  364. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  365. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  366. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  367. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  368. { .irq = -1 }
  369. };
  370. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  371. .name = "dma_system",
  372. .class = &omap44xx_dma_hwmod_class,
  373. .clkdm_name = "l3_dma_clkdm",
  374. .mpu_irqs = omap44xx_dma_system_irqs,
  375. .main_clk = "l3_div_ck",
  376. .prcm = {
  377. .omap4 = {
  378. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  379. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  380. },
  381. },
  382. .dev_attr = &dma_dev_attr,
  383. };
  384. /*
  385. * 'dmic' class
  386. * digital microphone controller
  387. */
  388. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  389. .rev_offs = 0x0000,
  390. .sysc_offs = 0x0010,
  391. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  392. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  393. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  394. SIDLE_SMART_WKUP),
  395. .sysc_fields = &omap_hwmod_sysc_type2,
  396. };
  397. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  398. .name = "dmic",
  399. .sysc = &omap44xx_dmic_sysc,
  400. };
  401. /* dmic */
  402. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  403. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  404. { .irq = -1 }
  405. };
  406. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  407. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  408. { .dma_req = -1 }
  409. };
  410. static struct omap_hwmod omap44xx_dmic_hwmod = {
  411. .name = "dmic",
  412. .class = &omap44xx_dmic_hwmod_class,
  413. .clkdm_name = "abe_clkdm",
  414. .mpu_irqs = omap44xx_dmic_irqs,
  415. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  416. .main_clk = "dmic_fck",
  417. .prcm = {
  418. .omap4 = {
  419. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  420. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  421. .modulemode = MODULEMODE_SWCTRL,
  422. },
  423. },
  424. };
  425. /*
  426. * 'dsp' class
  427. * dsp sub-system
  428. */
  429. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  430. .name = "dsp",
  431. };
  432. /* dsp */
  433. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  434. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  435. { .irq = -1 }
  436. };
  437. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  438. { .name = "dsp", .rst_shift = 0 },
  439. { .name = "mmu_cache", .rst_shift = 1 },
  440. };
  441. static struct omap_hwmod omap44xx_dsp_hwmod = {
  442. .name = "dsp",
  443. .class = &omap44xx_dsp_hwmod_class,
  444. .clkdm_name = "tesla_clkdm",
  445. .mpu_irqs = omap44xx_dsp_irqs,
  446. .rst_lines = omap44xx_dsp_resets,
  447. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  448. .main_clk = "dsp_fck",
  449. .prcm = {
  450. .omap4 = {
  451. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  452. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  453. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  454. .modulemode = MODULEMODE_HWCTRL,
  455. },
  456. },
  457. };
  458. /*
  459. * 'dss' class
  460. * display sub-system
  461. */
  462. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  463. .rev_offs = 0x0000,
  464. .syss_offs = 0x0014,
  465. .sysc_flags = SYSS_HAS_RESET_STATUS,
  466. };
  467. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  468. .name = "dss",
  469. .sysc = &omap44xx_dss_sysc,
  470. .reset = omap_dss_reset,
  471. };
  472. /* dss */
  473. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  474. { .role = "sys_clk", .clk = "dss_sys_clk" },
  475. { .role = "tv_clk", .clk = "dss_tv_clk" },
  476. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  477. };
  478. static struct omap_hwmod omap44xx_dss_hwmod = {
  479. .name = "dss_core",
  480. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  481. .class = &omap44xx_dss_hwmod_class,
  482. .clkdm_name = "l3_dss_clkdm",
  483. .main_clk = "dss_dss_clk",
  484. .prcm = {
  485. .omap4 = {
  486. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  487. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  488. },
  489. },
  490. .opt_clks = dss_opt_clks,
  491. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  492. };
  493. /*
  494. * 'dispc' class
  495. * display controller
  496. */
  497. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  498. .rev_offs = 0x0000,
  499. .sysc_offs = 0x0010,
  500. .syss_offs = 0x0014,
  501. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  502. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  503. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  504. SYSS_HAS_RESET_STATUS),
  505. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  506. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  507. .sysc_fields = &omap_hwmod_sysc_type1,
  508. };
  509. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  510. .name = "dispc",
  511. .sysc = &omap44xx_dispc_sysc,
  512. };
  513. /* dss_dispc */
  514. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  515. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  516. { .irq = -1 }
  517. };
  518. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  519. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  520. { .dma_req = -1 }
  521. };
  522. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  523. .manager_count = 3,
  524. .has_framedonetv_irq = 1
  525. };
  526. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  527. .name = "dss_dispc",
  528. .class = &omap44xx_dispc_hwmod_class,
  529. .clkdm_name = "l3_dss_clkdm",
  530. .mpu_irqs = omap44xx_dss_dispc_irqs,
  531. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  532. .main_clk = "dss_dss_clk",
  533. .prcm = {
  534. .omap4 = {
  535. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  536. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  537. },
  538. },
  539. .dev_attr = &omap44xx_dss_dispc_dev_attr
  540. };
  541. /*
  542. * 'dsi' class
  543. * display serial interface controller
  544. */
  545. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  546. .rev_offs = 0x0000,
  547. .sysc_offs = 0x0010,
  548. .syss_offs = 0x0014,
  549. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  550. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  551. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  552. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  553. .sysc_fields = &omap_hwmod_sysc_type1,
  554. };
  555. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  556. .name = "dsi",
  557. .sysc = &omap44xx_dsi_sysc,
  558. };
  559. /* dss_dsi1 */
  560. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  561. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  562. { .irq = -1 }
  563. };
  564. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  565. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  566. { .dma_req = -1 }
  567. };
  568. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  569. { .role = "sys_clk", .clk = "dss_sys_clk" },
  570. };
  571. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  572. .name = "dss_dsi1",
  573. .class = &omap44xx_dsi_hwmod_class,
  574. .clkdm_name = "l3_dss_clkdm",
  575. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  576. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  577. .main_clk = "dss_dss_clk",
  578. .prcm = {
  579. .omap4 = {
  580. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  581. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  582. },
  583. },
  584. .opt_clks = dss_dsi1_opt_clks,
  585. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  586. };
  587. /* dss_dsi2 */
  588. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  589. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  590. { .irq = -1 }
  591. };
  592. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  593. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  594. { .dma_req = -1 }
  595. };
  596. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  597. { .role = "sys_clk", .clk = "dss_sys_clk" },
  598. };
  599. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  600. .name = "dss_dsi2",
  601. .class = &omap44xx_dsi_hwmod_class,
  602. .clkdm_name = "l3_dss_clkdm",
  603. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  604. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  605. .main_clk = "dss_dss_clk",
  606. .prcm = {
  607. .omap4 = {
  608. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  609. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  610. },
  611. },
  612. .opt_clks = dss_dsi2_opt_clks,
  613. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  614. };
  615. /*
  616. * 'hdmi' class
  617. * hdmi controller
  618. */
  619. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  620. .rev_offs = 0x0000,
  621. .sysc_offs = 0x0010,
  622. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  623. SYSC_HAS_SOFTRESET),
  624. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  625. SIDLE_SMART_WKUP),
  626. .sysc_fields = &omap_hwmod_sysc_type2,
  627. };
  628. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  629. .name = "hdmi",
  630. .sysc = &omap44xx_hdmi_sysc,
  631. };
  632. /* dss_hdmi */
  633. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  634. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  635. { .irq = -1 }
  636. };
  637. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  638. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  639. { .dma_req = -1 }
  640. };
  641. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  642. { .role = "sys_clk", .clk = "dss_sys_clk" },
  643. };
  644. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  645. .name = "dss_hdmi",
  646. .class = &omap44xx_hdmi_hwmod_class,
  647. .clkdm_name = "l3_dss_clkdm",
  648. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  649. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  650. .main_clk = "dss_48mhz_clk",
  651. .prcm = {
  652. .omap4 = {
  653. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  654. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  655. },
  656. },
  657. .opt_clks = dss_hdmi_opt_clks,
  658. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  659. };
  660. /*
  661. * 'rfbi' class
  662. * remote frame buffer interface
  663. */
  664. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  665. .rev_offs = 0x0000,
  666. .sysc_offs = 0x0010,
  667. .syss_offs = 0x0014,
  668. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  669. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  670. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  671. .sysc_fields = &omap_hwmod_sysc_type1,
  672. };
  673. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  674. .name = "rfbi",
  675. .sysc = &omap44xx_rfbi_sysc,
  676. };
  677. /* dss_rfbi */
  678. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  679. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  680. { .dma_req = -1 }
  681. };
  682. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  683. { .role = "ick", .clk = "dss_fck" },
  684. };
  685. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  686. .name = "dss_rfbi",
  687. .class = &omap44xx_rfbi_hwmod_class,
  688. .clkdm_name = "l3_dss_clkdm",
  689. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  690. .main_clk = "dss_dss_clk",
  691. .prcm = {
  692. .omap4 = {
  693. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  694. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  695. },
  696. },
  697. .opt_clks = dss_rfbi_opt_clks,
  698. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  699. };
  700. /*
  701. * 'venc' class
  702. * video encoder
  703. */
  704. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  705. .name = "venc",
  706. };
  707. /* dss_venc */
  708. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  709. .name = "dss_venc",
  710. .class = &omap44xx_venc_hwmod_class,
  711. .clkdm_name = "l3_dss_clkdm",
  712. .main_clk = "dss_tv_clk",
  713. .prcm = {
  714. .omap4 = {
  715. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  716. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  717. },
  718. },
  719. };
  720. /*
  721. * 'emif' class
  722. * external memory interface no1
  723. */
  724. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  725. .rev_offs = 0x0000,
  726. };
  727. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  728. .name = "emif",
  729. .sysc = &omap44xx_emif_sysc,
  730. };
  731. /* emif1 */
  732. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  733. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  734. { .irq = -1 }
  735. };
  736. static struct omap_hwmod omap44xx_emif1_hwmod = {
  737. .name = "emif1",
  738. .class = &omap44xx_emif_hwmod_class,
  739. .clkdm_name = "l3_emif_clkdm",
  740. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  741. .mpu_irqs = omap44xx_emif1_irqs,
  742. .main_clk = "ddrphy_ck",
  743. .prcm = {
  744. .omap4 = {
  745. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  746. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  747. .modulemode = MODULEMODE_HWCTRL,
  748. },
  749. },
  750. };
  751. /* emif2 */
  752. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  753. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  754. { .irq = -1 }
  755. };
  756. static struct omap_hwmod omap44xx_emif2_hwmod = {
  757. .name = "emif2",
  758. .class = &omap44xx_emif_hwmod_class,
  759. .clkdm_name = "l3_emif_clkdm",
  760. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  761. .mpu_irqs = omap44xx_emif2_irqs,
  762. .main_clk = "ddrphy_ck",
  763. .prcm = {
  764. .omap4 = {
  765. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  766. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  767. .modulemode = MODULEMODE_HWCTRL,
  768. },
  769. },
  770. };
  771. /*
  772. * 'fdif' class
  773. * face detection hw accelerator module
  774. */
  775. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  776. .rev_offs = 0x0000,
  777. .sysc_offs = 0x0010,
  778. /*
  779. * FDIF needs 100 OCP clk cycles delay after a softreset before
  780. * accessing sysconfig again.
  781. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  782. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  783. *
  784. * TODO: Indicate errata when available.
  785. */
  786. .srst_udelay = 2,
  787. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  788. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  789. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  790. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  791. .sysc_fields = &omap_hwmod_sysc_type2,
  792. };
  793. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  794. .name = "fdif",
  795. .sysc = &omap44xx_fdif_sysc,
  796. };
  797. /* fdif */
  798. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  799. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  800. { .irq = -1 }
  801. };
  802. static struct omap_hwmod omap44xx_fdif_hwmod = {
  803. .name = "fdif",
  804. .class = &omap44xx_fdif_hwmod_class,
  805. .clkdm_name = "iss_clkdm",
  806. .mpu_irqs = omap44xx_fdif_irqs,
  807. .main_clk = "fdif_fck",
  808. .prcm = {
  809. .omap4 = {
  810. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  811. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  812. .modulemode = MODULEMODE_SWCTRL,
  813. },
  814. },
  815. };
  816. /*
  817. * 'gpio' class
  818. * general purpose io module
  819. */
  820. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  821. .rev_offs = 0x0000,
  822. .sysc_offs = 0x0010,
  823. .syss_offs = 0x0114,
  824. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  825. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  826. SYSS_HAS_RESET_STATUS),
  827. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  828. SIDLE_SMART_WKUP),
  829. .sysc_fields = &omap_hwmod_sysc_type1,
  830. };
  831. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  832. .name = "gpio",
  833. .sysc = &omap44xx_gpio_sysc,
  834. .rev = 2,
  835. };
  836. /* gpio dev_attr */
  837. static struct omap_gpio_dev_attr gpio_dev_attr = {
  838. .bank_width = 32,
  839. .dbck_flag = true,
  840. };
  841. /* gpio1 */
  842. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  843. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  844. { .irq = -1 }
  845. };
  846. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  847. { .role = "dbclk", .clk = "gpio1_dbclk" },
  848. };
  849. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  850. .name = "gpio1",
  851. .class = &omap44xx_gpio_hwmod_class,
  852. .clkdm_name = "l4_wkup_clkdm",
  853. .mpu_irqs = omap44xx_gpio1_irqs,
  854. .main_clk = "gpio1_ick",
  855. .prcm = {
  856. .omap4 = {
  857. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  858. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  859. .modulemode = MODULEMODE_HWCTRL,
  860. },
  861. },
  862. .opt_clks = gpio1_opt_clks,
  863. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  864. .dev_attr = &gpio_dev_attr,
  865. };
  866. /* gpio2 */
  867. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  868. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  869. { .irq = -1 }
  870. };
  871. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  872. { .role = "dbclk", .clk = "gpio2_dbclk" },
  873. };
  874. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  875. .name = "gpio2",
  876. .class = &omap44xx_gpio_hwmod_class,
  877. .clkdm_name = "l4_per_clkdm",
  878. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  879. .mpu_irqs = omap44xx_gpio2_irqs,
  880. .main_clk = "gpio2_ick",
  881. .prcm = {
  882. .omap4 = {
  883. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  884. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  885. .modulemode = MODULEMODE_HWCTRL,
  886. },
  887. },
  888. .opt_clks = gpio2_opt_clks,
  889. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  890. .dev_attr = &gpio_dev_attr,
  891. };
  892. /* gpio3 */
  893. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  894. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  895. { .irq = -1 }
  896. };
  897. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  898. { .role = "dbclk", .clk = "gpio3_dbclk" },
  899. };
  900. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  901. .name = "gpio3",
  902. .class = &omap44xx_gpio_hwmod_class,
  903. .clkdm_name = "l4_per_clkdm",
  904. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  905. .mpu_irqs = omap44xx_gpio3_irqs,
  906. .main_clk = "gpio3_ick",
  907. .prcm = {
  908. .omap4 = {
  909. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  910. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  911. .modulemode = MODULEMODE_HWCTRL,
  912. },
  913. },
  914. .opt_clks = gpio3_opt_clks,
  915. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  916. .dev_attr = &gpio_dev_attr,
  917. };
  918. /* gpio4 */
  919. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  920. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  921. { .irq = -1 }
  922. };
  923. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  924. { .role = "dbclk", .clk = "gpio4_dbclk" },
  925. };
  926. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  927. .name = "gpio4",
  928. .class = &omap44xx_gpio_hwmod_class,
  929. .clkdm_name = "l4_per_clkdm",
  930. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  931. .mpu_irqs = omap44xx_gpio4_irqs,
  932. .main_clk = "gpio4_ick",
  933. .prcm = {
  934. .omap4 = {
  935. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  936. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  937. .modulemode = MODULEMODE_HWCTRL,
  938. },
  939. },
  940. .opt_clks = gpio4_opt_clks,
  941. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  942. .dev_attr = &gpio_dev_attr,
  943. };
  944. /* gpio5 */
  945. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  946. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  947. { .irq = -1 }
  948. };
  949. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  950. { .role = "dbclk", .clk = "gpio5_dbclk" },
  951. };
  952. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  953. .name = "gpio5",
  954. .class = &omap44xx_gpio_hwmod_class,
  955. .clkdm_name = "l4_per_clkdm",
  956. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  957. .mpu_irqs = omap44xx_gpio5_irqs,
  958. .main_clk = "gpio5_ick",
  959. .prcm = {
  960. .omap4 = {
  961. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  962. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  963. .modulemode = MODULEMODE_HWCTRL,
  964. },
  965. },
  966. .opt_clks = gpio5_opt_clks,
  967. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  968. .dev_attr = &gpio_dev_attr,
  969. };
  970. /* gpio6 */
  971. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  972. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  973. { .irq = -1 }
  974. };
  975. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  976. { .role = "dbclk", .clk = "gpio6_dbclk" },
  977. };
  978. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  979. .name = "gpio6",
  980. .class = &omap44xx_gpio_hwmod_class,
  981. .clkdm_name = "l4_per_clkdm",
  982. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  983. .mpu_irqs = omap44xx_gpio6_irqs,
  984. .main_clk = "gpio6_ick",
  985. .prcm = {
  986. .omap4 = {
  987. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  988. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  989. .modulemode = MODULEMODE_HWCTRL,
  990. },
  991. },
  992. .opt_clks = gpio6_opt_clks,
  993. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  994. .dev_attr = &gpio_dev_attr,
  995. };
  996. /*
  997. * 'gpmc' class
  998. * general purpose memory controller
  999. */
  1000. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1001. .rev_offs = 0x0000,
  1002. .sysc_offs = 0x0010,
  1003. .syss_offs = 0x0014,
  1004. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1005. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1006. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1007. .sysc_fields = &omap_hwmod_sysc_type1,
  1008. };
  1009. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1010. .name = "gpmc",
  1011. .sysc = &omap44xx_gpmc_sysc,
  1012. };
  1013. /* gpmc */
  1014. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1015. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1016. { .irq = -1 }
  1017. };
  1018. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1019. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1020. { .dma_req = -1 }
  1021. };
  1022. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1023. .name = "gpmc",
  1024. .class = &omap44xx_gpmc_hwmod_class,
  1025. .clkdm_name = "l3_2_clkdm",
  1026. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1027. .mpu_irqs = omap44xx_gpmc_irqs,
  1028. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1029. .prcm = {
  1030. .omap4 = {
  1031. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1032. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1033. .modulemode = MODULEMODE_HWCTRL,
  1034. },
  1035. },
  1036. };
  1037. /*
  1038. * 'hdq1w' class
  1039. * hdq / 1-wire serial interface controller
  1040. */
  1041. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1042. .rev_offs = 0x0000,
  1043. .sysc_offs = 0x0014,
  1044. .syss_offs = 0x0018,
  1045. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1046. SYSS_HAS_RESET_STATUS),
  1047. .sysc_fields = &omap_hwmod_sysc_type1,
  1048. };
  1049. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1050. .name = "hdq1w",
  1051. .sysc = &omap44xx_hdq1w_sysc,
  1052. };
  1053. /* hdq1w */
  1054. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1055. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1056. { .irq = -1 }
  1057. };
  1058. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1059. .name = "hdq1w",
  1060. .class = &omap44xx_hdq1w_hwmod_class,
  1061. .clkdm_name = "l4_per_clkdm",
  1062. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1063. .mpu_irqs = omap44xx_hdq1w_irqs,
  1064. .main_clk = "hdq1w_fck",
  1065. .prcm = {
  1066. .omap4 = {
  1067. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1068. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1069. .modulemode = MODULEMODE_SWCTRL,
  1070. },
  1071. },
  1072. };
  1073. /*
  1074. * 'hsi' class
  1075. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1076. * serial if)
  1077. */
  1078. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1079. .rev_offs = 0x0000,
  1080. .sysc_offs = 0x0010,
  1081. .syss_offs = 0x0014,
  1082. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1083. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1084. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1085. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1086. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1087. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1088. .sysc_fields = &omap_hwmod_sysc_type1,
  1089. };
  1090. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1091. .name = "hsi",
  1092. .sysc = &omap44xx_hsi_sysc,
  1093. };
  1094. /* hsi */
  1095. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1096. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1097. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1098. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1099. { .irq = -1 }
  1100. };
  1101. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1102. .name = "hsi",
  1103. .class = &omap44xx_hsi_hwmod_class,
  1104. .clkdm_name = "l3_init_clkdm",
  1105. .mpu_irqs = omap44xx_hsi_irqs,
  1106. .main_clk = "hsi_fck",
  1107. .prcm = {
  1108. .omap4 = {
  1109. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1110. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1111. .modulemode = MODULEMODE_HWCTRL,
  1112. },
  1113. },
  1114. };
  1115. /*
  1116. * 'i2c' class
  1117. * multimaster high-speed i2c controller
  1118. */
  1119. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1120. .sysc_offs = 0x0010,
  1121. .syss_offs = 0x0090,
  1122. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1123. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1124. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1125. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1126. SIDLE_SMART_WKUP),
  1127. .clockact = CLOCKACT_TEST_ICLK,
  1128. .sysc_fields = &omap_hwmod_sysc_type1,
  1129. };
  1130. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1131. .name = "i2c",
  1132. .sysc = &omap44xx_i2c_sysc,
  1133. .rev = OMAP_I2C_IP_VERSION_2,
  1134. .reset = &omap_i2c_reset,
  1135. };
  1136. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1137. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1138. };
  1139. /* i2c1 */
  1140. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1141. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1142. { .irq = -1 }
  1143. };
  1144. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1145. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1146. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1147. { .dma_req = -1 }
  1148. };
  1149. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1150. .name = "i2c1",
  1151. .class = &omap44xx_i2c_hwmod_class,
  1152. .clkdm_name = "l4_per_clkdm",
  1153. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1154. .mpu_irqs = omap44xx_i2c1_irqs,
  1155. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1156. .main_clk = "i2c1_fck",
  1157. .prcm = {
  1158. .omap4 = {
  1159. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1160. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1161. .modulemode = MODULEMODE_SWCTRL,
  1162. },
  1163. },
  1164. .dev_attr = &i2c_dev_attr,
  1165. };
  1166. /* i2c2 */
  1167. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1168. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1169. { .irq = -1 }
  1170. };
  1171. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1172. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1173. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1174. { .dma_req = -1 }
  1175. };
  1176. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1177. .name = "i2c2",
  1178. .class = &omap44xx_i2c_hwmod_class,
  1179. .clkdm_name = "l4_per_clkdm",
  1180. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1181. .mpu_irqs = omap44xx_i2c2_irqs,
  1182. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1183. .main_clk = "i2c2_fck",
  1184. .prcm = {
  1185. .omap4 = {
  1186. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1187. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1188. .modulemode = MODULEMODE_SWCTRL,
  1189. },
  1190. },
  1191. .dev_attr = &i2c_dev_attr,
  1192. };
  1193. /* i2c3 */
  1194. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1195. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1196. { .irq = -1 }
  1197. };
  1198. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1199. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1200. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1201. { .dma_req = -1 }
  1202. };
  1203. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1204. .name = "i2c3",
  1205. .class = &omap44xx_i2c_hwmod_class,
  1206. .clkdm_name = "l4_per_clkdm",
  1207. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1208. .mpu_irqs = omap44xx_i2c3_irqs,
  1209. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1210. .main_clk = "i2c3_fck",
  1211. .prcm = {
  1212. .omap4 = {
  1213. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1214. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1215. .modulemode = MODULEMODE_SWCTRL,
  1216. },
  1217. },
  1218. .dev_attr = &i2c_dev_attr,
  1219. };
  1220. /* i2c4 */
  1221. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1222. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1223. { .irq = -1 }
  1224. };
  1225. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1226. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1227. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1228. { .dma_req = -1 }
  1229. };
  1230. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1231. .name = "i2c4",
  1232. .class = &omap44xx_i2c_hwmod_class,
  1233. .clkdm_name = "l4_per_clkdm",
  1234. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1235. .mpu_irqs = omap44xx_i2c4_irqs,
  1236. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1237. .main_clk = "i2c4_fck",
  1238. .prcm = {
  1239. .omap4 = {
  1240. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1241. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1242. .modulemode = MODULEMODE_SWCTRL,
  1243. },
  1244. },
  1245. .dev_attr = &i2c_dev_attr,
  1246. };
  1247. /*
  1248. * 'ipu' class
  1249. * imaging processor unit
  1250. */
  1251. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1252. .name = "ipu",
  1253. };
  1254. /* ipu */
  1255. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1256. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1257. { .irq = -1 }
  1258. };
  1259. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1260. { .name = "cpu0", .rst_shift = 0 },
  1261. { .name = "cpu1", .rst_shift = 1 },
  1262. { .name = "mmu_cache", .rst_shift = 2 },
  1263. };
  1264. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1265. .name = "ipu",
  1266. .class = &omap44xx_ipu_hwmod_class,
  1267. .clkdm_name = "ducati_clkdm",
  1268. .mpu_irqs = omap44xx_ipu_irqs,
  1269. .rst_lines = omap44xx_ipu_resets,
  1270. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1271. .main_clk = "ipu_fck",
  1272. .prcm = {
  1273. .omap4 = {
  1274. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1275. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1276. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1277. .modulemode = MODULEMODE_HWCTRL,
  1278. },
  1279. },
  1280. };
  1281. /*
  1282. * 'iss' class
  1283. * external images sensor pixel data processor
  1284. */
  1285. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1286. .rev_offs = 0x0000,
  1287. .sysc_offs = 0x0010,
  1288. /*
  1289. * ISS needs 100 OCP clk cycles delay after a softreset before
  1290. * accessing sysconfig again.
  1291. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1292. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1293. *
  1294. * TODO: Indicate errata when available.
  1295. */
  1296. .srst_udelay = 2,
  1297. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1298. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1299. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1300. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1301. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1302. .sysc_fields = &omap_hwmod_sysc_type2,
  1303. };
  1304. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1305. .name = "iss",
  1306. .sysc = &omap44xx_iss_sysc,
  1307. };
  1308. /* iss */
  1309. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1310. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1311. { .irq = -1 }
  1312. };
  1313. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1314. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1315. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1316. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1317. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1318. { .dma_req = -1 }
  1319. };
  1320. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1321. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1322. };
  1323. static struct omap_hwmod omap44xx_iss_hwmod = {
  1324. .name = "iss",
  1325. .class = &omap44xx_iss_hwmod_class,
  1326. .clkdm_name = "iss_clkdm",
  1327. .mpu_irqs = omap44xx_iss_irqs,
  1328. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1329. .main_clk = "iss_fck",
  1330. .prcm = {
  1331. .omap4 = {
  1332. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1333. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1334. .modulemode = MODULEMODE_SWCTRL,
  1335. },
  1336. },
  1337. .opt_clks = iss_opt_clks,
  1338. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1339. };
  1340. /*
  1341. * 'iva' class
  1342. * multi-standard video encoder/decoder hardware accelerator
  1343. */
  1344. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1345. .name = "iva",
  1346. };
  1347. /* iva */
  1348. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1349. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1350. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1351. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1352. { .irq = -1 }
  1353. };
  1354. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1355. { .name = "seq0", .rst_shift = 0 },
  1356. { .name = "seq1", .rst_shift = 1 },
  1357. { .name = "logic", .rst_shift = 2 },
  1358. };
  1359. static struct omap_hwmod omap44xx_iva_hwmod = {
  1360. .name = "iva",
  1361. .class = &omap44xx_iva_hwmod_class,
  1362. .clkdm_name = "ivahd_clkdm",
  1363. .mpu_irqs = omap44xx_iva_irqs,
  1364. .rst_lines = omap44xx_iva_resets,
  1365. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1366. .main_clk = "iva_fck",
  1367. .prcm = {
  1368. .omap4 = {
  1369. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1370. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1371. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1372. .modulemode = MODULEMODE_HWCTRL,
  1373. },
  1374. },
  1375. };
  1376. /*
  1377. * 'kbd' class
  1378. * keyboard controller
  1379. */
  1380. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1381. .rev_offs = 0x0000,
  1382. .sysc_offs = 0x0010,
  1383. .syss_offs = 0x0014,
  1384. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1385. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1386. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1387. SYSS_HAS_RESET_STATUS),
  1388. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1389. .sysc_fields = &omap_hwmod_sysc_type1,
  1390. };
  1391. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1392. .name = "kbd",
  1393. .sysc = &omap44xx_kbd_sysc,
  1394. };
  1395. /* kbd */
  1396. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1397. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1398. { .irq = -1 }
  1399. };
  1400. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1401. .name = "kbd",
  1402. .class = &omap44xx_kbd_hwmod_class,
  1403. .clkdm_name = "l4_wkup_clkdm",
  1404. .mpu_irqs = omap44xx_kbd_irqs,
  1405. .main_clk = "kbd_fck",
  1406. .prcm = {
  1407. .omap4 = {
  1408. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1409. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1410. .modulemode = MODULEMODE_SWCTRL,
  1411. },
  1412. },
  1413. };
  1414. /*
  1415. * 'mailbox' class
  1416. * mailbox module allowing communication between the on-chip processors using a
  1417. * queued mailbox-interrupt mechanism.
  1418. */
  1419. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1420. .rev_offs = 0x0000,
  1421. .sysc_offs = 0x0010,
  1422. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1423. SYSC_HAS_SOFTRESET),
  1424. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1425. .sysc_fields = &omap_hwmod_sysc_type2,
  1426. };
  1427. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1428. .name = "mailbox",
  1429. .sysc = &omap44xx_mailbox_sysc,
  1430. };
  1431. /* mailbox */
  1432. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1433. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1434. { .irq = -1 }
  1435. };
  1436. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1437. .name = "mailbox",
  1438. .class = &omap44xx_mailbox_hwmod_class,
  1439. .clkdm_name = "l4_cfg_clkdm",
  1440. .mpu_irqs = omap44xx_mailbox_irqs,
  1441. .prcm = {
  1442. .omap4 = {
  1443. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1444. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1445. },
  1446. },
  1447. };
  1448. /*
  1449. * 'mcbsp' class
  1450. * multi channel buffered serial port controller
  1451. */
  1452. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1453. .sysc_offs = 0x008c,
  1454. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1455. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1456. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1457. .sysc_fields = &omap_hwmod_sysc_type1,
  1458. };
  1459. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1460. .name = "mcbsp",
  1461. .sysc = &omap44xx_mcbsp_sysc,
  1462. .rev = MCBSP_CONFIG_TYPE4,
  1463. };
  1464. /* mcbsp1 */
  1465. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1466. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1467. { .irq = -1 }
  1468. };
  1469. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1470. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1471. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1472. { .dma_req = -1 }
  1473. };
  1474. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1475. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1476. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  1477. };
  1478. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1479. .name = "mcbsp1",
  1480. .class = &omap44xx_mcbsp_hwmod_class,
  1481. .clkdm_name = "abe_clkdm",
  1482. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1483. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1484. .main_clk = "mcbsp1_fck",
  1485. .prcm = {
  1486. .omap4 = {
  1487. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1488. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1489. .modulemode = MODULEMODE_SWCTRL,
  1490. },
  1491. },
  1492. .opt_clks = mcbsp1_opt_clks,
  1493. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1494. };
  1495. /* mcbsp2 */
  1496. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1497. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1498. { .irq = -1 }
  1499. };
  1500. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1501. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1502. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1503. { .dma_req = -1 }
  1504. };
  1505. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1506. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1507. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  1508. };
  1509. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1510. .name = "mcbsp2",
  1511. .class = &omap44xx_mcbsp_hwmod_class,
  1512. .clkdm_name = "abe_clkdm",
  1513. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1514. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1515. .main_clk = "mcbsp2_fck",
  1516. .prcm = {
  1517. .omap4 = {
  1518. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1519. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1520. .modulemode = MODULEMODE_SWCTRL,
  1521. },
  1522. },
  1523. .opt_clks = mcbsp2_opt_clks,
  1524. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1525. };
  1526. /* mcbsp3 */
  1527. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1528. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1529. { .irq = -1 }
  1530. };
  1531. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1532. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1534. { .dma_req = -1 }
  1535. };
  1536. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1537. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1538. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  1539. };
  1540. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1541. .name = "mcbsp3",
  1542. .class = &omap44xx_mcbsp_hwmod_class,
  1543. .clkdm_name = "abe_clkdm",
  1544. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1545. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1546. .main_clk = "mcbsp3_fck",
  1547. .prcm = {
  1548. .omap4 = {
  1549. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1550. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1551. .modulemode = MODULEMODE_SWCTRL,
  1552. },
  1553. },
  1554. .opt_clks = mcbsp3_opt_clks,
  1555. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1556. };
  1557. /* mcbsp4 */
  1558. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1559. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1560. { .irq = -1 }
  1561. };
  1562. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1563. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1564. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1565. { .dma_req = -1 }
  1566. };
  1567. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1568. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1569. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  1570. };
  1571. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1572. .name = "mcbsp4",
  1573. .class = &omap44xx_mcbsp_hwmod_class,
  1574. .clkdm_name = "l4_per_clkdm",
  1575. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1576. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1577. .main_clk = "mcbsp4_fck",
  1578. .prcm = {
  1579. .omap4 = {
  1580. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1581. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1582. .modulemode = MODULEMODE_SWCTRL,
  1583. },
  1584. },
  1585. .opt_clks = mcbsp4_opt_clks,
  1586. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1587. };
  1588. /*
  1589. * 'mcpdm' class
  1590. * multi channel pdm controller (proprietary interface with phoenix power
  1591. * ic)
  1592. */
  1593. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1594. .rev_offs = 0x0000,
  1595. .sysc_offs = 0x0010,
  1596. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1597. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1598. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1599. SIDLE_SMART_WKUP),
  1600. .sysc_fields = &omap_hwmod_sysc_type2,
  1601. };
  1602. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1603. .name = "mcpdm",
  1604. .sysc = &omap44xx_mcpdm_sysc,
  1605. };
  1606. /* mcpdm */
  1607. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1608. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1609. { .irq = -1 }
  1610. };
  1611. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1612. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1613. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1614. { .dma_req = -1 }
  1615. };
  1616. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1617. .name = "mcpdm",
  1618. .class = &omap44xx_mcpdm_hwmod_class,
  1619. .clkdm_name = "abe_clkdm",
  1620. .mpu_irqs = omap44xx_mcpdm_irqs,
  1621. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1622. .main_clk = "mcpdm_fck",
  1623. .prcm = {
  1624. .omap4 = {
  1625. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1626. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1627. .modulemode = MODULEMODE_SWCTRL,
  1628. },
  1629. },
  1630. };
  1631. /*
  1632. * 'mcspi' class
  1633. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1634. * bus
  1635. */
  1636. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1637. .rev_offs = 0x0000,
  1638. .sysc_offs = 0x0010,
  1639. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1640. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1641. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1642. SIDLE_SMART_WKUP),
  1643. .sysc_fields = &omap_hwmod_sysc_type2,
  1644. };
  1645. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1646. .name = "mcspi",
  1647. .sysc = &omap44xx_mcspi_sysc,
  1648. .rev = OMAP4_MCSPI_REV,
  1649. };
  1650. /* mcspi1 */
  1651. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1652. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1653. { .irq = -1 }
  1654. };
  1655. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1656. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1657. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1658. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1659. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1660. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1661. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1662. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1663. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1664. { .dma_req = -1 }
  1665. };
  1666. /* mcspi1 dev_attr */
  1667. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1668. .num_chipselect = 4,
  1669. };
  1670. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1671. .name = "mcspi1",
  1672. .class = &omap44xx_mcspi_hwmod_class,
  1673. .clkdm_name = "l4_per_clkdm",
  1674. .mpu_irqs = omap44xx_mcspi1_irqs,
  1675. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1676. .main_clk = "mcspi1_fck",
  1677. .prcm = {
  1678. .omap4 = {
  1679. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1680. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1681. .modulemode = MODULEMODE_SWCTRL,
  1682. },
  1683. },
  1684. .dev_attr = &mcspi1_dev_attr,
  1685. };
  1686. /* mcspi2 */
  1687. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1688. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1689. { .irq = -1 }
  1690. };
  1691. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1692. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1693. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1694. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1695. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1696. { .dma_req = -1 }
  1697. };
  1698. /* mcspi2 dev_attr */
  1699. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1700. .num_chipselect = 2,
  1701. };
  1702. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1703. .name = "mcspi2",
  1704. .class = &omap44xx_mcspi_hwmod_class,
  1705. .clkdm_name = "l4_per_clkdm",
  1706. .mpu_irqs = omap44xx_mcspi2_irqs,
  1707. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1708. .main_clk = "mcspi2_fck",
  1709. .prcm = {
  1710. .omap4 = {
  1711. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1712. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1713. .modulemode = MODULEMODE_SWCTRL,
  1714. },
  1715. },
  1716. .dev_attr = &mcspi2_dev_attr,
  1717. };
  1718. /* mcspi3 */
  1719. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1720. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1721. { .irq = -1 }
  1722. };
  1723. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1724. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1725. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1726. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1727. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1728. { .dma_req = -1 }
  1729. };
  1730. /* mcspi3 dev_attr */
  1731. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1732. .num_chipselect = 2,
  1733. };
  1734. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1735. .name = "mcspi3",
  1736. .class = &omap44xx_mcspi_hwmod_class,
  1737. .clkdm_name = "l4_per_clkdm",
  1738. .mpu_irqs = omap44xx_mcspi3_irqs,
  1739. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1740. .main_clk = "mcspi3_fck",
  1741. .prcm = {
  1742. .omap4 = {
  1743. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1744. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1745. .modulemode = MODULEMODE_SWCTRL,
  1746. },
  1747. },
  1748. .dev_attr = &mcspi3_dev_attr,
  1749. };
  1750. /* mcspi4 */
  1751. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1752. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1753. { .irq = -1 }
  1754. };
  1755. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1756. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1757. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1758. { .dma_req = -1 }
  1759. };
  1760. /* mcspi4 dev_attr */
  1761. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1762. .num_chipselect = 1,
  1763. };
  1764. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1765. .name = "mcspi4",
  1766. .class = &omap44xx_mcspi_hwmod_class,
  1767. .clkdm_name = "l4_per_clkdm",
  1768. .mpu_irqs = omap44xx_mcspi4_irqs,
  1769. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1770. .main_clk = "mcspi4_fck",
  1771. .prcm = {
  1772. .omap4 = {
  1773. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  1774. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  1775. .modulemode = MODULEMODE_SWCTRL,
  1776. },
  1777. },
  1778. .dev_attr = &mcspi4_dev_attr,
  1779. };
  1780. /*
  1781. * 'mmc' class
  1782. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  1783. */
  1784. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  1785. .rev_offs = 0x0000,
  1786. .sysc_offs = 0x0010,
  1787. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  1788. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1789. SYSC_HAS_SOFTRESET),
  1790. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1791. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1792. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1793. .sysc_fields = &omap_hwmod_sysc_type2,
  1794. };
  1795. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  1796. .name = "mmc",
  1797. .sysc = &omap44xx_mmc_sysc,
  1798. };
  1799. /* mmc1 */
  1800. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  1801. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  1802. { .irq = -1 }
  1803. };
  1804. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  1805. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  1806. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  1807. { .dma_req = -1 }
  1808. };
  1809. /* mmc1 dev_attr */
  1810. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1811. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1812. };
  1813. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  1814. .name = "mmc1",
  1815. .class = &omap44xx_mmc_hwmod_class,
  1816. .clkdm_name = "l3_init_clkdm",
  1817. .mpu_irqs = omap44xx_mmc1_irqs,
  1818. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  1819. .main_clk = "mmc1_fck",
  1820. .prcm = {
  1821. .omap4 = {
  1822. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  1823. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  1824. .modulemode = MODULEMODE_SWCTRL,
  1825. },
  1826. },
  1827. .dev_attr = &mmc1_dev_attr,
  1828. };
  1829. /* mmc2 */
  1830. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  1831. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  1832. { .irq = -1 }
  1833. };
  1834. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  1835. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  1836. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  1837. { .dma_req = -1 }
  1838. };
  1839. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  1840. .name = "mmc2",
  1841. .class = &omap44xx_mmc_hwmod_class,
  1842. .clkdm_name = "l3_init_clkdm",
  1843. .mpu_irqs = omap44xx_mmc2_irqs,
  1844. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  1845. .main_clk = "mmc2_fck",
  1846. .prcm = {
  1847. .omap4 = {
  1848. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  1849. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  1850. .modulemode = MODULEMODE_SWCTRL,
  1851. },
  1852. },
  1853. };
  1854. /* mmc3 */
  1855. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  1856. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  1857. { .irq = -1 }
  1858. };
  1859. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  1860. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  1861. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  1862. { .dma_req = -1 }
  1863. };
  1864. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  1865. .name = "mmc3",
  1866. .class = &omap44xx_mmc_hwmod_class,
  1867. .clkdm_name = "l4_per_clkdm",
  1868. .mpu_irqs = omap44xx_mmc3_irqs,
  1869. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  1870. .main_clk = "mmc3_fck",
  1871. .prcm = {
  1872. .omap4 = {
  1873. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  1874. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  1875. .modulemode = MODULEMODE_SWCTRL,
  1876. },
  1877. },
  1878. };
  1879. /* mmc4 */
  1880. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  1881. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  1882. { .irq = -1 }
  1883. };
  1884. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  1885. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  1886. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  1887. { .dma_req = -1 }
  1888. };
  1889. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  1890. .name = "mmc4",
  1891. .class = &omap44xx_mmc_hwmod_class,
  1892. .clkdm_name = "l4_per_clkdm",
  1893. .mpu_irqs = omap44xx_mmc4_irqs,
  1894. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  1895. .main_clk = "mmc4_fck",
  1896. .prcm = {
  1897. .omap4 = {
  1898. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  1899. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  1900. .modulemode = MODULEMODE_SWCTRL,
  1901. },
  1902. },
  1903. };
  1904. /* mmc5 */
  1905. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  1906. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  1907. { .irq = -1 }
  1908. };
  1909. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  1910. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  1911. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  1912. { .dma_req = -1 }
  1913. };
  1914. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  1915. .name = "mmc5",
  1916. .class = &omap44xx_mmc_hwmod_class,
  1917. .clkdm_name = "l4_per_clkdm",
  1918. .mpu_irqs = omap44xx_mmc5_irqs,
  1919. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  1920. .main_clk = "mmc5_fck",
  1921. .prcm = {
  1922. .omap4 = {
  1923. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  1924. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  1925. .modulemode = MODULEMODE_SWCTRL,
  1926. },
  1927. },
  1928. };
  1929. /*
  1930. * 'mpu' class
  1931. * mpu sub-system
  1932. */
  1933. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  1934. .name = "mpu",
  1935. };
  1936. /* mpu */
  1937. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  1938. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  1939. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  1940. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  1941. { .irq = -1 }
  1942. };
  1943. static struct omap_hwmod omap44xx_mpu_hwmod = {
  1944. .name = "mpu",
  1945. .class = &omap44xx_mpu_hwmod_class,
  1946. .clkdm_name = "mpuss_clkdm",
  1947. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1948. .mpu_irqs = omap44xx_mpu_irqs,
  1949. .main_clk = "dpll_mpu_m2_ck",
  1950. .prcm = {
  1951. .omap4 = {
  1952. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  1953. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  1954. },
  1955. },
  1956. };
  1957. /*
  1958. * 'smartreflex' class
  1959. * smartreflex module (monitor silicon performance and outputs a measure of
  1960. * performance error)
  1961. */
  1962. /* The IP is not compliant to type1 / type2 scheme */
  1963. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  1964. .sidle_shift = 24,
  1965. .enwkup_shift = 26,
  1966. };
  1967. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  1968. .sysc_offs = 0x0038,
  1969. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  1970. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1971. SIDLE_SMART_WKUP),
  1972. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  1973. };
  1974. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  1975. .name = "smartreflex",
  1976. .sysc = &omap44xx_smartreflex_sysc,
  1977. .rev = 2,
  1978. };
  1979. /* smartreflex_core */
  1980. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  1981. .sensor_voltdm_name = "core",
  1982. };
  1983. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  1984. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  1985. { .irq = -1 }
  1986. };
  1987. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  1988. .name = "smartreflex_core",
  1989. .class = &omap44xx_smartreflex_hwmod_class,
  1990. .clkdm_name = "l4_ao_clkdm",
  1991. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  1992. .main_clk = "smartreflex_core_fck",
  1993. .prcm = {
  1994. .omap4 = {
  1995. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  1996. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  1997. .modulemode = MODULEMODE_SWCTRL,
  1998. },
  1999. },
  2000. .dev_attr = &smartreflex_core_dev_attr,
  2001. };
  2002. /* smartreflex_iva */
  2003. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2004. .sensor_voltdm_name = "iva",
  2005. };
  2006. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2007. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2008. { .irq = -1 }
  2009. };
  2010. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2011. .name = "smartreflex_iva",
  2012. .class = &omap44xx_smartreflex_hwmod_class,
  2013. .clkdm_name = "l4_ao_clkdm",
  2014. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2015. .main_clk = "smartreflex_iva_fck",
  2016. .prcm = {
  2017. .omap4 = {
  2018. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2019. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2020. .modulemode = MODULEMODE_SWCTRL,
  2021. },
  2022. },
  2023. .dev_attr = &smartreflex_iva_dev_attr,
  2024. };
  2025. /* smartreflex_mpu */
  2026. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2027. .sensor_voltdm_name = "mpu",
  2028. };
  2029. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2030. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2031. { .irq = -1 }
  2032. };
  2033. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2034. .name = "smartreflex_mpu",
  2035. .class = &omap44xx_smartreflex_hwmod_class,
  2036. .clkdm_name = "l4_ao_clkdm",
  2037. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2038. .main_clk = "smartreflex_mpu_fck",
  2039. .prcm = {
  2040. .omap4 = {
  2041. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2042. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2043. .modulemode = MODULEMODE_SWCTRL,
  2044. },
  2045. },
  2046. .dev_attr = &smartreflex_mpu_dev_attr,
  2047. };
  2048. /*
  2049. * 'spinlock' class
  2050. * spinlock provides hardware assistance for synchronizing the processes
  2051. * running on multiple processors
  2052. */
  2053. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2054. .rev_offs = 0x0000,
  2055. .sysc_offs = 0x0010,
  2056. .syss_offs = 0x0014,
  2057. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2058. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2059. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2060. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2061. SIDLE_SMART_WKUP),
  2062. .sysc_fields = &omap_hwmod_sysc_type1,
  2063. };
  2064. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2065. .name = "spinlock",
  2066. .sysc = &omap44xx_spinlock_sysc,
  2067. };
  2068. /* spinlock */
  2069. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2070. .name = "spinlock",
  2071. .class = &omap44xx_spinlock_hwmod_class,
  2072. .clkdm_name = "l4_cfg_clkdm",
  2073. .prcm = {
  2074. .omap4 = {
  2075. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2076. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2077. },
  2078. },
  2079. };
  2080. /*
  2081. * 'timer' class
  2082. * general purpose timer module with accurate 1ms tick
  2083. * This class contains several variants: ['timer_1ms', 'timer']
  2084. */
  2085. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2086. .rev_offs = 0x0000,
  2087. .sysc_offs = 0x0010,
  2088. .syss_offs = 0x0014,
  2089. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2090. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2091. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2092. SYSS_HAS_RESET_STATUS),
  2093. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2094. .sysc_fields = &omap_hwmod_sysc_type1,
  2095. };
  2096. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2097. .name = "timer",
  2098. .sysc = &omap44xx_timer_1ms_sysc,
  2099. };
  2100. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2101. .rev_offs = 0x0000,
  2102. .sysc_offs = 0x0010,
  2103. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2104. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2105. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2106. SIDLE_SMART_WKUP),
  2107. .sysc_fields = &omap_hwmod_sysc_type2,
  2108. };
  2109. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2110. .name = "timer",
  2111. .sysc = &omap44xx_timer_sysc,
  2112. };
  2113. /* always-on timers dev attribute */
  2114. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2115. .timer_capability = OMAP_TIMER_ALWON,
  2116. };
  2117. /* pwm timers dev attribute */
  2118. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2119. .timer_capability = OMAP_TIMER_HAS_PWM,
  2120. };
  2121. /* timer1 */
  2122. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2123. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2124. { .irq = -1 }
  2125. };
  2126. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2127. .name = "timer1",
  2128. .class = &omap44xx_timer_1ms_hwmod_class,
  2129. .clkdm_name = "l4_wkup_clkdm",
  2130. .mpu_irqs = omap44xx_timer1_irqs,
  2131. .main_clk = "timer1_fck",
  2132. .prcm = {
  2133. .omap4 = {
  2134. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2135. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2136. .modulemode = MODULEMODE_SWCTRL,
  2137. },
  2138. },
  2139. .dev_attr = &capability_alwon_dev_attr,
  2140. };
  2141. /* timer2 */
  2142. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2143. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2144. { .irq = -1 }
  2145. };
  2146. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2147. .name = "timer2",
  2148. .class = &omap44xx_timer_1ms_hwmod_class,
  2149. .clkdm_name = "l4_per_clkdm",
  2150. .mpu_irqs = omap44xx_timer2_irqs,
  2151. .main_clk = "timer2_fck",
  2152. .prcm = {
  2153. .omap4 = {
  2154. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2155. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2156. .modulemode = MODULEMODE_SWCTRL,
  2157. },
  2158. },
  2159. .dev_attr = &capability_alwon_dev_attr,
  2160. };
  2161. /* timer3 */
  2162. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2163. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2164. { .irq = -1 }
  2165. };
  2166. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2167. .name = "timer3",
  2168. .class = &omap44xx_timer_hwmod_class,
  2169. .clkdm_name = "l4_per_clkdm",
  2170. .mpu_irqs = omap44xx_timer3_irqs,
  2171. .main_clk = "timer3_fck",
  2172. .prcm = {
  2173. .omap4 = {
  2174. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2175. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2176. .modulemode = MODULEMODE_SWCTRL,
  2177. },
  2178. },
  2179. .dev_attr = &capability_alwon_dev_attr,
  2180. };
  2181. /* timer4 */
  2182. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2183. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2184. { .irq = -1 }
  2185. };
  2186. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2187. .name = "timer4",
  2188. .class = &omap44xx_timer_hwmod_class,
  2189. .clkdm_name = "l4_per_clkdm",
  2190. .mpu_irqs = omap44xx_timer4_irqs,
  2191. .main_clk = "timer4_fck",
  2192. .prcm = {
  2193. .omap4 = {
  2194. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2195. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2196. .modulemode = MODULEMODE_SWCTRL,
  2197. },
  2198. },
  2199. .dev_attr = &capability_alwon_dev_attr,
  2200. };
  2201. /* timer5 */
  2202. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2203. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2204. { .irq = -1 }
  2205. };
  2206. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2207. .name = "timer5",
  2208. .class = &omap44xx_timer_hwmod_class,
  2209. .clkdm_name = "abe_clkdm",
  2210. .mpu_irqs = omap44xx_timer5_irqs,
  2211. .main_clk = "timer5_fck",
  2212. .prcm = {
  2213. .omap4 = {
  2214. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2215. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2216. .modulemode = MODULEMODE_SWCTRL,
  2217. },
  2218. },
  2219. .dev_attr = &capability_alwon_dev_attr,
  2220. };
  2221. /* timer6 */
  2222. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2223. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2224. { .irq = -1 }
  2225. };
  2226. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2227. .name = "timer6",
  2228. .class = &omap44xx_timer_hwmod_class,
  2229. .clkdm_name = "abe_clkdm",
  2230. .mpu_irqs = omap44xx_timer6_irqs,
  2231. .main_clk = "timer6_fck",
  2232. .prcm = {
  2233. .omap4 = {
  2234. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2235. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2236. .modulemode = MODULEMODE_SWCTRL,
  2237. },
  2238. },
  2239. .dev_attr = &capability_alwon_dev_attr,
  2240. };
  2241. /* timer7 */
  2242. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2243. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2244. { .irq = -1 }
  2245. };
  2246. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2247. .name = "timer7",
  2248. .class = &omap44xx_timer_hwmod_class,
  2249. .clkdm_name = "abe_clkdm",
  2250. .mpu_irqs = omap44xx_timer7_irqs,
  2251. .main_clk = "timer7_fck",
  2252. .prcm = {
  2253. .omap4 = {
  2254. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2255. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2256. .modulemode = MODULEMODE_SWCTRL,
  2257. },
  2258. },
  2259. .dev_attr = &capability_alwon_dev_attr,
  2260. };
  2261. /* timer8 */
  2262. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2263. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2264. { .irq = -1 }
  2265. };
  2266. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2267. .name = "timer8",
  2268. .class = &omap44xx_timer_hwmod_class,
  2269. .clkdm_name = "abe_clkdm",
  2270. .mpu_irqs = omap44xx_timer8_irqs,
  2271. .main_clk = "timer8_fck",
  2272. .prcm = {
  2273. .omap4 = {
  2274. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2275. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2276. .modulemode = MODULEMODE_SWCTRL,
  2277. },
  2278. },
  2279. .dev_attr = &capability_pwm_dev_attr,
  2280. };
  2281. /* timer9 */
  2282. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2283. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2284. { .irq = -1 }
  2285. };
  2286. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2287. .name = "timer9",
  2288. .class = &omap44xx_timer_hwmod_class,
  2289. .clkdm_name = "l4_per_clkdm",
  2290. .mpu_irqs = omap44xx_timer9_irqs,
  2291. .main_clk = "timer9_fck",
  2292. .prcm = {
  2293. .omap4 = {
  2294. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2295. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2296. .modulemode = MODULEMODE_SWCTRL,
  2297. },
  2298. },
  2299. .dev_attr = &capability_pwm_dev_attr,
  2300. };
  2301. /* timer10 */
  2302. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2303. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2304. { .irq = -1 }
  2305. };
  2306. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2307. .name = "timer10",
  2308. .class = &omap44xx_timer_1ms_hwmod_class,
  2309. .clkdm_name = "l4_per_clkdm",
  2310. .mpu_irqs = omap44xx_timer10_irqs,
  2311. .main_clk = "timer10_fck",
  2312. .prcm = {
  2313. .omap4 = {
  2314. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2315. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2316. .modulemode = MODULEMODE_SWCTRL,
  2317. },
  2318. },
  2319. .dev_attr = &capability_pwm_dev_attr,
  2320. };
  2321. /* timer11 */
  2322. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2323. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2324. { .irq = -1 }
  2325. };
  2326. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2327. .name = "timer11",
  2328. .class = &omap44xx_timer_hwmod_class,
  2329. .clkdm_name = "l4_per_clkdm",
  2330. .mpu_irqs = omap44xx_timer11_irqs,
  2331. .main_clk = "timer11_fck",
  2332. .prcm = {
  2333. .omap4 = {
  2334. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2335. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2336. .modulemode = MODULEMODE_SWCTRL,
  2337. },
  2338. },
  2339. .dev_attr = &capability_pwm_dev_attr,
  2340. };
  2341. /*
  2342. * 'uart' class
  2343. * universal asynchronous receiver/transmitter (uart)
  2344. */
  2345. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2346. .rev_offs = 0x0050,
  2347. .sysc_offs = 0x0054,
  2348. .syss_offs = 0x0058,
  2349. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2350. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2351. SYSS_HAS_RESET_STATUS),
  2352. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2353. SIDLE_SMART_WKUP),
  2354. .sysc_fields = &omap_hwmod_sysc_type1,
  2355. };
  2356. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2357. .name = "uart",
  2358. .sysc = &omap44xx_uart_sysc,
  2359. };
  2360. /* uart1 */
  2361. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2362. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2363. { .irq = -1 }
  2364. };
  2365. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2366. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2367. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2368. { .dma_req = -1 }
  2369. };
  2370. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2371. .name = "uart1",
  2372. .class = &omap44xx_uart_hwmod_class,
  2373. .clkdm_name = "l4_per_clkdm",
  2374. .mpu_irqs = omap44xx_uart1_irqs,
  2375. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2376. .main_clk = "uart1_fck",
  2377. .prcm = {
  2378. .omap4 = {
  2379. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2380. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2381. .modulemode = MODULEMODE_SWCTRL,
  2382. },
  2383. },
  2384. };
  2385. /* uart2 */
  2386. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2387. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2388. { .irq = -1 }
  2389. };
  2390. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2391. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2392. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2393. { .dma_req = -1 }
  2394. };
  2395. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2396. .name = "uart2",
  2397. .class = &omap44xx_uart_hwmod_class,
  2398. .clkdm_name = "l4_per_clkdm",
  2399. .mpu_irqs = omap44xx_uart2_irqs,
  2400. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2401. .main_clk = "uart2_fck",
  2402. .prcm = {
  2403. .omap4 = {
  2404. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2405. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2406. .modulemode = MODULEMODE_SWCTRL,
  2407. },
  2408. },
  2409. };
  2410. /* uart3 */
  2411. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2412. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2413. { .irq = -1 }
  2414. };
  2415. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2416. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2417. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2418. { .dma_req = -1 }
  2419. };
  2420. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2421. .name = "uart3",
  2422. .class = &omap44xx_uart_hwmod_class,
  2423. .clkdm_name = "l4_per_clkdm",
  2424. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2425. .mpu_irqs = omap44xx_uart3_irqs,
  2426. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2427. .main_clk = "uart3_fck",
  2428. .prcm = {
  2429. .omap4 = {
  2430. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2431. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2432. .modulemode = MODULEMODE_SWCTRL,
  2433. },
  2434. },
  2435. };
  2436. /* uart4 */
  2437. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2438. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2439. { .irq = -1 }
  2440. };
  2441. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2442. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2443. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2444. { .dma_req = -1 }
  2445. };
  2446. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2447. .name = "uart4",
  2448. .class = &omap44xx_uart_hwmod_class,
  2449. .clkdm_name = "l4_per_clkdm",
  2450. .mpu_irqs = omap44xx_uart4_irqs,
  2451. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2452. .main_clk = "uart4_fck",
  2453. .prcm = {
  2454. .omap4 = {
  2455. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2456. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2457. .modulemode = MODULEMODE_SWCTRL,
  2458. },
  2459. },
  2460. };
  2461. /*
  2462. * 'usb_host_hs' class
  2463. * high-speed multi-port usb host controller
  2464. */
  2465. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2466. .rev_offs = 0x0000,
  2467. .sysc_offs = 0x0010,
  2468. .syss_offs = 0x0014,
  2469. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2470. SYSC_HAS_SOFTRESET),
  2471. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2472. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2473. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2474. .sysc_fields = &omap_hwmod_sysc_type2,
  2475. };
  2476. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2477. .name = "usb_host_hs",
  2478. .sysc = &omap44xx_usb_host_hs_sysc,
  2479. };
  2480. /* usb_host_hs */
  2481. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2482. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2483. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2484. { .irq = -1 }
  2485. };
  2486. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2487. .name = "usb_host_hs",
  2488. .class = &omap44xx_usb_host_hs_hwmod_class,
  2489. .clkdm_name = "l3_init_clkdm",
  2490. .main_clk = "usb_host_hs_fck",
  2491. .prcm = {
  2492. .omap4 = {
  2493. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2494. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2495. .modulemode = MODULEMODE_SWCTRL,
  2496. },
  2497. },
  2498. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2499. /*
  2500. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2501. * id: i660
  2502. *
  2503. * Description:
  2504. * In the following configuration :
  2505. * - USBHOST module is set to smart-idle mode
  2506. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2507. * happens when the system is going to a low power mode : all ports
  2508. * have been suspended, the master part of the USBHOST module has
  2509. * entered the standby state, and SW has cut the functional clocks)
  2510. * - an USBHOST interrupt occurs before the module is able to answer
  2511. * idle_ack, typically a remote wakeup IRQ.
  2512. * Then the USB HOST module will enter a deadlock situation where it
  2513. * is no more accessible nor functional.
  2514. *
  2515. * Workaround:
  2516. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2517. */
  2518. /*
  2519. * Errata: USB host EHCI may stall when entering smart-standby mode
  2520. * Id: i571
  2521. *
  2522. * Description:
  2523. * When the USBHOST module is set to smart-standby mode, and when it is
  2524. * ready to enter the standby state (i.e. all ports are suspended and
  2525. * all attached devices are in suspend mode), then it can wrongly assert
  2526. * the Mstandby signal too early while there are still some residual OCP
  2527. * transactions ongoing. If this condition occurs, the internal state
  2528. * machine may go to an undefined state and the USB link may be stuck
  2529. * upon the next resume.
  2530. *
  2531. * Workaround:
  2532. * Don't use smart standby; use only force standby,
  2533. * hence HWMOD_SWSUP_MSTANDBY
  2534. */
  2535. /*
  2536. * During system boot; If the hwmod framework resets the module
  2537. * the module will have smart idle settings; which can lead to deadlock
  2538. * (above Errata Id:i660); so, dont reset the module during boot;
  2539. * Use HWMOD_INIT_NO_RESET.
  2540. */
  2541. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  2542. HWMOD_INIT_NO_RESET,
  2543. };
  2544. /*
  2545. * 'usb_otg_hs' class
  2546. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  2547. */
  2548. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  2549. .rev_offs = 0x0400,
  2550. .sysc_offs = 0x0404,
  2551. .syss_offs = 0x0408,
  2552. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2553. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2554. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2555. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2556. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2557. MSTANDBY_SMART),
  2558. .sysc_fields = &omap_hwmod_sysc_type1,
  2559. };
  2560. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  2561. .name = "usb_otg_hs",
  2562. .sysc = &omap44xx_usb_otg_hs_sysc,
  2563. };
  2564. /* usb_otg_hs */
  2565. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  2566. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  2567. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  2568. { .irq = -1 }
  2569. };
  2570. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  2571. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  2572. };
  2573. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  2574. .name = "usb_otg_hs",
  2575. .class = &omap44xx_usb_otg_hs_hwmod_class,
  2576. .clkdm_name = "l3_init_clkdm",
  2577. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  2578. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  2579. .main_clk = "usb_otg_hs_ick",
  2580. .prcm = {
  2581. .omap4 = {
  2582. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  2583. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  2584. .modulemode = MODULEMODE_HWCTRL,
  2585. },
  2586. },
  2587. .opt_clks = usb_otg_hs_opt_clks,
  2588. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  2589. };
  2590. /*
  2591. * 'usb_tll_hs' class
  2592. * usb_tll_hs module is the adapter on the usb_host_hs ports
  2593. */
  2594. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  2595. .rev_offs = 0x0000,
  2596. .sysc_offs = 0x0010,
  2597. .syss_offs = 0x0014,
  2598. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2599. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  2600. SYSC_HAS_AUTOIDLE),
  2601. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2602. .sysc_fields = &omap_hwmod_sysc_type1,
  2603. };
  2604. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  2605. .name = "usb_tll_hs",
  2606. .sysc = &omap44xx_usb_tll_hs_sysc,
  2607. };
  2608. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  2609. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  2610. { .irq = -1 }
  2611. };
  2612. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  2613. .name = "usb_tll_hs",
  2614. .class = &omap44xx_usb_tll_hs_hwmod_class,
  2615. .clkdm_name = "l3_init_clkdm",
  2616. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  2617. .main_clk = "usb_tll_hs_ick",
  2618. .prcm = {
  2619. .omap4 = {
  2620. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  2621. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  2622. .modulemode = MODULEMODE_HWCTRL,
  2623. },
  2624. },
  2625. };
  2626. /*
  2627. * 'wd_timer' class
  2628. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  2629. * overflow condition
  2630. */
  2631. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  2632. .rev_offs = 0x0000,
  2633. .sysc_offs = 0x0010,
  2634. .syss_offs = 0x0014,
  2635. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  2636. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2637. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2638. SIDLE_SMART_WKUP),
  2639. .sysc_fields = &omap_hwmod_sysc_type1,
  2640. };
  2641. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  2642. .name = "wd_timer",
  2643. .sysc = &omap44xx_wd_timer_sysc,
  2644. .pre_shutdown = &omap2_wd_timer_disable,
  2645. };
  2646. /* wd_timer2 */
  2647. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  2648. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  2649. { .irq = -1 }
  2650. };
  2651. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  2652. .name = "wd_timer2",
  2653. .class = &omap44xx_wd_timer_hwmod_class,
  2654. .clkdm_name = "l4_wkup_clkdm",
  2655. .mpu_irqs = omap44xx_wd_timer2_irqs,
  2656. .main_clk = "wd_timer2_fck",
  2657. .prcm = {
  2658. .omap4 = {
  2659. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  2660. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  2661. .modulemode = MODULEMODE_SWCTRL,
  2662. },
  2663. },
  2664. };
  2665. /* wd_timer3 */
  2666. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  2667. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  2668. { .irq = -1 }
  2669. };
  2670. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  2671. .name = "wd_timer3",
  2672. .class = &omap44xx_wd_timer_hwmod_class,
  2673. .clkdm_name = "abe_clkdm",
  2674. .mpu_irqs = omap44xx_wd_timer3_irqs,
  2675. .main_clk = "wd_timer3_fck",
  2676. .prcm = {
  2677. .omap4 = {
  2678. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  2679. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  2680. .modulemode = MODULEMODE_SWCTRL,
  2681. },
  2682. },
  2683. };
  2684. /*
  2685. * interfaces
  2686. */
  2687. /* l3_main_1 -> dmm */
  2688. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  2689. .master = &omap44xx_l3_main_1_hwmod,
  2690. .slave = &omap44xx_dmm_hwmod,
  2691. .clk = "l3_div_ck",
  2692. .user = OCP_USER_SDMA,
  2693. };
  2694. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  2695. {
  2696. .pa_start = 0x4e000000,
  2697. .pa_end = 0x4e0007ff,
  2698. .flags = ADDR_TYPE_RT
  2699. },
  2700. { }
  2701. };
  2702. /* mpu -> dmm */
  2703. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  2704. .master = &omap44xx_mpu_hwmod,
  2705. .slave = &omap44xx_dmm_hwmod,
  2706. .clk = "l3_div_ck",
  2707. .addr = omap44xx_dmm_addrs,
  2708. .user = OCP_USER_MPU,
  2709. };
  2710. /* dmm -> emif_fw */
  2711. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  2712. .master = &omap44xx_dmm_hwmod,
  2713. .slave = &omap44xx_emif_fw_hwmod,
  2714. .clk = "l3_div_ck",
  2715. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2716. };
  2717. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  2718. {
  2719. .pa_start = 0x4a20c000,
  2720. .pa_end = 0x4a20c0ff,
  2721. .flags = ADDR_TYPE_RT
  2722. },
  2723. { }
  2724. };
  2725. /* l4_cfg -> emif_fw */
  2726. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  2727. .master = &omap44xx_l4_cfg_hwmod,
  2728. .slave = &omap44xx_emif_fw_hwmod,
  2729. .clk = "l4_div_ck",
  2730. .addr = omap44xx_emif_fw_addrs,
  2731. .user = OCP_USER_MPU,
  2732. };
  2733. /* iva -> l3_instr */
  2734. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  2735. .master = &omap44xx_iva_hwmod,
  2736. .slave = &omap44xx_l3_instr_hwmod,
  2737. .clk = "l3_div_ck",
  2738. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2739. };
  2740. /* l3_main_3 -> l3_instr */
  2741. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  2742. .master = &omap44xx_l3_main_3_hwmod,
  2743. .slave = &omap44xx_l3_instr_hwmod,
  2744. .clk = "l3_div_ck",
  2745. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2746. };
  2747. /* dsp -> l3_main_1 */
  2748. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  2749. .master = &omap44xx_dsp_hwmod,
  2750. .slave = &omap44xx_l3_main_1_hwmod,
  2751. .clk = "l3_div_ck",
  2752. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2753. };
  2754. /* dss -> l3_main_1 */
  2755. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  2756. .master = &omap44xx_dss_hwmod,
  2757. .slave = &omap44xx_l3_main_1_hwmod,
  2758. .clk = "l3_div_ck",
  2759. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2760. };
  2761. /* l3_main_2 -> l3_main_1 */
  2762. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  2763. .master = &omap44xx_l3_main_2_hwmod,
  2764. .slave = &omap44xx_l3_main_1_hwmod,
  2765. .clk = "l3_div_ck",
  2766. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2767. };
  2768. /* l4_cfg -> l3_main_1 */
  2769. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  2770. .master = &omap44xx_l4_cfg_hwmod,
  2771. .slave = &omap44xx_l3_main_1_hwmod,
  2772. .clk = "l4_div_ck",
  2773. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2774. };
  2775. /* mmc1 -> l3_main_1 */
  2776. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  2777. .master = &omap44xx_mmc1_hwmod,
  2778. .slave = &omap44xx_l3_main_1_hwmod,
  2779. .clk = "l3_div_ck",
  2780. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2781. };
  2782. /* mmc2 -> l3_main_1 */
  2783. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  2784. .master = &omap44xx_mmc2_hwmod,
  2785. .slave = &omap44xx_l3_main_1_hwmod,
  2786. .clk = "l3_div_ck",
  2787. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2788. };
  2789. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  2790. {
  2791. .pa_start = 0x44000000,
  2792. .pa_end = 0x44000fff,
  2793. .flags = ADDR_TYPE_RT
  2794. },
  2795. { }
  2796. };
  2797. /* mpu -> l3_main_1 */
  2798. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  2799. .master = &omap44xx_mpu_hwmod,
  2800. .slave = &omap44xx_l3_main_1_hwmod,
  2801. .clk = "l3_div_ck",
  2802. .addr = omap44xx_l3_main_1_addrs,
  2803. .user = OCP_USER_MPU,
  2804. };
  2805. /* dma_system -> l3_main_2 */
  2806. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  2807. .master = &omap44xx_dma_system_hwmod,
  2808. .slave = &omap44xx_l3_main_2_hwmod,
  2809. .clk = "l3_div_ck",
  2810. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2811. };
  2812. /* fdif -> l3_main_2 */
  2813. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  2814. .master = &omap44xx_fdif_hwmod,
  2815. .slave = &omap44xx_l3_main_2_hwmod,
  2816. .clk = "l3_div_ck",
  2817. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2818. };
  2819. /* hsi -> l3_main_2 */
  2820. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  2821. .master = &omap44xx_hsi_hwmod,
  2822. .slave = &omap44xx_l3_main_2_hwmod,
  2823. .clk = "l3_div_ck",
  2824. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2825. };
  2826. /* ipu -> l3_main_2 */
  2827. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  2828. .master = &omap44xx_ipu_hwmod,
  2829. .slave = &omap44xx_l3_main_2_hwmod,
  2830. .clk = "l3_div_ck",
  2831. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2832. };
  2833. /* iss -> l3_main_2 */
  2834. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  2835. .master = &omap44xx_iss_hwmod,
  2836. .slave = &omap44xx_l3_main_2_hwmod,
  2837. .clk = "l3_div_ck",
  2838. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2839. };
  2840. /* iva -> l3_main_2 */
  2841. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  2842. .master = &omap44xx_iva_hwmod,
  2843. .slave = &omap44xx_l3_main_2_hwmod,
  2844. .clk = "l3_div_ck",
  2845. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2846. };
  2847. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  2848. {
  2849. .pa_start = 0x44800000,
  2850. .pa_end = 0x44801fff,
  2851. .flags = ADDR_TYPE_RT
  2852. },
  2853. { }
  2854. };
  2855. /* l3_main_1 -> l3_main_2 */
  2856. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  2857. .master = &omap44xx_l3_main_1_hwmod,
  2858. .slave = &omap44xx_l3_main_2_hwmod,
  2859. .clk = "l3_div_ck",
  2860. .addr = omap44xx_l3_main_2_addrs,
  2861. .user = OCP_USER_MPU,
  2862. };
  2863. /* l4_cfg -> l3_main_2 */
  2864. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  2865. .master = &omap44xx_l4_cfg_hwmod,
  2866. .slave = &omap44xx_l3_main_2_hwmod,
  2867. .clk = "l4_div_ck",
  2868. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2869. };
  2870. /* usb_host_hs -> l3_main_2 */
  2871. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  2872. .master = &omap44xx_usb_host_hs_hwmod,
  2873. .slave = &omap44xx_l3_main_2_hwmod,
  2874. .clk = "l3_div_ck",
  2875. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2876. };
  2877. /* usb_otg_hs -> l3_main_2 */
  2878. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  2879. .master = &omap44xx_usb_otg_hs_hwmod,
  2880. .slave = &omap44xx_l3_main_2_hwmod,
  2881. .clk = "l3_div_ck",
  2882. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2883. };
  2884. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  2885. {
  2886. .pa_start = 0x45000000,
  2887. .pa_end = 0x45000fff,
  2888. .flags = ADDR_TYPE_RT
  2889. },
  2890. { }
  2891. };
  2892. /* l3_main_1 -> l3_main_3 */
  2893. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  2894. .master = &omap44xx_l3_main_1_hwmod,
  2895. .slave = &omap44xx_l3_main_3_hwmod,
  2896. .clk = "l3_div_ck",
  2897. .addr = omap44xx_l3_main_3_addrs,
  2898. .user = OCP_USER_MPU,
  2899. };
  2900. /* l3_main_2 -> l3_main_3 */
  2901. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  2902. .master = &omap44xx_l3_main_2_hwmod,
  2903. .slave = &omap44xx_l3_main_3_hwmod,
  2904. .clk = "l3_div_ck",
  2905. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2906. };
  2907. /* l4_cfg -> l3_main_3 */
  2908. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  2909. .master = &omap44xx_l4_cfg_hwmod,
  2910. .slave = &omap44xx_l3_main_3_hwmod,
  2911. .clk = "l4_div_ck",
  2912. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2913. };
  2914. /* aess -> l4_abe */
  2915. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  2916. .master = &omap44xx_aess_hwmod,
  2917. .slave = &omap44xx_l4_abe_hwmod,
  2918. .clk = "ocp_abe_iclk",
  2919. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2920. };
  2921. /* dsp -> l4_abe */
  2922. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  2923. .master = &omap44xx_dsp_hwmod,
  2924. .slave = &omap44xx_l4_abe_hwmod,
  2925. .clk = "ocp_abe_iclk",
  2926. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2927. };
  2928. /* l3_main_1 -> l4_abe */
  2929. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  2930. .master = &omap44xx_l3_main_1_hwmod,
  2931. .slave = &omap44xx_l4_abe_hwmod,
  2932. .clk = "l3_div_ck",
  2933. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2934. };
  2935. /* mpu -> l4_abe */
  2936. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  2937. .master = &omap44xx_mpu_hwmod,
  2938. .slave = &omap44xx_l4_abe_hwmod,
  2939. .clk = "ocp_abe_iclk",
  2940. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2941. };
  2942. /* l3_main_1 -> l4_cfg */
  2943. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  2944. .master = &omap44xx_l3_main_1_hwmod,
  2945. .slave = &omap44xx_l4_cfg_hwmod,
  2946. .clk = "l3_div_ck",
  2947. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2948. };
  2949. /* l3_main_2 -> l4_per */
  2950. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  2951. .master = &omap44xx_l3_main_2_hwmod,
  2952. .slave = &omap44xx_l4_per_hwmod,
  2953. .clk = "l3_div_ck",
  2954. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2955. };
  2956. /* l4_cfg -> l4_wkup */
  2957. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  2958. .master = &omap44xx_l4_cfg_hwmod,
  2959. .slave = &omap44xx_l4_wkup_hwmod,
  2960. .clk = "l4_div_ck",
  2961. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2962. };
  2963. /* mpu -> mpu_private */
  2964. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  2965. .master = &omap44xx_mpu_hwmod,
  2966. .slave = &omap44xx_mpu_private_hwmod,
  2967. .clk = "l3_div_ck",
  2968. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2969. };
  2970. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  2971. {
  2972. .pa_start = 0x401f1000,
  2973. .pa_end = 0x401f13ff,
  2974. .flags = ADDR_TYPE_RT
  2975. },
  2976. { }
  2977. };
  2978. /* l4_abe -> aess */
  2979. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  2980. .master = &omap44xx_l4_abe_hwmod,
  2981. .slave = &omap44xx_aess_hwmod,
  2982. .clk = "ocp_abe_iclk",
  2983. .addr = omap44xx_aess_addrs,
  2984. .user = OCP_USER_MPU,
  2985. };
  2986. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  2987. {
  2988. .pa_start = 0x490f1000,
  2989. .pa_end = 0x490f13ff,
  2990. .flags = ADDR_TYPE_RT
  2991. },
  2992. { }
  2993. };
  2994. /* l4_abe -> aess (dma) */
  2995. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  2996. .master = &omap44xx_l4_abe_hwmod,
  2997. .slave = &omap44xx_aess_hwmod,
  2998. .clk = "ocp_abe_iclk",
  2999. .addr = omap44xx_aess_dma_addrs,
  3000. .user = OCP_USER_SDMA,
  3001. };
  3002. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3003. {
  3004. .pa_start = 0x4a304000,
  3005. .pa_end = 0x4a30401f,
  3006. .flags = ADDR_TYPE_RT
  3007. },
  3008. { }
  3009. };
  3010. /* l4_wkup -> counter_32k */
  3011. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3012. .master = &omap44xx_l4_wkup_hwmod,
  3013. .slave = &omap44xx_counter_32k_hwmod,
  3014. .clk = "l4_wkup_clk_mux_ck",
  3015. .addr = omap44xx_counter_32k_addrs,
  3016. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3017. };
  3018. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3019. {
  3020. .pa_start = 0x4a056000,
  3021. .pa_end = 0x4a056fff,
  3022. .flags = ADDR_TYPE_RT
  3023. },
  3024. { }
  3025. };
  3026. /* l4_cfg -> dma_system */
  3027. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3028. .master = &omap44xx_l4_cfg_hwmod,
  3029. .slave = &omap44xx_dma_system_hwmod,
  3030. .clk = "l4_div_ck",
  3031. .addr = omap44xx_dma_system_addrs,
  3032. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3033. };
  3034. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3035. {
  3036. .name = "mpu",
  3037. .pa_start = 0x4012e000,
  3038. .pa_end = 0x4012e07f,
  3039. .flags = ADDR_TYPE_RT
  3040. },
  3041. { }
  3042. };
  3043. /* l4_abe -> dmic */
  3044. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3045. .master = &omap44xx_l4_abe_hwmod,
  3046. .slave = &omap44xx_dmic_hwmod,
  3047. .clk = "ocp_abe_iclk",
  3048. .addr = omap44xx_dmic_addrs,
  3049. .user = OCP_USER_MPU,
  3050. };
  3051. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3052. {
  3053. .name = "dma",
  3054. .pa_start = 0x4902e000,
  3055. .pa_end = 0x4902e07f,
  3056. .flags = ADDR_TYPE_RT
  3057. },
  3058. { }
  3059. };
  3060. /* l4_abe -> dmic (dma) */
  3061. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3062. .master = &omap44xx_l4_abe_hwmod,
  3063. .slave = &omap44xx_dmic_hwmod,
  3064. .clk = "ocp_abe_iclk",
  3065. .addr = omap44xx_dmic_dma_addrs,
  3066. .user = OCP_USER_SDMA,
  3067. };
  3068. /* dsp -> iva */
  3069. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3070. .master = &omap44xx_dsp_hwmod,
  3071. .slave = &omap44xx_iva_hwmod,
  3072. .clk = "dpll_iva_m5x2_ck",
  3073. .user = OCP_USER_DSP,
  3074. };
  3075. /* l4_cfg -> dsp */
  3076. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3077. .master = &omap44xx_l4_cfg_hwmod,
  3078. .slave = &omap44xx_dsp_hwmod,
  3079. .clk = "l4_div_ck",
  3080. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3081. };
  3082. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3083. {
  3084. .pa_start = 0x58000000,
  3085. .pa_end = 0x5800007f,
  3086. .flags = ADDR_TYPE_RT
  3087. },
  3088. { }
  3089. };
  3090. /* l3_main_2 -> dss */
  3091. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3092. .master = &omap44xx_l3_main_2_hwmod,
  3093. .slave = &omap44xx_dss_hwmod,
  3094. .clk = "dss_fck",
  3095. .addr = omap44xx_dss_dma_addrs,
  3096. .user = OCP_USER_SDMA,
  3097. };
  3098. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3099. {
  3100. .pa_start = 0x48040000,
  3101. .pa_end = 0x4804007f,
  3102. .flags = ADDR_TYPE_RT
  3103. },
  3104. { }
  3105. };
  3106. /* l4_per -> dss */
  3107. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3108. .master = &omap44xx_l4_per_hwmod,
  3109. .slave = &omap44xx_dss_hwmod,
  3110. .clk = "l4_div_ck",
  3111. .addr = omap44xx_dss_addrs,
  3112. .user = OCP_USER_MPU,
  3113. };
  3114. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3115. {
  3116. .pa_start = 0x58001000,
  3117. .pa_end = 0x58001fff,
  3118. .flags = ADDR_TYPE_RT
  3119. },
  3120. { }
  3121. };
  3122. /* l3_main_2 -> dss_dispc */
  3123. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3124. .master = &omap44xx_l3_main_2_hwmod,
  3125. .slave = &omap44xx_dss_dispc_hwmod,
  3126. .clk = "dss_fck",
  3127. .addr = omap44xx_dss_dispc_dma_addrs,
  3128. .user = OCP_USER_SDMA,
  3129. };
  3130. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3131. {
  3132. .pa_start = 0x48041000,
  3133. .pa_end = 0x48041fff,
  3134. .flags = ADDR_TYPE_RT
  3135. },
  3136. { }
  3137. };
  3138. /* l4_per -> dss_dispc */
  3139. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3140. .master = &omap44xx_l4_per_hwmod,
  3141. .slave = &omap44xx_dss_dispc_hwmod,
  3142. .clk = "l4_div_ck",
  3143. .addr = omap44xx_dss_dispc_addrs,
  3144. .user = OCP_USER_MPU,
  3145. };
  3146. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3147. {
  3148. .pa_start = 0x58004000,
  3149. .pa_end = 0x580041ff,
  3150. .flags = ADDR_TYPE_RT
  3151. },
  3152. { }
  3153. };
  3154. /* l3_main_2 -> dss_dsi1 */
  3155. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3156. .master = &omap44xx_l3_main_2_hwmod,
  3157. .slave = &omap44xx_dss_dsi1_hwmod,
  3158. .clk = "dss_fck",
  3159. .addr = omap44xx_dss_dsi1_dma_addrs,
  3160. .user = OCP_USER_SDMA,
  3161. };
  3162. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3163. {
  3164. .pa_start = 0x48044000,
  3165. .pa_end = 0x480441ff,
  3166. .flags = ADDR_TYPE_RT
  3167. },
  3168. { }
  3169. };
  3170. /* l4_per -> dss_dsi1 */
  3171. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3172. .master = &omap44xx_l4_per_hwmod,
  3173. .slave = &omap44xx_dss_dsi1_hwmod,
  3174. .clk = "l4_div_ck",
  3175. .addr = omap44xx_dss_dsi1_addrs,
  3176. .user = OCP_USER_MPU,
  3177. };
  3178. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3179. {
  3180. .pa_start = 0x58005000,
  3181. .pa_end = 0x580051ff,
  3182. .flags = ADDR_TYPE_RT
  3183. },
  3184. { }
  3185. };
  3186. /* l3_main_2 -> dss_dsi2 */
  3187. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3188. .master = &omap44xx_l3_main_2_hwmod,
  3189. .slave = &omap44xx_dss_dsi2_hwmod,
  3190. .clk = "dss_fck",
  3191. .addr = omap44xx_dss_dsi2_dma_addrs,
  3192. .user = OCP_USER_SDMA,
  3193. };
  3194. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3195. {
  3196. .pa_start = 0x48045000,
  3197. .pa_end = 0x480451ff,
  3198. .flags = ADDR_TYPE_RT
  3199. },
  3200. { }
  3201. };
  3202. /* l4_per -> dss_dsi2 */
  3203. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3204. .master = &omap44xx_l4_per_hwmod,
  3205. .slave = &omap44xx_dss_dsi2_hwmod,
  3206. .clk = "l4_div_ck",
  3207. .addr = omap44xx_dss_dsi2_addrs,
  3208. .user = OCP_USER_MPU,
  3209. };
  3210. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3211. {
  3212. .pa_start = 0x58006000,
  3213. .pa_end = 0x58006fff,
  3214. .flags = ADDR_TYPE_RT
  3215. },
  3216. { }
  3217. };
  3218. /* l3_main_2 -> dss_hdmi */
  3219. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3220. .master = &omap44xx_l3_main_2_hwmod,
  3221. .slave = &omap44xx_dss_hdmi_hwmod,
  3222. .clk = "dss_fck",
  3223. .addr = omap44xx_dss_hdmi_dma_addrs,
  3224. .user = OCP_USER_SDMA,
  3225. };
  3226. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3227. {
  3228. .pa_start = 0x48046000,
  3229. .pa_end = 0x48046fff,
  3230. .flags = ADDR_TYPE_RT
  3231. },
  3232. { }
  3233. };
  3234. /* l4_per -> dss_hdmi */
  3235. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3236. .master = &omap44xx_l4_per_hwmod,
  3237. .slave = &omap44xx_dss_hdmi_hwmod,
  3238. .clk = "l4_div_ck",
  3239. .addr = omap44xx_dss_hdmi_addrs,
  3240. .user = OCP_USER_MPU,
  3241. };
  3242. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3243. {
  3244. .pa_start = 0x58002000,
  3245. .pa_end = 0x580020ff,
  3246. .flags = ADDR_TYPE_RT
  3247. },
  3248. { }
  3249. };
  3250. /* l3_main_2 -> dss_rfbi */
  3251. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3252. .master = &omap44xx_l3_main_2_hwmod,
  3253. .slave = &omap44xx_dss_rfbi_hwmod,
  3254. .clk = "dss_fck",
  3255. .addr = omap44xx_dss_rfbi_dma_addrs,
  3256. .user = OCP_USER_SDMA,
  3257. };
  3258. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3259. {
  3260. .pa_start = 0x48042000,
  3261. .pa_end = 0x480420ff,
  3262. .flags = ADDR_TYPE_RT
  3263. },
  3264. { }
  3265. };
  3266. /* l4_per -> dss_rfbi */
  3267. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3268. .master = &omap44xx_l4_per_hwmod,
  3269. .slave = &omap44xx_dss_rfbi_hwmod,
  3270. .clk = "l4_div_ck",
  3271. .addr = omap44xx_dss_rfbi_addrs,
  3272. .user = OCP_USER_MPU,
  3273. };
  3274. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3275. {
  3276. .pa_start = 0x58003000,
  3277. .pa_end = 0x580030ff,
  3278. .flags = ADDR_TYPE_RT
  3279. },
  3280. { }
  3281. };
  3282. /* l3_main_2 -> dss_venc */
  3283. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3284. .master = &omap44xx_l3_main_2_hwmod,
  3285. .slave = &omap44xx_dss_venc_hwmod,
  3286. .clk = "dss_fck",
  3287. .addr = omap44xx_dss_venc_dma_addrs,
  3288. .user = OCP_USER_SDMA,
  3289. };
  3290. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3291. {
  3292. .pa_start = 0x48043000,
  3293. .pa_end = 0x480430ff,
  3294. .flags = ADDR_TYPE_RT
  3295. },
  3296. { }
  3297. };
  3298. /* l4_per -> dss_venc */
  3299. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3300. .master = &omap44xx_l4_per_hwmod,
  3301. .slave = &omap44xx_dss_venc_hwmod,
  3302. .clk = "l4_div_ck",
  3303. .addr = omap44xx_dss_venc_addrs,
  3304. .user = OCP_USER_MPU,
  3305. };
  3306. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  3307. {
  3308. .pa_start = 0x4c000000,
  3309. .pa_end = 0x4c0000ff,
  3310. .flags = ADDR_TYPE_RT
  3311. },
  3312. { }
  3313. };
  3314. /* emif_fw -> emif1 */
  3315. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  3316. .master = &omap44xx_emif_fw_hwmod,
  3317. .slave = &omap44xx_emif1_hwmod,
  3318. .clk = "l3_div_ck",
  3319. .addr = omap44xx_emif1_addrs,
  3320. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3321. };
  3322. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  3323. {
  3324. .pa_start = 0x4d000000,
  3325. .pa_end = 0x4d0000ff,
  3326. .flags = ADDR_TYPE_RT
  3327. },
  3328. { }
  3329. };
  3330. /* emif_fw -> emif2 */
  3331. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  3332. .master = &omap44xx_emif_fw_hwmod,
  3333. .slave = &omap44xx_emif2_hwmod,
  3334. .clk = "l3_div_ck",
  3335. .addr = omap44xx_emif2_addrs,
  3336. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3337. };
  3338. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  3339. {
  3340. .pa_start = 0x4a10a000,
  3341. .pa_end = 0x4a10a1ff,
  3342. .flags = ADDR_TYPE_RT
  3343. },
  3344. { }
  3345. };
  3346. /* l4_cfg -> fdif */
  3347. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  3348. .master = &omap44xx_l4_cfg_hwmod,
  3349. .slave = &omap44xx_fdif_hwmod,
  3350. .clk = "l4_div_ck",
  3351. .addr = omap44xx_fdif_addrs,
  3352. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3353. };
  3354. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  3355. {
  3356. .pa_start = 0x4a310000,
  3357. .pa_end = 0x4a3101ff,
  3358. .flags = ADDR_TYPE_RT
  3359. },
  3360. { }
  3361. };
  3362. /* l4_wkup -> gpio1 */
  3363. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  3364. .master = &omap44xx_l4_wkup_hwmod,
  3365. .slave = &omap44xx_gpio1_hwmod,
  3366. .clk = "l4_wkup_clk_mux_ck",
  3367. .addr = omap44xx_gpio1_addrs,
  3368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3369. };
  3370. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  3371. {
  3372. .pa_start = 0x48055000,
  3373. .pa_end = 0x480551ff,
  3374. .flags = ADDR_TYPE_RT
  3375. },
  3376. { }
  3377. };
  3378. /* l4_per -> gpio2 */
  3379. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  3380. .master = &omap44xx_l4_per_hwmod,
  3381. .slave = &omap44xx_gpio2_hwmod,
  3382. .clk = "l4_div_ck",
  3383. .addr = omap44xx_gpio2_addrs,
  3384. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3385. };
  3386. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  3387. {
  3388. .pa_start = 0x48057000,
  3389. .pa_end = 0x480571ff,
  3390. .flags = ADDR_TYPE_RT
  3391. },
  3392. { }
  3393. };
  3394. /* l4_per -> gpio3 */
  3395. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  3396. .master = &omap44xx_l4_per_hwmod,
  3397. .slave = &omap44xx_gpio3_hwmod,
  3398. .clk = "l4_div_ck",
  3399. .addr = omap44xx_gpio3_addrs,
  3400. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3401. };
  3402. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  3403. {
  3404. .pa_start = 0x48059000,
  3405. .pa_end = 0x480591ff,
  3406. .flags = ADDR_TYPE_RT
  3407. },
  3408. { }
  3409. };
  3410. /* l4_per -> gpio4 */
  3411. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  3412. .master = &omap44xx_l4_per_hwmod,
  3413. .slave = &omap44xx_gpio4_hwmod,
  3414. .clk = "l4_div_ck",
  3415. .addr = omap44xx_gpio4_addrs,
  3416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3417. };
  3418. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  3419. {
  3420. .pa_start = 0x4805b000,
  3421. .pa_end = 0x4805b1ff,
  3422. .flags = ADDR_TYPE_RT
  3423. },
  3424. { }
  3425. };
  3426. /* l4_per -> gpio5 */
  3427. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  3428. .master = &omap44xx_l4_per_hwmod,
  3429. .slave = &omap44xx_gpio5_hwmod,
  3430. .clk = "l4_div_ck",
  3431. .addr = omap44xx_gpio5_addrs,
  3432. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3433. };
  3434. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  3435. {
  3436. .pa_start = 0x4805d000,
  3437. .pa_end = 0x4805d1ff,
  3438. .flags = ADDR_TYPE_RT
  3439. },
  3440. { }
  3441. };
  3442. /* l4_per -> gpio6 */
  3443. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  3444. .master = &omap44xx_l4_per_hwmod,
  3445. .slave = &omap44xx_gpio6_hwmod,
  3446. .clk = "l4_div_ck",
  3447. .addr = omap44xx_gpio6_addrs,
  3448. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3449. };
  3450. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  3451. {
  3452. .pa_start = 0x50000000,
  3453. .pa_end = 0x500003ff,
  3454. .flags = ADDR_TYPE_RT
  3455. },
  3456. { }
  3457. };
  3458. /* l3_main_2 -> gpmc */
  3459. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  3460. .master = &omap44xx_l3_main_2_hwmod,
  3461. .slave = &omap44xx_gpmc_hwmod,
  3462. .clk = "l3_div_ck",
  3463. .addr = omap44xx_gpmc_addrs,
  3464. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3465. };
  3466. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  3467. {
  3468. .pa_start = 0x480b2000,
  3469. .pa_end = 0x480b201f,
  3470. .flags = ADDR_TYPE_RT
  3471. },
  3472. { }
  3473. };
  3474. /* l4_per -> hdq1w */
  3475. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  3476. .master = &omap44xx_l4_per_hwmod,
  3477. .slave = &omap44xx_hdq1w_hwmod,
  3478. .clk = "l4_div_ck",
  3479. .addr = omap44xx_hdq1w_addrs,
  3480. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3481. };
  3482. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  3483. {
  3484. .pa_start = 0x4a058000,
  3485. .pa_end = 0x4a05bfff,
  3486. .flags = ADDR_TYPE_RT
  3487. },
  3488. { }
  3489. };
  3490. /* l4_cfg -> hsi */
  3491. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  3492. .master = &omap44xx_l4_cfg_hwmod,
  3493. .slave = &omap44xx_hsi_hwmod,
  3494. .clk = "l4_div_ck",
  3495. .addr = omap44xx_hsi_addrs,
  3496. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3497. };
  3498. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  3499. {
  3500. .pa_start = 0x48070000,
  3501. .pa_end = 0x480700ff,
  3502. .flags = ADDR_TYPE_RT
  3503. },
  3504. { }
  3505. };
  3506. /* l4_per -> i2c1 */
  3507. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  3508. .master = &omap44xx_l4_per_hwmod,
  3509. .slave = &omap44xx_i2c1_hwmod,
  3510. .clk = "l4_div_ck",
  3511. .addr = omap44xx_i2c1_addrs,
  3512. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3513. };
  3514. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  3515. {
  3516. .pa_start = 0x48072000,
  3517. .pa_end = 0x480720ff,
  3518. .flags = ADDR_TYPE_RT
  3519. },
  3520. { }
  3521. };
  3522. /* l4_per -> i2c2 */
  3523. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  3524. .master = &omap44xx_l4_per_hwmod,
  3525. .slave = &omap44xx_i2c2_hwmod,
  3526. .clk = "l4_div_ck",
  3527. .addr = omap44xx_i2c2_addrs,
  3528. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3529. };
  3530. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  3531. {
  3532. .pa_start = 0x48060000,
  3533. .pa_end = 0x480600ff,
  3534. .flags = ADDR_TYPE_RT
  3535. },
  3536. { }
  3537. };
  3538. /* l4_per -> i2c3 */
  3539. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  3540. .master = &omap44xx_l4_per_hwmod,
  3541. .slave = &omap44xx_i2c3_hwmod,
  3542. .clk = "l4_div_ck",
  3543. .addr = omap44xx_i2c3_addrs,
  3544. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3545. };
  3546. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  3547. {
  3548. .pa_start = 0x48350000,
  3549. .pa_end = 0x483500ff,
  3550. .flags = ADDR_TYPE_RT
  3551. },
  3552. { }
  3553. };
  3554. /* l4_per -> i2c4 */
  3555. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  3556. .master = &omap44xx_l4_per_hwmod,
  3557. .slave = &omap44xx_i2c4_hwmod,
  3558. .clk = "l4_div_ck",
  3559. .addr = omap44xx_i2c4_addrs,
  3560. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3561. };
  3562. /* l3_main_2 -> ipu */
  3563. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  3564. .master = &omap44xx_l3_main_2_hwmod,
  3565. .slave = &omap44xx_ipu_hwmod,
  3566. .clk = "l3_div_ck",
  3567. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3568. };
  3569. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  3570. {
  3571. .pa_start = 0x52000000,
  3572. .pa_end = 0x520000ff,
  3573. .flags = ADDR_TYPE_RT
  3574. },
  3575. { }
  3576. };
  3577. /* l3_main_2 -> iss */
  3578. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  3579. .master = &omap44xx_l3_main_2_hwmod,
  3580. .slave = &omap44xx_iss_hwmod,
  3581. .clk = "l3_div_ck",
  3582. .addr = omap44xx_iss_addrs,
  3583. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3584. };
  3585. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  3586. {
  3587. .pa_start = 0x5a000000,
  3588. .pa_end = 0x5a07ffff,
  3589. .flags = ADDR_TYPE_RT
  3590. },
  3591. { }
  3592. };
  3593. /* l3_main_2 -> iva */
  3594. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  3595. .master = &omap44xx_l3_main_2_hwmod,
  3596. .slave = &omap44xx_iva_hwmod,
  3597. .clk = "l3_div_ck",
  3598. .addr = omap44xx_iva_addrs,
  3599. .user = OCP_USER_MPU,
  3600. };
  3601. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  3602. {
  3603. .pa_start = 0x4a31c000,
  3604. .pa_end = 0x4a31c07f,
  3605. .flags = ADDR_TYPE_RT
  3606. },
  3607. { }
  3608. };
  3609. /* l4_wkup -> kbd */
  3610. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  3611. .master = &omap44xx_l4_wkup_hwmod,
  3612. .slave = &omap44xx_kbd_hwmod,
  3613. .clk = "l4_wkup_clk_mux_ck",
  3614. .addr = omap44xx_kbd_addrs,
  3615. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3616. };
  3617. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  3618. {
  3619. .pa_start = 0x4a0f4000,
  3620. .pa_end = 0x4a0f41ff,
  3621. .flags = ADDR_TYPE_RT
  3622. },
  3623. { }
  3624. };
  3625. /* l4_cfg -> mailbox */
  3626. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  3627. .master = &omap44xx_l4_cfg_hwmod,
  3628. .slave = &omap44xx_mailbox_hwmod,
  3629. .clk = "l4_div_ck",
  3630. .addr = omap44xx_mailbox_addrs,
  3631. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3632. };
  3633. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  3634. {
  3635. .name = "mpu",
  3636. .pa_start = 0x40122000,
  3637. .pa_end = 0x401220ff,
  3638. .flags = ADDR_TYPE_RT
  3639. },
  3640. { }
  3641. };
  3642. /* l4_abe -> mcbsp1 */
  3643. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  3644. .master = &omap44xx_l4_abe_hwmod,
  3645. .slave = &omap44xx_mcbsp1_hwmod,
  3646. .clk = "ocp_abe_iclk",
  3647. .addr = omap44xx_mcbsp1_addrs,
  3648. .user = OCP_USER_MPU,
  3649. };
  3650. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  3651. {
  3652. .name = "dma",
  3653. .pa_start = 0x49022000,
  3654. .pa_end = 0x490220ff,
  3655. .flags = ADDR_TYPE_RT
  3656. },
  3657. { }
  3658. };
  3659. /* l4_abe -> mcbsp1 (dma) */
  3660. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  3661. .master = &omap44xx_l4_abe_hwmod,
  3662. .slave = &omap44xx_mcbsp1_hwmod,
  3663. .clk = "ocp_abe_iclk",
  3664. .addr = omap44xx_mcbsp1_dma_addrs,
  3665. .user = OCP_USER_SDMA,
  3666. };
  3667. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  3668. {
  3669. .name = "mpu",
  3670. .pa_start = 0x40124000,
  3671. .pa_end = 0x401240ff,
  3672. .flags = ADDR_TYPE_RT
  3673. },
  3674. { }
  3675. };
  3676. /* l4_abe -> mcbsp2 */
  3677. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  3678. .master = &omap44xx_l4_abe_hwmod,
  3679. .slave = &omap44xx_mcbsp2_hwmod,
  3680. .clk = "ocp_abe_iclk",
  3681. .addr = omap44xx_mcbsp2_addrs,
  3682. .user = OCP_USER_MPU,
  3683. };
  3684. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  3685. {
  3686. .name = "dma",
  3687. .pa_start = 0x49024000,
  3688. .pa_end = 0x490240ff,
  3689. .flags = ADDR_TYPE_RT
  3690. },
  3691. { }
  3692. };
  3693. /* l4_abe -> mcbsp2 (dma) */
  3694. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  3695. .master = &omap44xx_l4_abe_hwmod,
  3696. .slave = &omap44xx_mcbsp2_hwmod,
  3697. .clk = "ocp_abe_iclk",
  3698. .addr = omap44xx_mcbsp2_dma_addrs,
  3699. .user = OCP_USER_SDMA,
  3700. };
  3701. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  3702. {
  3703. .name = "mpu",
  3704. .pa_start = 0x40126000,
  3705. .pa_end = 0x401260ff,
  3706. .flags = ADDR_TYPE_RT
  3707. },
  3708. { }
  3709. };
  3710. /* l4_abe -> mcbsp3 */
  3711. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  3712. .master = &omap44xx_l4_abe_hwmod,
  3713. .slave = &omap44xx_mcbsp3_hwmod,
  3714. .clk = "ocp_abe_iclk",
  3715. .addr = omap44xx_mcbsp3_addrs,
  3716. .user = OCP_USER_MPU,
  3717. };
  3718. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  3719. {
  3720. .name = "dma",
  3721. .pa_start = 0x49026000,
  3722. .pa_end = 0x490260ff,
  3723. .flags = ADDR_TYPE_RT
  3724. },
  3725. { }
  3726. };
  3727. /* l4_abe -> mcbsp3 (dma) */
  3728. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  3729. .master = &omap44xx_l4_abe_hwmod,
  3730. .slave = &omap44xx_mcbsp3_hwmod,
  3731. .clk = "ocp_abe_iclk",
  3732. .addr = omap44xx_mcbsp3_dma_addrs,
  3733. .user = OCP_USER_SDMA,
  3734. };
  3735. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  3736. {
  3737. .pa_start = 0x48096000,
  3738. .pa_end = 0x480960ff,
  3739. .flags = ADDR_TYPE_RT
  3740. },
  3741. { }
  3742. };
  3743. /* l4_per -> mcbsp4 */
  3744. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  3745. .master = &omap44xx_l4_per_hwmod,
  3746. .slave = &omap44xx_mcbsp4_hwmod,
  3747. .clk = "l4_div_ck",
  3748. .addr = omap44xx_mcbsp4_addrs,
  3749. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3750. };
  3751. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  3752. {
  3753. .pa_start = 0x40132000,
  3754. .pa_end = 0x4013207f,
  3755. .flags = ADDR_TYPE_RT
  3756. },
  3757. { }
  3758. };
  3759. /* l4_abe -> mcpdm */
  3760. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  3761. .master = &omap44xx_l4_abe_hwmod,
  3762. .slave = &omap44xx_mcpdm_hwmod,
  3763. .clk = "ocp_abe_iclk",
  3764. .addr = omap44xx_mcpdm_addrs,
  3765. .user = OCP_USER_MPU,
  3766. };
  3767. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  3768. {
  3769. .pa_start = 0x49032000,
  3770. .pa_end = 0x4903207f,
  3771. .flags = ADDR_TYPE_RT
  3772. },
  3773. { }
  3774. };
  3775. /* l4_abe -> mcpdm (dma) */
  3776. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  3777. .master = &omap44xx_l4_abe_hwmod,
  3778. .slave = &omap44xx_mcpdm_hwmod,
  3779. .clk = "ocp_abe_iclk",
  3780. .addr = omap44xx_mcpdm_dma_addrs,
  3781. .user = OCP_USER_SDMA,
  3782. };
  3783. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  3784. {
  3785. .pa_start = 0x48098000,
  3786. .pa_end = 0x480981ff,
  3787. .flags = ADDR_TYPE_RT
  3788. },
  3789. { }
  3790. };
  3791. /* l4_per -> mcspi1 */
  3792. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  3793. .master = &omap44xx_l4_per_hwmod,
  3794. .slave = &omap44xx_mcspi1_hwmod,
  3795. .clk = "l4_div_ck",
  3796. .addr = omap44xx_mcspi1_addrs,
  3797. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3798. };
  3799. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3800. {
  3801. .pa_start = 0x4809a000,
  3802. .pa_end = 0x4809a1ff,
  3803. .flags = ADDR_TYPE_RT
  3804. },
  3805. { }
  3806. };
  3807. /* l4_per -> mcspi2 */
  3808. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3809. .master = &omap44xx_l4_per_hwmod,
  3810. .slave = &omap44xx_mcspi2_hwmod,
  3811. .clk = "l4_div_ck",
  3812. .addr = omap44xx_mcspi2_addrs,
  3813. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3814. };
  3815. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3816. {
  3817. .pa_start = 0x480b8000,
  3818. .pa_end = 0x480b81ff,
  3819. .flags = ADDR_TYPE_RT
  3820. },
  3821. { }
  3822. };
  3823. /* l4_per -> mcspi3 */
  3824. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3825. .master = &omap44xx_l4_per_hwmod,
  3826. .slave = &omap44xx_mcspi3_hwmod,
  3827. .clk = "l4_div_ck",
  3828. .addr = omap44xx_mcspi3_addrs,
  3829. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3830. };
  3831. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3832. {
  3833. .pa_start = 0x480ba000,
  3834. .pa_end = 0x480ba1ff,
  3835. .flags = ADDR_TYPE_RT
  3836. },
  3837. { }
  3838. };
  3839. /* l4_per -> mcspi4 */
  3840. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3841. .master = &omap44xx_l4_per_hwmod,
  3842. .slave = &omap44xx_mcspi4_hwmod,
  3843. .clk = "l4_div_ck",
  3844. .addr = omap44xx_mcspi4_addrs,
  3845. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3846. };
  3847. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3848. {
  3849. .pa_start = 0x4809c000,
  3850. .pa_end = 0x4809c3ff,
  3851. .flags = ADDR_TYPE_RT
  3852. },
  3853. { }
  3854. };
  3855. /* l4_per -> mmc1 */
  3856. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3857. .master = &omap44xx_l4_per_hwmod,
  3858. .slave = &omap44xx_mmc1_hwmod,
  3859. .clk = "l4_div_ck",
  3860. .addr = omap44xx_mmc1_addrs,
  3861. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3862. };
  3863. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3864. {
  3865. .pa_start = 0x480b4000,
  3866. .pa_end = 0x480b43ff,
  3867. .flags = ADDR_TYPE_RT
  3868. },
  3869. { }
  3870. };
  3871. /* l4_per -> mmc2 */
  3872. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3873. .master = &omap44xx_l4_per_hwmod,
  3874. .slave = &omap44xx_mmc2_hwmod,
  3875. .clk = "l4_div_ck",
  3876. .addr = omap44xx_mmc2_addrs,
  3877. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3878. };
  3879. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3880. {
  3881. .pa_start = 0x480ad000,
  3882. .pa_end = 0x480ad3ff,
  3883. .flags = ADDR_TYPE_RT
  3884. },
  3885. { }
  3886. };
  3887. /* l4_per -> mmc3 */
  3888. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3889. .master = &omap44xx_l4_per_hwmod,
  3890. .slave = &omap44xx_mmc3_hwmod,
  3891. .clk = "l4_div_ck",
  3892. .addr = omap44xx_mmc3_addrs,
  3893. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3894. };
  3895. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3896. {
  3897. .pa_start = 0x480d1000,
  3898. .pa_end = 0x480d13ff,
  3899. .flags = ADDR_TYPE_RT
  3900. },
  3901. { }
  3902. };
  3903. /* l4_per -> mmc4 */
  3904. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3905. .master = &omap44xx_l4_per_hwmod,
  3906. .slave = &omap44xx_mmc4_hwmod,
  3907. .clk = "l4_div_ck",
  3908. .addr = omap44xx_mmc4_addrs,
  3909. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3910. };
  3911. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3912. {
  3913. .pa_start = 0x480d5000,
  3914. .pa_end = 0x480d53ff,
  3915. .flags = ADDR_TYPE_RT
  3916. },
  3917. { }
  3918. };
  3919. /* l4_per -> mmc5 */
  3920. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3921. .master = &omap44xx_l4_per_hwmod,
  3922. .slave = &omap44xx_mmc5_hwmod,
  3923. .clk = "l4_div_ck",
  3924. .addr = omap44xx_mmc5_addrs,
  3925. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3926. };
  3927. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3928. {
  3929. .pa_start = 0x4a0dd000,
  3930. .pa_end = 0x4a0dd03f,
  3931. .flags = ADDR_TYPE_RT
  3932. },
  3933. { }
  3934. };
  3935. /* l4_cfg -> smartreflex_core */
  3936. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3937. .master = &omap44xx_l4_cfg_hwmod,
  3938. .slave = &omap44xx_smartreflex_core_hwmod,
  3939. .clk = "l4_div_ck",
  3940. .addr = omap44xx_smartreflex_core_addrs,
  3941. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3942. };
  3943. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3944. {
  3945. .pa_start = 0x4a0db000,
  3946. .pa_end = 0x4a0db03f,
  3947. .flags = ADDR_TYPE_RT
  3948. },
  3949. { }
  3950. };
  3951. /* l4_cfg -> smartreflex_iva */
  3952. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3953. .master = &omap44xx_l4_cfg_hwmod,
  3954. .slave = &omap44xx_smartreflex_iva_hwmod,
  3955. .clk = "l4_div_ck",
  3956. .addr = omap44xx_smartreflex_iva_addrs,
  3957. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3958. };
  3959. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3960. {
  3961. .pa_start = 0x4a0d9000,
  3962. .pa_end = 0x4a0d903f,
  3963. .flags = ADDR_TYPE_RT
  3964. },
  3965. { }
  3966. };
  3967. /* l4_cfg -> smartreflex_mpu */
  3968. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3969. .master = &omap44xx_l4_cfg_hwmod,
  3970. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3971. .clk = "l4_div_ck",
  3972. .addr = omap44xx_smartreflex_mpu_addrs,
  3973. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3974. };
  3975. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3976. {
  3977. .pa_start = 0x4a0f6000,
  3978. .pa_end = 0x4a0f6fff,
  3979. .flags = ADDR_TYPE_RT
  3980. },
  3981. { }
  3982. };
  3983. /* l4_cfg -> spinlock */
  3984. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3985. .master = &omap44xx_l4_cfg_hwmod,
  3986. .slave = &omap44xx_spinlock_hwmod,
  3987. .clk = "l4_div_ck",
  3988. .addr = omap44xx_spinlock_addrs,
  3989. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3990. };
  3991. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3992. {
  3993. .pa_start = 0x4a318000,
  3994. .pa_end = 0x4a31807f,
  3995. .flags = ADDR_TYPE_RT
  3996. },
  3997. { }
  3998. };
  3999. /* l4_wkup -> timer1 */
  4000. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  4001. .master = &omap44xx_l4_wkup_hwmod,
  4002. .slave = &omap44xx_timer1_hwmod,
  4003. .clk = "l4_wkup_clk_mux_ck",
  4004. .addr = omap44xx_timer1_addrs,
  4005. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4006. };
  4007. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  4008. {
  4009. .pa_start = 0x48032000,
  4010. .pa_end = 0x4803207f,
  4011. .flags = ADDR_TYPE_RT
  4012. },
  4013. { }
  4014. };
  4015. /* l4_per -> timer2 */
  4016. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  4017. .master = &omap44xx_l4_per_hwmod,
  4018. .slave = &omap44xx_timer2_hwmod,
  4019. .clk = "l4_div_ck",
  4020. .addr = omap44xx_timer2_addrs,
  4021. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4022. };
  4023. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  4024. {
  4025. .pa_start = 0x48034000,
  4026. .pa_end = 0x4803407f,
  4027. .flags = ADDR_TYPE_RT
  4028. },
  4029. { }
  4030. };
  4031. /* l4_per -> timer3 */
  4032. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  4033. .master = &omap44xx_l4_per_hwmod,
  4034. .slave = &omap44xx_timer3_hwmod,
  4035. .clk = "l4_div_ck",
  4036. .addr = omap44xx_timer3_addrs,
  4037. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4038. };
  4039. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  4040. {
  4041. .pa_start = 0x48036000,
  4042. .pa_end = 0x4803607f,
  4043. .flags = ADDR_TYPE_RT
  4044. },
  4045. { }
  4046. };
  4047. /* l4_per -> timer4 */
  4048. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  4049. .master = &omap44xx_l4_per_hwmod,
  4050. .slave = &omap44xx_timer4_hwmod,
  4051. .clk = "l4_div_ck",
  4052. .addr = omap44xx_timer4_addrs,
  4053. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4054. };
  4055. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  4056. {
  4057. .pa_start = 0x40138000,
  4058. .pa_end = 0x4013807f,
  4059. .flags = ADDR_TYPE_RT
  4060. },
  4061. { }
  4062. };
  4063. /* l4_abe -> timer5 */
  4064. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  4065. .master = &omap44xx_l4_abe_hwmod,
  4066. .slave = &omap44xx_timer5_hwmod,
  4067. .clk = "ocp_abe_iclk",
  4068. .addr = omap44xx_timer5_addrs,
  4069. .user = OCP_USER_MPU,
  4070. };
  4071. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  4072. {
  4073. .pa_start = 0x49038000,
  4074. .pa_end = 0x4903807f,
  4075. .flags = ADDR_TYPE_RT
  4076. },
  4077. { }
  4078. };
  4079. /* l4_abe -> timer5 (dma) */
  4080. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  4081. .master = &omap44xx_l4_abe_hwmod,
  4082. .slave = &omap44xx_timer5_hwmod,
  4083. .clk = "ocp_abe_iclk",
  4084. .addr = omap44xx_timer5_dma_addrs,
  4085. .user = OCP_USER_SDMA,
  4086. };
  4087. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4088. {
  4089. .pa_start = 0x4013a000,
  4090. .pa_end = 0x4013a07f,
  4091. .flags = ADDR_TYPE_RT
  4092. },
  4093. { }
  4094. };
  4095. /* l4_abe -> timer6 */
  4096. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4097. .master = &omap44xx_l4_abe_hwmod,
  4098. .slave = &omap44xx_timer6_hwmod,
  4099. .clk = "ocp_abe_iclk",
  4100. .addr = omap44xx_timer6_addrs,
  4101. .user = OCP_USER_MPU,
  4102. };
  4103. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4104. {
  4105. .pa_start = 0x4903a000,
  4106. .pa_end = 0x4903a07f,
  4107. .flags = ADDR_TYPE_RT
  4108. },
  4109. { }
  4110. };
  4111. /* l4_abe -> timer6 (dma) */
  4112. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4113. .master = &omap44xx_l4_abe_hwmod,
  4114. .slave = &omap44xx_timer6_hwmod,
  4115. .clk = "ocp_abe_iclk",
  4116. .addr = omap44xx_timer6_dma_addrs,
  4117. .user = OCP_USER_SDMA,
  4118. };
  4119. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4120. {
  4121. .pa_start = 0x4013c000,
  4122. .pa_end = 0x4013c07f,
  4123. .flags = ADDR_TYPE_RT
  4124. },
  4125. { }
  4126. };
  4127. /* l4_abe -> timer7 */
  4128. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4129. .master = &omap44xx_l4_abe_hwmod,
  4130. .slave = &omap44xx_timer7_hwmod,
  4131. .clk = "ocp_abe_iclk",
  4132. .addr = omap44xx_timer7_addrs,
  4133. .user = OCP_USER_MPU,
  4134. };
  4135. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4136. {
  4137. .pa_start = 0x4903c000,
  4138. .pa_end = 0x4903c07f,
  4139. .flags = ADDR_TYPE_RT
  4140. },
  4141. { }
  4142. };
  4143. /* l4_abe -> timer7 (dma) */
  4144. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4145. .master = &omap44xx_l4_abe_hwmod,
  4146. .slave = &omap44xx_timer7_hwmod,
  4147. .clk = "ocp_abe_iclk",
  4148. .addr = omap44xx_timer7_dma_addrs,
  4149. .user = OCP_USER_SDMA,
  4150. };
  4151. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4152. {
  4153. .pa_start = 0x4013e000,
  4154. .pa_end = 0x4013e07f,
  4155. .flags = ADDR_TYPE_RT
  4156. },
  4157. { }
  4158. };
  4159. /* l4_abe -> timer8 */
  4160. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4161. .master = &omap44xx_l4_abe_hwmod,
  4162. .slave = &omap44xx_timer8_hwmod,
  4163. .clk = "ocp_abe_iclk",
  4164. .addr = omap44xx_timer8_addrs,
  4165. .user = OCP_USER_MPU,
  4166. };
  4167. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4168. {
  4169. .pa_start = 0x4903e000,
  4170. .pa_end = 0x4903e07f,
  4171. .flags = ADDR_TYPE_RT
  4172. },
  4173. { }
  4174. };
  4175. /* l4_abe -> timer8 (dma) */
  4176. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4177. .master = &omap44xx_l4_abe_hwmod,
  4178. .slave = &omap44xx_timer8_hwmod,
  4179. .clk = "ocp_abe_iclk",
  4180. .addr = omap44xx_timer8_dma_addrs,
  4181. .user = OCP_USER_SDMA,
  4182. };
  4183. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4184. {
  4185. .pa_start = 0x4803e000,
  4186. .pa_end = 0x4803e07f,
  4187. .flags = ADDR_TYPE_RT
  4188. },
  4189. { }
  4190. };
  4191. /* l4_per -> timer9 */
  4192. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4193. .master = &omap44xx_l4_per_hwmod,
  4194. .slave = &omap44xx_timer9_hwmod,
  4195. .clk = "l4_div_ck",
  4196. .addr = omap44xx_timer9_addrs,
  4197. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4198. };
  4199. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4200. {
  4201. .pa_start = 0x48086000,
  4202. .pa_end = 0x4808607f,
  4203. .flags = ADDR_TYPE_RT
  4204. },
  4205. { }
  4206. };
  4207. /* l4_per -> timer10 */
  4208. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4209. .master = &omap44xx_l4_per_hwmod,
  4210. .slave = &omap44xx_timer10_hwmod,
  4211. .clk = "l4_div_ck",
  4212. .addr = omap44xx_timer10_addrs,
  4213. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4214. };
  4215. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4216. {
  4217. .pa_start = 0x48088000,
  4218. .pa_end = 0x4808807f,
  4219. .flags = ADDR_TYPE_RT
  4220. },
  4221. { }
  4222. };
  4223. /* l4_per -> timer11 */
  4224. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4225. .master = &omap44xx_l4_per_hwmod,
  4226. .slave = &omap44xx_timer11_hwmod,
  4227. .clk = "l4_div_ck",
  4228. .addr = omap44xx_timer11_addrs,
  4229. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4230. };
  4231. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4232. {
  4233. .pa_start = 0x4806a000,
  4234. .pa_end = 0x4806a0ff,
  4235. .flags = ADDR_TYPE_RT
  4236. },
  4237. { }
  4238. };
  4239. /* l4_per -> uart1 */
  4240. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4241. .master = &omap44xx_l4_per_hwmod,
  4242. .slave = &omap44xx_uart1_hwmod,
  4243. .clk = "l4_div_ck",
  4244. .addr = omap44xx_uart1_addrs,
  4245. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4246. };
  4247. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4248. {
  4249. .pa_start = 0x4806c000,
  4250. .pa_end = 0x4806c0ff,
  4251. .flags = ADDR_TYPE_RT
  4252. },
  4253. { }
  4254. };
  4255. /* l4_per -> uart2 */
  4256. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4257. .master = &omap44xx_l4_per_hwmod,
  4258. .slave = &omap44xx_uart2_hwmod,
  4259. .clk = "l4_div_ck",
  4260. .addr = omap44xx_uart2_addrs,
  4261. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4262. };
  4263. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4264. {
  4265. .pa_start = 0x48020000,
  4266. .pa_end = 0x480200ff,
  4267. .flags = ADDR_TYPE_RT
  4268. },
  4269. { }
  4270. };
  4271. /* l4_per -> uart3 */
  4272. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4273. .master = &omap44xx_l4_per_hwmod,
  4274. .slave = &omap44xx_uart3_hwmod,
  4275. .clk = "l4_div_ck",
  4276. .addr = omap44xx_uart3_addrs,
  4277. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4278. };
  4279. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4280. {
  4281. .pa_start = 0x4806e000,
  4282. .pa_end = 0x4806e0ff,
  4283. .flags = ADDR_TYPE_RT
  4284. },
  4285. { }
  4286. };
  4287. /* l4_per -> uart4 */
  4288. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4289. .master = &omap44xx_l4_per_hwmod,
  4290. .slave = &omap44xx_uart4_hwmod,
  4291. .clk = "l4_div_ck",
  4292. .addr = omap44xx_uart4_addrs,
  4293. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4294. };
  4295. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4296. {
  4297. .name = "uhh",
  4298. .pa_start = 0x4a064000,
  4299. .pa_end = 0x4a0647ff,
  4300. .flags = ADDR_TYPE_RT
  4301. },
  4302. {
  4303. .name = "ohci",
  4304. .pa_start = 0x4a064800,
  4305. .pa_end = 0x4a064bff,
  4306. },
  4307. {
  4308. .name = "ehci",
  4309. .pa_start = 0x4a064c00,
  4310. .pa_end = 0x4a064fff,
  4311. },
  4312. {}
  4313. };
  4314. /* l4_cfg -> usb_host_hs */
  4315. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4316. .master = &omap44xx_l4_cfg_hwmod,
  4317. .slave = &omap44xx_usb_host_hs_hwmod,
  4318. .clk = "l4_div_ck",
  4319. .addr = omap44xx_usb_host_hs_addrs,
  4320. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4321. };
  4322. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4323. {
  4324. .pa_start = 0x4a0ab000,
  4325. .pa_end = 0x4a0ab003,
  4326. .flags = ADDR_TYPE_RT
  4327. },
  4328. { }
  4329. };
  4330. /* l4_cfg -> usb_otg_hs */
  4331. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4332. .master = &omap44xx_l4_cfg_hwmod,
  4333. .slave = &omap44xx_usb_otg_hs_hwmod,
  4334. .clk = "l4_div_ck",
  4335. .addr = omap44xx_usb_otg_hs_addrs,
  4336. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4337. };
  4338. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4339. {
  4340. .name = "tll",
  4341. .pa_start = 0x4a062000,
  4342. .pa_end = 0x4a063fff,
  4343. .flags = ADDR_TYPE_RT
  4344. },
  4345. {}
  4346. };
  4347. /* l4_cfg -> usb_tll_hs */
  4348. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4349. .master = &omap44xx_l4_cfg_hwmod,
  4350. .slave = &omap44xx_usb_tll_hs_hwmod,
  4351. .clk = "l4_div_ck",
  4352. .addr = omap44xx_usb_tll_hs_addrs,
  4353. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4354. };
  4355. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4356. {
  4357. .pa_start = 0x4a314000,
  4358. .pa_end = 0x4a31407f,
  4359. .flags = ADDR_TYPE_RT
  4360. },
  4361. { }
  4362. };
  4363. /* l4_wkup -> wd_timer2 */
  4364. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4365. .master = &omap44xx_l4_wkup_hwmod,
  4366. .slave = &omap44xx_wd_timer2_hwmod,
  4367. .clk = "l4_wkup_clk_mux_ck",
  4368. .addr = omap44xx_wd_timer2_addrs,
  4369. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4370. };
  4371. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4372. {
  4373. .pa_start = 0x40130000,
  4374. .pa_end = 0x4013007f,
  4375. .flags = ADDR_TYPE_RT
  4376. },
  4377. { }
  4378. };
  4379. /* l4_abe -> wd_timer3 */
  4380. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4381. .master = &omap44xx_l4_abe_hwmod,
  4382. .slave = &omap44xx_wd_timer3_hwmod,
  4383. .clk = "ocp_abe_iclk",
  4384. .addr = omap44xx_wd_timer3_addrs,
  4385. .user = OCP_USER_MPU,
  4386. };
  4387. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4388. {
  4389. .pa_start = 0x49030000,
  4390. .pa_end = 0x4903007f,
  4391. .flags = ADDR_TYPE_RT
  4392. },
  4393. { }
  4394. };
  4395. /* l4_abe -> wd_timer3 (dma) */
  4396. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4397. .master = &omap44xx_l4_abe_hwmod,
  4398. .slave = &omap44xx_wd_timer3_hwmod,
  4399. .clk = "ocp_abe_iclk",
  4400. .addr = omap44xx_wd_timer3_dma_addrs,
  4401. .user = OCP_USER_SDMA,
  4402. };
  4403. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  4404. &omap44xx_l3_main_1__dmm,
  4405. &omap44xx_mpu__dmm,
  4406. &omap44xx_dmm__emif_fw,
  4407. &omap44xx_l4_cfg__emif_fw,
  4408. &omap44xx_iva__l3_instr,
  4409. &omap44xx_l3_main_3__l3_instr,
  4410. &omap44xx_dsp__l3_main_1,
  4411. &omap44xx_dss__l3_main_1,
  4412. &omap44xx_l3_main_2__l3_main_1,
  4413. &omap44xx_l4_cfg__l3_main_1,
  4414. &omap44xx_mmc1__l3_main_1,
  4415. &omap44xx_mmc2__l3_main_1,
  4416. &omap44xx_mpu__l3_main_1,
  4417. &omap44xx_dma_system__l3_main_2,
  4418. &omap44xx_fdif__l3_main_2,
  4419. &omap44xx_hsi__l3_main_2,
  4420. &omap44xx_ipu__l3_main_2,
  4421. &omap44xx_iss__l3_main_2,
  4422. &omap44xx_iva__l3_main_2,
  4423. &omap44xx_l3_main_1__l3_main_2,
  4424. &omap44xx_l4_cfg__l3_main_2,
  4425. &omap44xx_usb_host_hs__l3_main_2,
  4426. &omap44xx_usb_otg_hs__l3_main_2,
  4427. &omap44xx_l3_main_1__l3_main_3,
  4428. &omap44xx_l3_main_2__l3_main_3,
  4429. &omap44xx_l4_cfg__l3_main_3,
  4430. &omap44xx_aess__l4_abe,
  4431. &omap44xx_dsp__l4_abe,
  4432. &omap44xx_l3_main_1__l4_abe,
  4433. &omap44xx_mpu__l4_abe,
  4434. &omap44xx_l3_main_1__l4_cfg,
  4435. &omap44xx_l3_main_2__l4_per,
  4436. &omap44xx_l4_cfg__l4_wkup,
  4437. &omap44xx_mpu__mpu_private,
  4438. &omap44xx_l4_abe__aess,
  4439. &omap44xx_l4_abe__aess_dma,
  4440. &omap44xx_l4_wkup__counter_32k,
  4441. &omap44xx_l4_cfg__dma_system,
  4442. &omap44xx_l4_abe__dmic,
  4443. &omap44xx_l4_abe__dmic_dma,
  4444. &omap44xx_dsp__iva,
  4445. &omap44xx_l4_cfg__dsp,
  4446. &omap44xx_l3_main_2__dss,
  4447. &omap44xx_l4_per__dss,
  4448. &omap44xx_l3_main_2__dss_dispc,
  4449. &omap44xx_l4_per__dss_dispc,
  4450. &omap44xx_l3_main_2__dss_dsi1,
  4451. &omap44xx_l4_per__dss_dsi1,
  4452. &omap44xx_l3_main_2__dss_dsi2,
  4453. &omap44xx_l4_per__dss_dsi2,
  4454. &omap44xx_l3_main_2__dss_hdmi,
  4455. &omap44xx_l4_per__dss_hdmi,
  4456. &omap44xx_l3_main_2__dss_rfbi,
  4457. &omap44xx_l4_per__dss_rfbi,
  4458. &omap44xx_l3_main_2__dss_venc,
  4459. &omap44xx_l4_per__dss_venc,
  4460. &omap44xx_emif_fw__emif1,
  4461. &omap44xx_emif_fw__emif2,
  4462. &omap44xx_l4_cfg__fdif,
  4463. &omap44xx_l4_wkup__gpio1,
  4464. &omap44xx_l4_per__gpio2,
  4465. &omap44xx_l4_per__gpio3,
  4466. &omap44xx_l4_per__gpio4,
  4467. &omap44xx_l4_per__gpio5,
  4468. &omap44xx_l4_per__gpio6,
  4469. &omap44xx_l3_main_2__gpmc,
  4470. &omap44xx_l4_per__hdq1w,
  4471. &omap44xx_l4_cfg__hsi,
  4472. &omap44xx_l4_per__i2c1,
  4473. &omap44xx_l4_per__i2c2,
  4474. &omap44xx_l4_per__i2c3,
  4475. &omap44xx_l4_per__i2c4,
  4476. &omap44xx_l3_main_2__ipu,
  4477. &omap44xx_l3_main_2__iss,
  4478. &omap44xx_l3_main_2__iva,
  4479. &omap44xx_l4_wkup__kbd,
  4480. &omap44xx_l4_cfg__mailbox,
  4481. &omap44xx_l4_abe__mcbsp1,
  4482. &omap44xx_l4_abe__mcbsp1_dma,
  4483. &omap44xx_l4_abe__mcbsp2,
  4484. &omap44xx_l4_abe__mcbsp2_dma,
  4485. &omap44xx_l4_abe__mcbsp3,
  4486. &omap44xx_l4_abe__mcbsp3_dma,
  4487. &omap44xx_l4_per__mcbsp4,
  4488. &omap44xx_l4_abe__mcpdm,
  4489. &omap44xx_l4_abe__mcpdm_dma,
  4490. &omap44xx_l4_per__mcspi1,
  4491. &omap44xx_l4_per__mcspi2,
  4492. &omap44xx_l4_per__mcspi3,
  4493. &omap44xx_l4_per__mcspi4,
  4494. &omap44xx_l4_per__mmc1,
  4495. &omap44xx_l4_per__mmc2,
  4496. &omap44xx_l4_per__mmc3,
  4497. &omap44xx_l4_per__mmc4,
  4498. &omap44xx_l4_per__mmc5,
  4499. &omap44xx_l4_cfg__smartreflex_core,
  4500. &omap44xx_l4_cfg__smartreflex_iva,
  4501. &omap44xx_l4_cfg__smartreflex_mpu,
  4502. &omap44xx_l4_cfg__spinlock,
  4503. &omap44xx_l4_wkup__timer1,
  4504. &omap44xx_l4_per__timer2,
  4505. &omap44xx_l4_per__timer3,
  4506. &omap44xx_l4_per__timer4,
  4507. &omap44xx_l4_abe__timer5,
  4508. &omap44xx_l4_abe__timer5_dma,
  4509. &omap44xx_l4_abe__timer6,
  4510. &omap44xx_l4_abe__timer6_dma,
  4511. &omap44xx_l4_abe__timer7,
  4512. &omap44xx_l4_abe__timer7_dma,
  4513. &omap44xx_l4_abe__timer8,
  4514. &omap44xx_l4_abe__timer8_dma,
  4515. &omap44xx_l4_per__timer9,
  4516. &omap44xx_l4_per__timer10,
  4517. &omap44xx_l4_per__timer11,
  4518. &omap44xx_l4_per__uart1,
  4519. &omap44xx_l4_per__uart2,
  4520. &omap44xx_l4_per__uart3,
  4521. &omap44xx_l4_per__uart4,
  4522. &omap44xx_l4_cfg__usb_host_hs,
  4523. &omap44xx_l4_cfg__usb_otg_hs,
  4524. &omap44xx_l4_cfg__usb_tll_hs,
  4525. &omap44xx_l4_wkup__wd_timer2,
  4526. &omap44xx_l4_abe__wd_timer3,
  4527. &omap44xx_l4_abe__wd_timer3_dma,
  4528. NULL,
  4529. };
  4530. int __init omap44xx_hwmod_init(void)
  4531. {
  4532. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  4533. }