rt2800lib.c 113 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  184. const u8 command, const u8 token,
  185. const u8 arg0, const u8 arg1)
  186. {
  187. u32 reg;
  188. /*
  189. * SOC devices don't support MCU requests.
  190. */
  191. if (rt2x00_is_soc(rt2x00dev))
  192. return;
  193. mutex_lock(&rt2x00dev->csr_mutex);
  194. /*
  195. * Wait until the MCU becomes available, afterwards we
  196. * can safely write the new data into the register.
  197. */
  198. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  202. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  203. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  204. reg = 0;
  205. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  206. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  207. }
  208. mutex_unlock(&rt2x00dev->csr_mutex);
  209. }
  210. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  211. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  212. {
  213. unsigned int i = 0;
  214. u32 reg;
  215. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  216. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  217. if (reg && reg != ~0)
  218. return 0;
  219. msleep(1);
  220. }
  221. ERROR(rt2x00dev, "Unstable hardware.\n");
  222. return -EBUSY;
  223. }
  224. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  225. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  226. {
  227. unsigned int i;
  228. u32 reg;
  229. /*
  230. * Some devices are really slow to respond here. Wait a whole second
  231. * before timing out.
  232. */
  233. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  234. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  235. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  236. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  237. return 0;
  238. msleep(10);
  239. }
  240. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  241. return -EACCES;
  242. }
  243. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  244. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  245. {
  246. u16 fw_crc;
  247. u16 crc;
  248. /*
  249. * The last 2 bytes in the firmware array are the crc checksum itself,
  250. * this means that we should never pass those 2 bytes to the crc
  251. * algorithm.
  252. */
  253. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  254. /*
  255. * Use the crc ccitt algorithm.
  256. * This will return the same value as the legacy driver which
  257. * used bit ordering reversion on the both the firmware bytes
  258. * before input input as well as on the final output.
  259. * Obviously using crc ccitt directly is much more efficient.
  260. */
  261. crc = crc_ccitt(~0, data, len - 2);
  262. /*
  263. * There is a small difference between the crc-itu-t + bitrev and
  264. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  265. * will be swapped, use swab16 to convert the crc to the correct
  266. * value.
  267. */
  268. crc = swab16(crc);
  269. return fw_crc == crc;
  270. }
  271. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  272. const u8 *data, const size_t len)
  273. {
  274. size_t offset = 0;
  275. size_t fw_len;
  276. bool multiple;
  277. /*
  278. * PCI(e) & SOC devices require firmware with a length
  279. * of 8kb. USB devices require firmware files with a length
  280. * of 4kb. Certain USB chipsets however require different firmware,
  281. * which Ralink only provides attached to the original firmware
  282. * file. Thus for USB devices, firmware files have a length
  283. * which is a multiple of 4kb.
  284. */
  285. if (rt2x00_is_usb(rt2x00dev)) {
  286. fw_len = 4096;
  287. multiple = true;
  288. } else {
  289. fw_len = 8192;
  290. multiple = true;
  291. }
  292. /*
  293. * Validate the firmware length
  294. */
  295. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  296. return FW_BAD_LENGTH;
  297. /*
  298. * Check if the chipset requires one of the upper parts
  299. * of the firmware.
  300. */
  301. if (rt2x00_is_usb(rt2x00dev) &&
  302. !rt2x00_rt(rt2x00dev, RT2860) &&
  303. !rt2x00_rt(rt2x00dev, RT2872) &&
  304. !rt2x00_rt(rt2x00dev, RT3070) &&
  305. ((len / fw_len) == 1))
  306. return FW_BAD_VERSION;
  307. /*
  308. * 8kb firmware files must be checked as if it were
  309. * 2 separate firmware files.
  310. */
  311. while (offset < len) {
  312. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  313. return FW_BAD_CRC;
  314. offset += fw_len;
  315. }
  316. return FW_OK;
  317. }
  318. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  319. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  320. const u8 *data, const size_t len)
  321. {
  322. unsigned int i;
  323. u32 reg;
  324. /*
  325. * If driver doesn't wake up firmware here,
  326. * rt2800_load_firmware will hang forever when interface is up again.
  327. */
  328. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  329. /*
  330. * Wait for stable hardware.
  331. */
  332. if (rt2800_wait_csr_ready(rt2x00dev))
  333. return -EBUSY;
  334. if (rt2x00_is_pci(rt2x00dev))
  335. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  336. /*
  337. * Disable DMA, will be reenabled later when enabling
  338. * the radio.
  339. */
  340. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  341. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  342. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  343. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  344. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  345. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  346. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  347. /*
  348. * Write firmware to the device.
  349. */
  350. rt2800_drv_write_firmware(rt2x00dev, data, len);
  351. /*
  352. * Wait for device to stabilize.
  353. */
  354. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  355. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  356. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  357. break;
  358. msleep(1);
  359. }
  360. if (i == REGISTER_BUSY_COUNT) {
  361. ERROR(rt2x00dev, "PBF system register not ready.\n");
  362. return -EBUSY;
  363. }
  364. /*
  365. * Initialize firmware.
  366. */
  367. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  368. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  369. msleep(1);
  370. return 0;
  371. }
  372. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  373. void rt2800_write_tx_data(struct queue_entry *entry,
  374. struct txentry_desc *txdesc)
  375. {
  376. __le32 *txwi = rt2800_drv_get_txwi(entry);
  377. u32 word;
  378. /*
  379. * Initialize TX Info descriptor
  380. */
  381. rt2x00_desc_read(txwi, 0, &word);
  382. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  383. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  384. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  385. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  386. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  387. rt2x00_set_field32(&word, TXWI_W0_TS,
  388. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  389. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  390. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  391. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  392. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  393. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  394. rt2x00_set_field32(&word, TXWI_W0_BW,
  395. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  396. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  397. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  398. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  399. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  400. rt2x00_desc_write(txwi, 0, word);
  401. rt2x00_desc_read(txwi, 1, &word);
  402. rt2x00_set_field32(&word, TXWI_W1_ACK,
  403. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  404. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  405. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  406. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  407. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  408. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  409. txdesc->key_idx : 0xff);
  410. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  411. txdesc->length);
  412. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  413. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  414. rt2x00_desc_write(txwi, 1, word);
  415. /*
  416. * Always write 0 to IV/EIV fields, hardware will insert the IV
  417. * from the IVEIV register when TXD_W3_WIV is set to 0.
  418. * When TXD_W3_WIV is set to 1 it will use the IV data
  419. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  420. * crypto entry in the registers should be used to encrypt the frame.
  421. */
  422. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  423. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  424. }
  425. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  426. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  427. {
  428. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  429. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  430. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  431. u16 eeprom;
  432. u8 offset0;
  433. u8 offset1;
  434. u8 offset2;
  435. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  436. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  437. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  438. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  439. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  440. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  441. } else {
  442. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  443. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  444. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  445. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  446. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  447. }
  448. /*
  449. * Convert the value from the descriptor into the RSSI value
  450. * If the value in the descriptor is 0, it is considered invalid
  451. * and the default (extremely low) rssi value is assumed
  452. */
  453. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  454. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  455. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  456. /*
  457. * mac80211 only accepts a single RSSI value. Calculating the
  458. * average doesn't deliver a fair answer either since -60:-60 would
  459. * be considered equally good as -50:-70 while the second is the one
  460. * which gives less energy...
  461. */
  462. rssi0 = max(rssi0, rssi1);
  463. return max(rssi0, rssi2);
  464. }
  465. void rt2800_process_rxwi(struct queue_entry *entry,
  466. struct rxdone_entry_desc *rxdesc)
  467. {
  468. __le32 *rxwi = (__le32 *) entry->skb->data;
  469. u32 word;
  470. rt2x00_desc_read(rxwi, 0, &word);
  471. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  472. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  473. rt2x00_desc_read(rxwi, 1, &word);
  474. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  475. rxdesc->flags |= RX_FLAG_SHORT_GI;
  476. if (rt2x00_get_field32(word, RXWI_W1_BW))
  477. rxdesc->flags |= RX_FLAG_40MHZ;
  478. /*
  479. * Detect RX rate, always use MCS as signal type.
  480. */
  481. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  482. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  483. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  484. /*
  485. * Mask of 0x8 bit to remove the short preamble flag.
  486. */
  487. if (rxdesc->rate_mode == RATE_MODE_CCK)
  488. rxdesc->signal &= ~0x8;
  489. rt2x00_desc_read(rxwi, 2, &word);
  490. /*
  491. * Convert descriptor AGC value to RSSI value.
  492. */
  493. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  494. /*
  495. * Remove RXWI descriptor from start of buffer.
  496. */
  497. skb_pull(entry->skb, RXWI_DESC_SIZE);
  498. }
  499. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  500. static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg)
  501. {
  502. __le32 *txwi;
  503. u32 word;
  504. int wcid, ack, pid;
  505. int tx_wcid, tx_ack, tx_pid;
  506. wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
  507. ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
  508. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
  509. /*
  510. * This frames has returned with an IO error,
  511. * so the status report is not intended for this
  512. * frame.
  513. */
  514. if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags)) {
  515. rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
  516. return false;
  517. }
  518. /*
  519. * Validate if this TX status report is intended for
  520. * this entry by comparing the WCID/ACK/PID fields.
  521. */
  522. txwi = rt2800_drv_get_txwi(entry);
  523. rt2x00_desc_read(txwi, 1, &word);
  524. tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
  525. tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
  526. tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
  527. if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid)) {
  528. WARNING(entry->queue->rt2x00dev,
  529. "TX status report missed for queue %d entry %d\n",
  530. entry->queue->qid, entry->entry_idx);
  531. rt2x00lib_txdone_noinfo(entry, TXDONE_UNKNOWN);
  532. return false;
  533. }
  534. return true;
  535. }
  536. void rt2800_txdone_entry(struct queue_entry *entry, u32 status)
  537. {
  538. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  539. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  540. struct txdone_entry_desc txdesc;
  541. u32 word;
  542. u16 mcs, real_mcs;
  543. int aggr, ampdu;
  544. __le32 *txwi;
  545. /*
  546. * Obtain the status about this packet.
  547. */
  548. txdesc.flags = 0;
  549. txwi = rt2800_drv_get_txwi(entry);
  550. rt2x00_desc_read(txwi, 0, &word);
  551. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  552. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  553. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  554. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  555. /*
  556. * If a frame was meant to be sent as a single non-aggregated MPDU
  557. * but ended up in an aggregate the used tx rate doesn't correlate
  558. * with the one specified in the TXWI as the whole aggregate is sent
  559. * with the same rate.
  560. *
  561. * For example: two frames are sent to rt2x00, the first one sets
  562. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  563. * and requests MCS15. If the hw aggregates both frames into one
  564. * AMDPU the tx status for both frames will contain MCS7 although
  565. * the frame was sent successfully.
  566. *
  567. * Hence, replace the requested rate with the real tx rate to not
  568. * confuse the rate control algortihm by providing clearly wrong
  569. * data.
  570. */
  571. if (aggr == 1 && ampdu == 0 && real_mcs != mcs) {
  572. skbdesc->tx_rate_idx = real_mcs;
  573. mcs = real_mcs;
  574. }
  575. /*
  576. * Ralink has a retry mechanism using a global fallback
  577. * table. We setup this fallback table to try the immediate
  578. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  579. * always contains the MCS used for the last transmission, be
  580. * it successful or not.
  581. */
  582. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  583. /*
  584. * Transmission succeeded. The number of retries is
  585. * mcs - real_mcs
  586. */
  587. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  588. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  589. } else {
  590. /*
  591. * Transmission failed. The number of retries is
  592. * always 7 in this case (for a total number of 8
  593. * frames sent).
  594. */
  595. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  596. txdesc.retry = rt2x00dev->long_retry;
  597. }
  598. /*
  599. * the frame was retried at least once
  600. * -> hw used fallback rates
  601. */
  602. if (txdesc.retry)
  603. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  604. rt2x00lib_txdone(entry, &txdesc);
  605. }
  606. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  607. void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
  608. {
  609. struct data_queue *queue;
  610. struct queue_entry *entry;
  611. u32 reg;
  612. u8 pid;
  613. int i;
  614. /*
  615. * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
  616. * at most X times and also stop processing once the TX_STA_FIFO_VALID
  617. * flag is not set anymore.
  618. *
  619. * The legacy drivers use X=TX_RING_SIZE but state in a comment
  620. * that the TX_STA_FIFO stack has a size of 16. We stick to our
  621. * tx ring size for now.
  622. */
  623. for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
  624. rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
  625. if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
  626. break;
  627. /*
  628. * Skip this entry when it contains an invalid
  629. * queue identication number.
  630. */
  631. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_QUEUE);
  632. if (pid >= QID_RX)
  633. continue;
  634. queue = rt2x00queue_get_queue(rt2x00dev, pid);
  635. if (unlikely(!queue))
  636. continue;
  637. /*
  638. * Inside each queue, we process each entry in a chronological
  639. * order. We first check that the queue is not empty.
  640. */
  641. entry = NULL;
  642. while (!rt2x00queue_empty(queue)) {
  643. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  644. if (rt2800_txdone_entry_check(entry, reg))
  645. break;
  646. }
  647. if (!entry || rt2x00queue_empty(queue))
  648. break;
  649. rt2800_txdone_entry(entry, reg);
  650. }
  651. }
  652. EXPORT_SYMBOL_GPL(rt2800_txdone);
  653. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  654. {
  655. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  656. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  657. unsigned int beacon_base;
  658. u32 reg;
  659. /*
  660. * Disable beaconing while we are reloading the beacon data,
  661. * otherwise we might be sending out invalid data.
  662. */
  663. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  664. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  665. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  666. /*
  667. * Add space for the TXWI in front of the skb.
  668. */
  669. skb_push(entry->skb, TXWI_DESC_SIZE);
  670. memset(entry->skb, 0, TXWI_DESC_SIZE);
  671. /*
  672. * Register descriptor details in skb frame descriptor.
  673. */
  674. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  675. skbdesc->desc = entry->skb->data;
  676. skbdesc->desc_len = TXWI_DESC_SIZE;
  677. /*
  678. * Add the TXWI for the beacon to the skb.
  679. */
  680. rt2800_write_tx_data(entry, txdesc);
  681. /*
  682. * Dump beacon to userspace through debugfs.
  683. */
  684. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  685. /*
  686. * Write entire beacon with TXWI to register.
  687. */
  688. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  689. rt2800_register_multiwrite(rt2x00dev, beacon_base,
  690. entry->skb->data, entry->skb->len);
  691. /*
  692. * Enable beaconing again.
  693. */
  694. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  695. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  696. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  697. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  698. /*
  699. * Clean up beacon skb.
  700. */
  701. dev_kfree_skb_any(entry->skb);
  702. entry->skb = NULL;
  703. }
  704. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  705. static inline void rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
  706. unsigned int beacon_base)
  707. {
  708. int i;
  709. /*
  710. * For the Beacon base registers we only need to clear
  711. * the whole TXWI which (when set to 0) will invalidate
  712. * the entire beacon.
  713. */
  714. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  715. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  716. }
  717. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  718. const struct rt2x00debug rt2800_rt2x00debug = {
  719. .owner = THIS_MODULE,
  720. .csr = {
  721. .read = rt2800_register_read,
  722. .write = rt2800_register_write,
  723. .flags = RT2X00DEBUGFS_OFFSET,
  724. .word_base = CSR_REG_BASE,
  725. .word_size = sizeof(u32),
  726. .word_count = CSR_REG_SIZE / sizeof(u32),
  727. },
  728. .eeprom = {
  729. .read = rt2x00_eeprom_read,
  730. .write = rt2x00_eeprom_write,
  731. .word_base = EEPROM_BASE,
  732. .word_size = sizeof(u16),
  733. .word_count = EEPROM_SIZE / sizeof(u16),
  734. },
  735. .bbp = {
  736. .read = rt2800_bbp_read,
  737. .write = rt2800_bbp_write,
  738. .word_base = BBP_BASE,
  739. .word_size = sizeof(u8),
  740. .word_count = BBP_SIZE / sizeof(u8),
  741. },
  742. .rf = {
  743. .read = rt2x00_rf_read,
  744. .write = rt2800_rf_write,
  745. .word_base = RF_BASE,
  746. .word_size = sizeof(u32),
  747. .word_count = RF_SIZE / sizeof(u32),
  748. },
  749. };
  750. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  751. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  752. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  753. {
  754. u32 reg;
  755. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  756. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  757. }
  758. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  759. #ifdef CONFIG_RT2X00_LIB_LEDS
  760. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  761. enum led_brightness brightness)
  762. {
  763. struct rt2x00_led *led =
  764. container_of(led_cdev, struct rt2x00_led, led_dev);
  765. unsigned int enabled = brightness != LED_OFF;
  766. unsigned int bg_mode =
  767. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  768. unsigned int polarity =
  769. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  770. EEPROM_FREQ_LED_POLARITY);
  771. unsigned int ledmode =
  772. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  773. EEPROM_FREQ_LED_MODE);
  774. if (led->type == LED_TYPE_RADIO) {
  775. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  776. enabled ? 0x20 : 0);
  777. } else if (led->type == LED_TYPE_ASSOC) {
  778. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  779. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  780. } else if (led->type == LED_TYPE_QUALITY) {
  781. /*
  782. * The brightness is divided into 6 levels (0 - 5),
  783. * The specs tell us the following levels:
  784. * 0, 1 ,3, 7, 15, 31
  785. * to determine the level in a simple way we can simply
  786. * work with bitshifting:
  787. * (1 << level) - 1
  788. */
  789. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  790. (1 << brightness / (LED_FULL / 6)) - 1,
  791. polarity);
  792. }
  793. }
  794. static int rt2800_blink_set(struct led_classdev *led_cdev,
  795. unsigned long *delay_on, unsigned long *delay_off)
  796. {
  797. struct rt2x00_led *led =
  798. container_of(led_cdev, struct rt2x00_led, led_dev);
  799. u32 reg;
  800. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  801. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  802. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  803. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  804. return 0;
  805. }
  806. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  807. struct rt2x00_led *led, enum led_type type)
  808. {
  809. led->rt2x00dev = rt2x00dev;
  810. led->type = type;
  811. led->led_dev.brightness_set = rt2800_brightness_set;
  812. led->led_dev.blink_set = rt2800_blink_set;
  813. led->flags = LED_INITIALIZED;
  814. }
  815. #endif /* CONFIG_RT2X00_LIB_LEDS */
  816. /*
  817. * Configuration handlers.
  818. */
  819. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  820. struct rt2x00lib_crypto *crypto,
  821. struct ieee80211_key_conf *key)
  822. {
  823. struct mac_wcid_entry wcid_entry;
  824. struct mac_iveiv_entry iveiv_entry;
  825. u32 offset;
  826. u32 reg;
  827. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  828. if (crypto->cmd == SET_KEY) {
  829. rt2800_register_read(rt2x00dev, offset, &reg);
  830. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  831. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  832. /*
  833. * Both the cipher as the BSS Idx numbers are split in a main
  834. * value of 3 bits, and a extended field for adding one additional
  835. * bit to the value.
  836. */
  837. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  838. (crypto->cipher & 0x7));
  839. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  840. (crypto->cipher & 0x8) >> 3);
  841. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  842. (crypto->bssidx & 0x7));
  843. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  844. (crypto->bssidx & 0x8) >> 3);
  845. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  846. rt2800_register_write(rt2x00dev, offset, reg);
  847. } else {
  848. rt2800_register_write(rt2x00dev, offset, 0);
  849. }
  850. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  851. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  852. if ((crypto->cipher == CIPHER_TKIP) ||
  853. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  854. (crypto->cipher == CIPHER_AES))
  855. iveiv_entry.iv[3] |= 0x20;
  856. iveiv_entry.iv[3] |= key->keyidx << 6;
  857. rt2800_register_multiwrite(rt2x00dev, offset,
  858. &iveiv_entry, sizeof(iveiv_entry));
  859. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  860. memset(&wcid_entry, 0, sizeof(wcid_entry));
  861. if (crypto->cmd == SET_KEY)
  862. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  863. rt2800_register_multiwrite(rt2x00dev, offset,
  864. &wcid_entry, sizeof(wcid_entry));
  865. }
  866. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  867. struct rt2x00lib_crypto *crypto,
  868. struct ieee80211_key_conf *key)
  869. {
  870. struct hw_key_entry key_entry;
  871. struct rt2x00_field32 field;
  872. u32 offset;
  873. u32 reg;
  874. if (crypto->cmd == SET_KEY) {
  875. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  876. memcpy(key_entry.key, crypto->key,
  877. sizeof(key_entry.key));
  878. memcpy(key_entry.tx_mic, crypto->tx_mic,
  879. sizeof(key_entry.tx_mic));
  880. memcpy(key_entry.rx_mic, crypto->rx_mic,
  881. sizeof(key_entry.rx_mic));
  882. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  883. rt2800_register_multiwrite(rt2x00dev, offset,
  884. &key_entry, sizeof(key_entry));
  885. }
  886. /*
  887. * The cipher types are stored over multiple registers
  888. * starting with SHARED_KEY_MODE_BASE each word will have
  889. * 32 bits and contains the cipher types for 2 bssidx each.
  890. * Using the correct defines correctly will cause overhead,
  891. * so just calculate the correct offset.
  892. */
  893. field.bit_offset = 4 * (key->hw_key_idx % 8);
  894. field.bit_mask = 0x7 << field.bit_offset;
  895. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  896. rt2800_register_read(rt2x00dev, offset, &reg);
  897. rt2x00_set_field32(&reg, field,
  898. (crypto->cmd == SET_KEY) * crypto->cipher);
  899. rt2800_register_write(rt2x00dev, offset, reg);
  900. /*
  901. * Update WCID information
  902. */
  903. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  904. return 0;
  905. }
  906. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  907. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  908. struct rt2x00lib_crypto *crypto,
  909. struct ieee80211_key_conf *key)
  910. {
  911. struct hw_key_entry key_entry;
  912. u32 offset;
  913. if (crypto->cmd == SET_KEY) {
  914. /*
  915. * 1 pairwise key is possible per AID, this means that the AID
  916. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  917. * last possible shared key entry.
  918. *
  919. * Since parts of the pairwise key table might be shared with
  920. * the beacon frame buffers 6 & 7 we should only write into the
  921. * first 222 entries.
  922. */
  923. if (crypto->aid > (222 - 32))
  924. return -ENOSPC;
  925. key->hw_key_idx = 32 + crypto->aid;
  926. memcpy(key_entry.key, crypto->key,
  927. sizeof(key_entry.key));
  928. memcpy(key_entry.tx_mic, crypto->tx_mic,
  929. sizeof(key_entry.tx_mic));
  930. memcpy(key_entry.rx_mic, crypto->rx_mic,
  931. sizeof(key_entry.rx_mic));
  932. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  933. rt2800_register_multiwrite(rt2x00dev, offset,
  934. &key_entry, sizeof(key_entry));
  935. }
  936. /*
  937. * Update WCID information
  938. */
  939. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  940. return 0;
  941. }
  942. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  943. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  944. const unsigned int filter_flags)
  945. {
  946. u32 reg;
  947. /*
  948. * Start configuration steps.
  949. * Note that the version error will always be dropped
  950. * and broadcast frames will always be accepted since
  951. * there is no filter for it at this time.
  952. */
  953. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  954. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  955. !(filter_flags & FIF_FCSFAIL));
  956. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  957. !(filter_flags & FIF_PLCPFAIL));
  958. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  959. !(filter_flags & FIF_PROMISC_IN_BSS));
  960. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  961. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  962. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  963. !(filter_flags & FIF_ALLMULTI));
  964. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  965. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  966. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  967. !(filter_flags & FIF_CONTROL));
  968. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  969. !(filter_flags & FIF_CONTROL));
  970. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  971. !(filter_flags & FIF_CONTROL));
  972. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  973. !(filter_flags & FIF_CONTROL));
  974. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  975. !(filter_flags & FIF_CONTROL));
  976. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  977. !(filter_flags & FIF_PSPOLL));
  978. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  979. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  980. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  981. !(filter_flags & FIF_CONTROL));
  982. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  983. }
  984. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  985. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  986. struct rt2x00intf_conf *conf, const unsigned int flags)
  987. {
  988. u32 reg;
  989. bool update_bssid = false;
  990. if (flags & CONFIG_UPDATE_TYPE) {
  991. /*
  992. * Clear current synchronisation setup.
  993. */
  994. rt2800_clear_beacon(rt2x00dev,
  995. HW_BEACON_OFFSET(intf->beacon->entry_idx));
  996. /*
  997. * Enable synchronisation.
  998. */
  999. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1000. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  1001. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1002. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  1003. (conf->sync == TSF_SYNC_ADHOC ||
  1004. conf->sync == TSF_SYNC_AP_NONE));
  1005. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1006. /*
  1007. * Enable pre tbtt interrupt for beaconing modes
  1008. */
  1009. rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
  1010. rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
  1011. (conf->sync == TSF_SYNC_AP_NONE));
  1012. rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
  1013. }
  1014. if (flags & CONFIG_UPDATE_MAC) {
  1015. if (flags & CONFIG_UPDATE_TYPE &&
  1016. conf->sync == TSF_SYNC_AP_NONE) {
  1017. /*
  1018. * The BSSID register has to be set to our own mac
  1019. * address in AP mode.
  1020. */
  1021. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1022. update_bssid = true;
  1023. }
  1024. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1025. reg = le32_to_cpu(conf->mac[1]);
  1026. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1027. conf->mac[1] = cpu_to_le32(reg);
  1028. }
  1029. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1030. conf->mac, sizeof(conf->mac));
  1031. }
  1032. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1033. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1034. reg = le32_to_cpu(conf->bssid[1]);
  1035. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1036. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1037. conf->bssid[1] = cpu_to_le32(reg);
  1038. }
  1039. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1040. conf->bssid, sizeof(conf->bssid));
  1041. }
  1042. }
  1043. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1044. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1045. struct rt2x00lib_erp *erp)
  1046. {
  1047. bool any_sta_nongf = !!(erp->ht_opmode &
  1048. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1049. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1050. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1051. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1052. u32 reg;
  1053. /* default protection rate for HT20: OFDM 24M */
  1054. mm20_rate = gf20_rate = 0x4004;
  1055. /* default protection rate for HT40: duplicate OFDM 24M */
  1056. mm40_rate = gf40_rate = 0x4084;
  1057. switch (protection) {
  1058. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1059. /*
  1060. * All STAs in this BSS are HT20/40 but there might be
  1061. * STAs not supporting greenfield mode.
  1062. * => Disable protection for HT transmissions.
  1063. */
  1064. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1065. break;
  1066. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1067. /*
  1068. * All STAs in this BSS are HT20 or HT20/40 but there
  1069. * might be STAs not supporting greenfield mode.
  1070. * => Protect all HT40 transmissions.
  1071. */
  1072. mm20_mode = gf20_mode = 0;
  1073. mm40_mode = gf40_mode = 2;
  1074. break;
  1075. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1076. /*
  1077. * Nonmember protection:
  1078. * According to 802.11n we _should_ protect all
  1079. * HT transmissions (but we don't have to).
  1080. *
  1081. * But if cts_protection is enabled we _shall_ protect
  1082. * all HT transmissions using a CCK rate.
  1083. *
  1084. * And if any station is non GF we _shall_ protect
  1085. * GF transmissions.
  1086. *
  1087. * We decide to protect everything
  1088. * -> fall through to mixed mode.
  1089. */
  1090. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1091. /*
  1092. * Legacy STAs are present
  1093. * => Protect all HT transmissions.
  1094. */
  1095. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1096. /*
  1097. * If erp protection is needed we have to protect HT
  1098. * transmissions with CCK 11M long preamble.
  1099. */
  1100. if (erp->cts_protection) {
  1101. /* don't duplicate RTS/CTS in CCK mode */
  1102. mm20_rate = mm40_rate = 0x0003;
  1103. gf20_rate = gf40_rate = 0x0003;
  1104. }
  1105. break;
  1106. };
  1107. /* check for STAs not supporting greenfield mode */
  1108. if (any_sta_nongf)
  1109. gf20_mode = gf40_mode = 2;
  1110. /* Update HT protection config */
  1111. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1112. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1113. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1114. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1115. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1116. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1117. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1118. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1119. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1120. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1121. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1122. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1123. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1124. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1125. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1126. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1127. }
  1128. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1129. u32 changed)
  1130. {
  1131. u32 reg;
  1132. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1133. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1134. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1135. !!erp->short_preamble);
  1136. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1137. !!erp->short_preamble);
  1138. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1139. }
  1140. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1141. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1142. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1143. erp->cts_protection ? 2 : 0);
  1144. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1145. }
  1146. if (changed & BSS_CHANGED_BASIC_RATES) {
  1147. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1148. erp->basic_rates);
  1149. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1150. }
  1151. if (changed & BSS_CHANGED_ERP_SLOT) {
  1152. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1153. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1154. erp->slot_time);
  1155. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1156. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1157. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1158. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1159. }
  1160. if (changed & BSS_CHANGED_BEACON_INT) {
  1161. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1162. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1163. erp->beacon_int * 16);
  1164. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1165. }
  1166. if (changed & BSS_CHANGED_HT)
  1167. rt2800_config_ht_opmode(rt2x00dev, erp);
  1168. }
  1169. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1170. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1171. {
  1172. u8 r1;
  1173. u8 r3;
  1174. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1175. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1176. /*
  1177. * Configure the TX antenna.
  1178. */
  1179. switch ((int)ant->tx) {
  1180. case 1:
  1181. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1182. break;
  1183. case 2:
  1184. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1185. break;
  1186. case 3:
  1187. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1188. break;
  1189. }
  1190. /*
  1191. * Configure the RX antenna.
  1192. */
  1193. switch ((int)ant->rx) {
  1194. case 1:
  1195. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1196. break;
  1197. case 2:
  1198. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1199. break;
  1200. case 3:
  1201. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1202. break;
  1203. }
  1204. rt2800_bbp_write(rt2x00dev, 3, r3);
  1205. rt2800_bbp_write(rt2x00dev, 1, r1);
  1206. }
  1207. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1208. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1209. struct rt2x00lib_conf *libconf)
  1210. {
  1211. u16 eeprom;
  1212. short lna_gain;
  1213. if (libconf->rf.channel <= 14) {
  1214. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1215. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1216. } else if (libconf->rf.channel <= 64) {
  1217. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1218. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1219. } else if (libconf->rf.channel <= 128) {
  1220. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1221. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1222. } else {
  1223. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1224. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1225. }
  1226. rt2x00dev->lna_gain = lna_gain;
  1227. }
  1228. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1229. struct ieee80211_conf *conf,
  1230. struct rf_channel *rf,
  1231. struct channel_info *info)
  1232. {
  1233. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1234. if (rt2x00dev->default_ant.tx == 1)
  1235. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1236. if (rt2x00dev->default_ant.rx == 1) {
  1237. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1238. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1239. } else if (rt2x00dev->default_ant.rx == 2)
  1240. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1241. if (rf->channel > 14) {
  1242. /*
  1243. * When TX power is below 0, we should increase it by 7 to
  1244. * make it a positive value (Minumum value is -7).
  1245. * However this means that values between 0 and 7 have
  1246. * double meaning, and we should set a 7DBm boost flag.
  1247. */
  1248. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1249. (info->default_power1 >= 0));
  1250. if (info->default_power1 < 0)
  1251. info->default_power1 += 7;
  1252. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1253. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1254. (info->default_power2 >= 0));
  1255. if (info->default_power2 < 0)
  1256. info->default_power2 += 7;
  1257. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1258. } else {
  1259. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1260. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1261. }
  1262. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1263. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1264. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1265. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1266. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1267. udelay(200);
  1268. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1269. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1270. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1271. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1272. udelay(200);
  1273. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1274. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1275. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1276. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1277. }
  1278. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1279. struct ieee80211_conf *conf,
  1280. struct rf_channel *rf,
  1281. struct channel_info *info)
  1282. {
  1283. u8 rfcsr;
  1284. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1285. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1286. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1287. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1288. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1289. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1290. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1291. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1292. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1293. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1294. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1295. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1296. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1297. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1298. rt2800_rfcsr_write(rt2x00dev, 24,
  1299. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1300. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1301. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1302. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1303. }
  1304. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1305. struct ieee80211_conf *conf,
  1306. struct rf_channel *rf,
  1307. struct channel_info *info)
  1308. {
  1309. u32 reg;
  1310. unsigned int tx_pin;
  1311. u8 bbp;
  1312. if (rf->channel <= 14) {
  1313. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1314. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1315. } else {
  1316. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1317. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1318. }
  1319. if (rt2x00_rf(rt2x00dev, RF2020) ||
  1320. rt2x00_rf(rt2x00dev, RF3020) ||
  1321. rt2x00_rf(rt2x00dev, RF3021) ||
  1322. rt2x00_rf(rt2x00dev, RF3022) ||
  1323. rt2x00_rf(rt2x00dev, RF3052))
  1324. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1325. else
  1326. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1327. /*
  1328. * Change BBP settings
  1329. */
  1330. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1331. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1332. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1333. rt2800_bbp_write(rt2x00dev, 86, 0);
  1334. if (rf->channel <= 14) {
  1335. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  1336. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1337. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1338. } else {
  1339. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1340. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1341. }
  1342. } else {
  1343. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1344. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1345. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1346. else
  1347. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1348. }
  1349. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1350. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1351. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1352. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1353. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1354. tx_pin = 0;
  1355. /* Turn on unused PA or LNA when not using 1T or 1R */
  1356. if (rt2x00dev->default_ant.tx != 1) {
  1357. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  1358. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  1359. }
  1360. /* Turn on unused PA or LNA when not using 1T or 1R */
  1361. if (rt2x00dev->default_ant.rx != 1) {
  1362. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1363. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1364. }
  1365. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1366. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1367. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1368. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1369. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  1370. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1371. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1372. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1373. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1374. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1375. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1376. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1377. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1378. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1379. if (conf_is_ht40(conf)) {
  1380. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1381. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1382. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1383. } else {
  1384. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1385. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1386. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1387. }
  1388. }
  1389. msleep(1);
  1390. }
  1391. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  1392. const int max_txpower)
  1393. {
  1394. u8 txpower;
  1395. u8 max_value = (u8)max_txpower;
  1396. u16 eeprom;
  1397. int i;
  1398. u32 reg;
  1399. u8 r1;
  1400. u32 offset;
  1401. /*
  1402. * set to normal tx power mode: +/- 0dBm
  1403. */
  1404. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1405. rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
  1406. rt2800_bbp_write(rt2x00dev, 1, r1);
  1407. /*
  1408. * The eeprom contains the tx power values for each rate. These
  1409. * values map to 100% tx power. Each 16bit word contains four tx
  1410. * power values and the order is the same as used in the TX_PWR_CFG
  1411. * registers.
  1412. */
  1413. offset = TX_PWR_CFG_0;
  1414. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  1415. /* just to be safe */
  1416. if (offset > TX_PWR_CFG_4)
  1417. break;
  1418. rt2800_register_read(rt2x00dev, offset, &reg);
  1419. /* read the next four txpower values */
  1420. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  1421. &eeprom);
  1422. /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  1423. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  1424. * TX_PWR_CFG_4: unknown */
  1425. txpower = rt2x00_get_field16(eeprom,
  1426. EEPROM_TXPOWER_BYRATE_RATE0);
  1427. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
  1428. min(txpower, max_value));
  1429. /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  1430. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  1431. * TX_PWR_CFG_4: unknown */
  1432. txpower = rt2x00_get_field16(eeprom,
  1433. EEPROM_TXPOWER_BYRATE_RATE1);
  1434. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
  1435. min(txpower, max_value));
  1436. /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
  1437. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1438. * TX_PWR_CFG_4: unknown */
  1439. txpower = rt2x00_get_field16(eeprom,
  1440. EEPROM_TXPOWER_BYRATE_RATE2);
  1441. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
  1442. min(txpower, max_value));
  1443. /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1444. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1445. * TX_PWR_CFG_4: unknown */
  1446. txpower = rt2x00_get_field16(eeprom,
  1447. EEPROM_TXPOWER_BYRATE_RATE3);
  1448. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
  1449. min(txpower, max_value));
  1450. /* read the next four txpower values */
  1451. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1452. &eeprom);
  1453. /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1454. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1455. * TX_PWR_CFG_4: unknown */
  1456. txpower = rt2x00_get_field16(eeprom,
  1457. EEPROM_TXPOWER_BYRATE_RATE0);
  1458. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
  1459. min(txpower, max_value));
  1460. /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1461. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1462. * TX_PWR_CFG_4: unknown */
  1463. txpower = rt2x00_get_field16(eeprom,
  1464. EEPROM_TXPOWER_BYRATE_RATE1);
  1465. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
  1466. min(txpower, max_value));
  1467. /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1468. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1469. * TX_PWR_CFG_4: unknown */
  1470. txpower = rt2x00_get_field16(eeprom,
  1471. EEPROM_TXPOWER_BYRATE_RATE2);
  1472. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
  1473. min(txpower, max_value));
  1474. /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1475. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1476. * TX_PWR_CFG_4: unknown */
  1477. txpower = rt2x00_get_field16(eeprom,
  1478. EEPROM_TXPOWER_BYRATE_RATE3);
  1479. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
  1480. min(txpower, max_value));
  1481. rt2800_register_write(rt2x00dev, offset, reg);
  1482. /* next TX_PWR_CFG register */
  1483. offset += 4;
  1484. }
  1485. }
  1486. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  1487. struct rt2x00lib_conf *libconf)
  1488. {
  1489. u32 reg;
  1490. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1491. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  1492. libconf->conf->short_frame_max_tx_count);
  1493. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  1494. libconf->conf->long_frame_max_tx_count);
  1495. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1496. }
  1497. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  1498. struct rt2x00lib_conf *libconf)
  1499. {
  1500. enum dev_state state =
  1501. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  1502. STATE_SLEEP : STATE_AWAKE;
  1503. u32 reg;
  1504. if (state == STATE_SLEEP) {
  1505. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  1506. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1507. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  1508. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  1509. libconf->conf->listen_interval - 1);
  1510. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  1511. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1512. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1513. } else {
  1514. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1515. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1516. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1517. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1518. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1519. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1520. }
  1521. }
  1522. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1523. struct rt2x00lib_conf *libconf,
  1524. const unsigned int flags)
  1525. {
  1526. /* Always recalculate LNA gain before changing configuration */
  1527. rt2800_config_lna_gain(rt2x00dev, libconf);
  1528. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1529. rt2800_config_channel(rt2x00dev, libconf->conf,
  1530. &libconf->rf, &libconf->channel);
  1531. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1532. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1533. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1534. rt2800_config_retry_limit(rt2x00dev, libconf);
  1535. if (flags & IEEE80211_CONF_CHANGE_PS)
  1536. rt2800_config_ps(rt2x00dev, libconf);
  1537. }
  1538. EXPORT_SYMBOL_GPL(rt2800_config);
  1539. /*
  1540. * Link tuning
  1541. */
  1542. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1543. {
  1544. u32 reg;
  1545. /*
  1546. * Update FCS error count from register.
  1547. */
  1548. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1549. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1550. }
  1551. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1552. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1553. {
  1554. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1555. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1556. rt2x00_rt(rt2x00dev, RT3071) ||
  1557. rt2x00_rt(rt2x00dev, RT3090) ||
  1558. rt2x00_rt(rt2x00dev, RT3390))
  1559. return 0x1c + (2 * rt2x00dev->lna_gain);
  1560. else
  1561. return 0x2e + rt2x00dev->lna_gain;
  1562. }
  1563. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1564. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1565. else
  1566. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1567. }
  1568. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1569. struct link_qual *qual, u8 vgc_level)
  1570. {
  1571. if (qual->vgc_level != vgc_level) {
  1572. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1573. qual->vgc_level = vgc_level;
  1574. qual->vgc_level_reg = vgc_level;
  1575. }
  1576. }
  1577. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1578. {
  1579. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1580. }
  1581. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1582. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1583. const u32 count)
  1584. {
  1585. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1586. return;
  1587. /*
  1588. * When RSSI is better then -80 increase VGC level with 0x10
  1589. */
  1590. rt2800_set_vgc(rt2x00dev, qual,
  1591. rt2800_get_default_vgc(rt2x00dev) +
  1592. ((qual->rssi > -80) * 0x10));
  1593. }
  1594. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1595. /*
  1596. * Initialization functions.
  1597. */
  1598. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1599. {
  1600. u32 reg;
  1601. u16 eeprom;
  1602. unsigned int i;
  1603. int ret;
  1604. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1605. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1606. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1607. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1608. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1609. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1610. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1611. ret = rt2800_drv_init_registers(rt2x00dev);
  1612. if (ret)
  1613. return ret;
  1614. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1615. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1616. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1617. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1618. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1619. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1620. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1621. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1622. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1623. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1624. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1625. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1626. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1627. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1628. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1629. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1630. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  1631. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1632. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1633. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1634. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1635. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1636. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1637. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1638. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1639. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1640. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1641. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1642. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1643. rt2x00_rt(rt2x00dev, RT3090) ||
  1644. rt2x00_rt(rt2x00dev, RT3390)) {
  1645. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1646. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1647. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1648. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1649. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1650. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1651. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1652. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1653. 0x0000002c);
  1654. else
  1655. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1656. 0x0000000f);
  1657. } else {
  1658. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1659. }
  1660. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1661. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1662. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1663. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1664. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1665. } else {
  1666. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1667. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1668. }
  1669. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1670. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1671. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1672. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1673. } else {
  1674. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1675. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1676. }
  1677. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1678. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1679. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1680. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1681. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1682. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1683. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1684. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1685. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1686. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1687. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1688. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1689. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1690. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1691. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1692. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1693. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1694. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1695. rt2x00_rt(rt2x00dev, RT2883) ||
  1696. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1697. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1698. else
  1699. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1700. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1701. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1702. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1703. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1704. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1705. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1706. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1707. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1708. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1709. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1710. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1711. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1712. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1713. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1714. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1715. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1716. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1717. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1718. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1719. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1720. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1721. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1722. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1723. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1724. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1725. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1726. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1727. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1728. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1729. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1730. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1731. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1732. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1733. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1734. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1735. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1736. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1737. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1738. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1739. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1740. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1741. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1742. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1743. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1744. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1745. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1746. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1747. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1748. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1749. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1750. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1751. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1752. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1753. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1754. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1755. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1756. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1757. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1758. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1759. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1760. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1761. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1762. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1763. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1764. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1765. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1766. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1767. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1768. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  1769. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1770. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1771. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1772. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1773. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1774. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1775. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1776. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1777. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1778. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1779. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1780. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1781. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1782. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1783. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1784. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1785. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1786. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1787. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1788. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1789. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1790. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1791. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1792. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1793. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1794. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1795. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1796. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1797. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1798. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1799. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1800. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1801. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1802. if (rt2x00_is_usb(rt2x00dev)) {
  1803. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1804. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1805. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1806. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1807. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1808. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1809. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1810. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1811. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1812. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1813. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1814. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1815. }
  1816. /*
  1817. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  1818. * although it is reserved.
  1819. */
  1820. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  1821. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  1822. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  1823. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  1824. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  1825. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  1826. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  1827. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  1828. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  1829. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  1830. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  1831. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  1832. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1833. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1834. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1835. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1836. IEEE80211_MAX_RTS_THRESHOLD);
  1837. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1838. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1839. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1840. /*
  1841. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1842. * time should be set to 16. However, the original Ralink driver uses
  1843. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1844. * connection problems with 11g + CTS protection. Hence, use the same
  1845. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1846. */
  1847. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1848. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1849. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1850. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1851. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1852. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1853. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1854. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1855. /*
  1856. * ASIC will keep garbage value after boot, clear encryption keys.
  1857. */
  1858. for (i = 0; i < 4; i++)
  1859. rt2800_register_write(rt2x00dev,
  1860. SHARED_KEY_MODE_ENTRY(i), 0);
  1861. for (i = 0; i < 256; i++) {
  1862. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1863. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1864. wcid, sizeof(wcid));
  1865. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1866. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1867. }
  1868. /*
  1869. * Clear all beacons
  1870. */
  1871. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
  1872. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
  1873. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
  1874. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
  1875. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
  1876. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
  1877. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
  1878. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
  1879. if (rt2x00_is_usb(rt2x00dev)) {
  1880. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1881. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1882. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1883. }
  1884. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1885. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1886. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1887. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1888. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1889. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1890. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1891. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1892. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1893. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1894. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1895. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1896. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1897. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1898. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1899. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1900. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1901. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1902. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1903. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1904. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1905. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1906. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1907. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1908. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1909. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1910. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1911. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1912. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1913. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1914. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1915. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1916. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1917. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1918. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1919. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1920. /*
  1921. * Do not force the BA window size, we use the TXWI to set it
  1922. */
  1923. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  1924. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  1925. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  1926. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  1927. /*
  1928. * We must clear the error counters.
  1929. * These registers are cleared on read,
  1930. * so we may pass a useless variable to store the value.
  1931. */
  1932. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1933. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1934. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1935. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1936. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1937. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1938. /*
  1939. * Setup leadtime for pre tbtt interrupt to 6ms
  1940. */
  1941. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  1942. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  1943. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  1944. return 0;
  1945. }
  1946. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1947. {
  1948. unsigned int i;
  1949. u32 reg;
  1950. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1951. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1952. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1953. return 0;
  1954. udelay(REGISTER_BUSY_DELAY);
  1955. }
  1956. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1957. return -EACCES;
  1958. }
  1959. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1960. {
  1961. unsigned int i;
  1962. u8 value;
  1963. /*
  1964. * BBP was enabled after firmware was loaded,
  1965. * but we need to reactivate it now.
  1966. */
  1967. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1968. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1969. msleep(1);
  1970. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1971. rt2800_bbp_read(rt2x00dev, 0, &value);
  1972. if ((value != 0xff) && (value != 0x00))
  1973. return 0;
  1974. udelay(REGISTER_BUSY_DELAY);
  1975. }
  1976. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1977. return -EACCES;
  1978. }
  1979. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1980. {
  1981. unsigned int i;
  1982. u16 eeprom;
  1983. u8 reg_id;
  1984. u8 value;
  1985. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1986. rt2800_wait_bbp_ready(rt2x00dev)))
  1987. return -EACCES;
  1988. if (rt2800_is_305x_soc(rt2x00dev))
  1989. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1990. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1991. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1992. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1993. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1994. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1995. } else {
  1996. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1997. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1998. }
  1999. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2000. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2001. rt2x00_rt(rt2x00dev, RT3071) ||
  2002. rt2x00_rt(rt2x00dev, RT3090) ||
  2003. rt2x00_rt(rt2x00dev, RT3390)) {
  2004. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  2005. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  2006. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  2007. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2008. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  2009. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  2010. } else {
  2011. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  2012. }
  2013. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2014. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  2015. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  2016. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  2017. else
  2018. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  2019. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  2020. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  2021. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  2022. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  2023. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  2024. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  2025. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  2026. rt2800_is_305x_soc(rt2x00dev))
  2027. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  2028. else
  2029. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  2030. if (rt2800_is_305x_soc(rt2x00dev))
  2031. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  2032. else
  2033. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  2034. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  2035. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2036. rt2x00_rt(rt2x00dev, RT3090) ||
  2037. rt2x00_rt(rt2x00dev, RT3390)) {
  2038. rt2800_bbp_read(rt2x00dev, 138, &value);
  2039. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2040. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  2041. value |= 0x20;
  2042. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  2043. value &= ~0x02;
  2044. rt2800_bbp_write(rt2x00dev, 138, value);
  2045. }
  2046. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  2047. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  2048. if (eeprom != 0xffff && eeprom != 0x0000) {
  2049. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  2050. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  2051. rt2800_bbp_write(rt2x00dev, reg_id, value);
  2052. }
  2053. }
  2054. return 0;
  2055. }
  2056. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  2057. bool bw40, u8 rfcsr24, u8 filter_target)
  2058. {
  2059. unsigned int i;
  2060. u8 bbp;
  2061. u8 rfcsr;
  2062. u8 passband;
  2063. u8 stopband;
  2064. u8 overtuned = 0;
  2065. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2066. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2067. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  2068. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2069. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2070. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  2071. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2072. /*
  2073. * Set power & frequency of passband test tone
  2074. */
  2075. rt2800_bbp_write(rt2x00dev, 24, 0);
  2076. for (i = 0; i < 100; i++) {
  2077. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  2078. msleep(1);
  2079. rt2800_bbp_read(rt2x00dev, 55, &passband);
  2080. if (passband)
  2081. break;
  2082. }
  2083. /*
  2084. * Set power & frequency of stopband test tone
  2085. */
  2086. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  2087. for (i = 0; i < 100; i++) {
  2088. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  2089. msleep(1);
  2090. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  2091. if ((passband - stopband) <= filter_target) {
  2092. rfcsr24++;
  2093. overtuned += ((passband - stopband) == filter_target);
  2094. } else
  2095. break;
  2096. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2097. }
  2098. rfcsr24 -= !!overtuned;
  2099. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2100. return rfcsr24;
  2101. }
  2102. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  2103. {
  2104. u8 rfcsr;
  2105. u8 bbp;
  2106. u32 reg;
  2107. u16 eeprom;
  2108. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  2109. !rt2x00_rt(rt2x00dev, RT3071) &&
  2110. !rt2x00_rt(rt2x00dev, RT3090) &&
  2111. !rt2x00_rt(rt2x00dev, RT3390) &&
  2112. !rt2800_is_305x_soc(rt2x00dev))
  2113. return 0;
  2114. /*
  2115. * Init RF calibration.
  2116. */
  2117. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2118. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  2119. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2120. msleep(1);
  2121. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  2122. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2123. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2124. rt2x00_rt(rt2x00dev, RT3071) ||
  2125. rt2x00_rt(rt2x00dev, RT3090)) {
  2126. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2127. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  2128. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  2129. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  2130. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  2131. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  2132. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2133. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  2134. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2135. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  2136. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  2137. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  2138. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2139. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2140. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2141. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2142. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  2143. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2144. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  2145. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2146. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  2147. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  2148. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  2149. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  2150. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2151. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  2152. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  2153. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  2154. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  2155. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  2156. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  2157. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2158. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  2159. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  2160. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2161. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  2162. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  2163. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  2164. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  2165. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  2166. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  2167. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  2168. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2169. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  2170. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2171. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  2172. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2173. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2174. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  2175. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  2176. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  2177. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  2178. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2179. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  2180. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  2181. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  2182. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  2183. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2184. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  2185. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  2186. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  2187. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  2188. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  2189. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  2190. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2191. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  2192. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  2193. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2194. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  2195. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  2196. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  2197. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2198. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2199. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2200. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2201. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2202. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  2203. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2204. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2205. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  2206. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  2207. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  2208. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  2209. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  2210. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  2211. return 0;
  2212. }
  2213. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2214. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2215. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2216. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2217. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2218. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2219. rt2x00_rt(rt2x00dev, RT3090)) {
  2220. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2221. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  2222. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2223. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  2224. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2225. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2226. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2227. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  2228. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2229. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  2230. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2231. else
  2232. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  2233. }
  2234. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2235. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2236. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  2237. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  2238. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  2239. }
  2240. /*
  2241. * Set RX Filter calibration for 20MHz and 40MHz
  2242. */
  2243. if (rt2x00_rt(rt2x00dev, RT3070)) {
  2244. rt2x00dev->calibration[0] =
  2245. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  2246. rt2x00dev->calibration[1] =
  2247. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  2248. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2249. rt2x00_rt(rt2x00dev, RT3090) ||
  2250. rt2x00_rt(rt2x00dev, RT3390)) {
  2251. rt2x00dev->calibration[0] =
  2252. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  2253. rt2x00dev->calibration[1] =
  2254. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  2255. }
  2256. /*
  2257. * Set back to initial state
  2258. */
  2259. rt2800_bbp_write(rt2x00dev, 24, 0);
  2260. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2261. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  2262. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2263. /*
  2264. * set BBP back to BW20
  2265. */
  2266. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2267. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  2268. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2269. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2270. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2271. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2272. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  2273. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  2274. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  2275. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  2276. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  2277. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  2278. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  2279. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2280. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2281. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2282. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  2283. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  2284. }
  2285. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  2286. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  2287. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  2288. rt2x00_get_field16(eeprom,
  2289. EEPROM_TXMIXER_GAIN_BG_VAL));
  2290. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2291. if (rt2x00_rt(rt2x00dev, RT3090)) {
  2292. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  2293. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2294. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  2295. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  2296. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  2297. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  2298. rt2800_bbp_write(rt2x00dev, 138, bbp);
  2299. }
  2300. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2301. rt2x00_rt(rt2x00dev, RT3090) ||
  2302. rt2x00_rt(rt2x00dev, RT3390)) {
  2303. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2304. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2305. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2306. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2307. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2308. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2309. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2310. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  2311. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  2312. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  2313. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  2314. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  2315. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2316. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2317. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  2318. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2319. }
  2320. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  2321. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  2322. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2323. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  2324. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  2325. else
  2326. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  2327. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  2328. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  2329. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  2330. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  2331. }
  2332. return 0;
  2333. }
  2334. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  2335. {
  2336. u32 reg;
  2337. u16 word;
  2338. /*
  2339. * Initialize all registers.
  2340. */
  2341. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  2342. rt2800_init_registers(rt2x00dev) ||
  2343. rt2800_init_bbp(rt2x00dev) ||
  2344. rt2800_init_rfcsr(rt2x00dev)))
  2345. return -EIO;
  2346. /*
  2347. * Send signal to firmware during boot time.
  2348. */
  2349. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  2350. if (rt2x00_is_usb(rt2x00dev) &&
  2351. (rt2x00_rt(rt2x00dev, RT3070) ||
  2352. rt2x00_rt(rt2x00dev, RT3071) ||
  2353. rt2x00_rt(rt2x00dev, RT3572))) {
  2354. udelay(200);
  2355. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  2356. udelay(10);
  2357. }
  2358. /*
  2359. * Enable RX.
  2360. */
  2361. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2362. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2363. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2364. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2365. udelay(50);
  2366. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2367. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  2368. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  2369. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  2370. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2371. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2372. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2373. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2374. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  2375. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2376. /*
  2377. * Initialize LED control
  2378. */
  2379. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
  2380. rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
  2381. word & 0xff, (word >> 8) & 0xff);
  2382. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
  2383. rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
  2384. word & 0xff, (word >> 8) & 0xff);
  2385. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
  2386. rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
  2387. word & 0xff, (word >> 8) & 0xff);
  2388. return 0;
  2389. }
  2390. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  2391. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  2392. {
  2393. u32 reg;
  2394. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2395. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2396. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2397. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2398. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2399. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2400. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2401. /* Wait for DMA, ignore error */
  2402. rt2800_wait_wpdma_ready(rt2x00dev);
  2403. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2404. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  2405. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2406. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2407. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
  2408. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
  2409. }
  2410. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  2411. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  2412. {
  2413. u32 reg;
  2414. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  2415. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  2416. }
  2417. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  2418. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  2419. {
  2420. u32 reg;
  2421. mutex_lock(&rt2x00dev->csr_mutex);
  2422. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  2423. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  2424. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  2425. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  2426. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  2427. /* Wait until the EEPROM has been loaded */
  2428. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  2429. /* Apparently the data is read from end to start */
  2430. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  2431. (u32 *)&rt2x00dev->eeprom[i]);
  2432. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  2433. (u32 *)&rt2x00dev->eeprom[i + 2]);
  2434. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  2435. (u32 *)&rt2x00dev->eeprom[i + 4]);
  2436. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  2437. (u32 *)&rt2x00dev->eeprom[i + 6]);
  2438. mutex_unlock(&rt2x00dev->csr_mutex);
  2439. }
  2440. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  2441. {
  2442. unsigned int i;
  2443. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  2444. rt2800_efuse_read(rt2x00dev, i);
  2445. }
  2446. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  2447. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  2448. {
  2449. u16 word;
  2450. u8 *mac;
  2451. u8 default_lna_gain;
  2452. /*
  2453. * Start validation of the data that has been read.
  2454. */
  2455. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  2456. if (!is_valid_ether_addr(mac)) {
  2457. random_ether_addr(mac);
  2458. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  2459. }
  2460. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  2461. if (word == 0xffff) {
  2462. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2463. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  2464. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  2465. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2466. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  2467. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  2468. rt2x00_rt(rt2x00dev, RT2872)) {
  2469. /*
  2470. * There is a max of 2 RX streams for RT28x0 series
  2471. */
  2472. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  2473. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2474. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2475. }
  2476. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  2477. if (word == 0xffff) {
  2478. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  2479. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  2480. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  2481. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  2482. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  2483. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  2484. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  2485. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  2486. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  2487. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  2488. rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
  2489. rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
  2490. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  2491. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  2492. }
  2493. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  2494. if ((word & 0x00ff) == 0x00ff) {
  2495. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  2496. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2497. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  2498. }
  2499. if ((word & 0xff00) == 0xff00) {
  2500. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  2501. LED_MODE_TXRX_ACTIVITY);
  2502. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  2503. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2504. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  2505. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  2506. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  2507. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  2508. }
  2509. /*
  2510. * During the LNA validation we are going to use
  2511. * lna0 as correct value. Note that EEPROM_LNA
  2512. * is never validated.
  2513. */
  2514. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  2515. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  2516. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  2517. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  2518. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  2519. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  2520. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  2521. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  2522. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  2523. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  2524. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  2525. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  2526. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  2527. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  2528. default_lna_gain);
  2529. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  2530. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  2531. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  2532. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  2533. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  2534. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  2535. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  2536. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  2537. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  2538. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  2539. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  2540. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  2541. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  2542. default_lna_gain);
  2543. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  2544. rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &word);
  2545. if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_24GHZ) == 0xff)
  2546. rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_24GHZ, MAX_G_TXPOWER);
  2547. if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_5GHZ) == 0xff)
  2548. rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_5GHZ, MAX_A_TXPOWER);
  2549. rt2x00_eeprom_write(rt2x00dev, EEPROM_MAX_TX_POWER, word);
  2550. return 0;
  2551. }
  2552. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  2553. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  2554. {
  2555. u32 reg;
  2556. u16 value;
  2557. u16 eeprom;
  2558. /*
  2559. * Read EEPROM word for configuration.
  2560. */
  2561. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2562. /*
  2563. * Identify RF chipset.
  2564. */
  2565. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  2566. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  2567. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  2568. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  2569. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  2570. !rt2x00_rt(rt2x00dev, RT2872) &&
  2571. !rt2x00_rt(rt2x00dev, RT2883) &&
  2572. !rt2x00_rt(rt2x00dev, RT3070) &&
  2573. !rt2x00_rt(rt2x00dev, RT3071) &&
  2574. !rt2x00_rt(rt2x00dev, RT3090) &&
  2575. !rt2x00_rt(rt2x00dev, RT3390) &&
  2576. !rt2x00_rt(rt2x00dev, RT3572)) {
  2577. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  2578. return -ENODEV;
  2579. }
  2580. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  2581. !rt2x00_rf(rt2x00dev, RF2850) &&
  2582. !rt2x00_rf(rt2x00dev, RF2720) &&
  2583. !rt2x00_rf(rt2x00dev, RF2750) &&
  2584. !rt2x00_rf(rt2x00dev, RF3020) &&
  2585. !rt2x00_rf(rt2x00dev, RF2020) &&
  2586. !rt2x00_rf(rt2x00dev, RF3021) &&
  2587. !rt2x00_rf(rt2x00dev, RF3022) &&
  2588. !rt2x00_rf(rt2x00dev, RF3052)) {
  2589. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  2590. return -ENODEV;
  2591. }
  2592. /*
  2593. * Identify default antenna configuration.
  2594. */
  2595. rt2x00dev->default_ant.tx =
  2596. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  2597. rt2x00dev->default_ant.rx =
  2598. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  2599. /*
  2600. * Read frequency offset and RF programming sequence.
  2601. */
  2602. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2603. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2604. /*
  2605. * Read external LNA informations.
  2606. */
  2607. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2608. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  2609. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2610. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  2611. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2612. /*
  2613. * Detect if this device has an hardware controlled radio.
  2614. */
  2615. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  2616. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2617. /*
  2618. * Store led settings, for correct led behaviour.
  2619. */
  2620. #ifdef CONFIG_RT2X00_LIB_LEDS
  2621. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2622. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2623. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2624. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2625. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2626. return 0;
  2627. }
  2628. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2629. /*
  2630. * RF value list for rt28xx
  2631. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2632. */
  2633. static const struct rf_channel rf_vals[] = {
  2634. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2635. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2636. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2637. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2638. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2639. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2640. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2641. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2642. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2643. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2644. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2645. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2646. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2647. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2648. /* 802.11 UNI / HyperLan 2 */
  2649. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2650. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2651. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2652. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2653. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2654. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2655. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2656. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2657. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2658. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2659. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2660. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2661. /* 802.11 HyperLan 2 */
  2662. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2663. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2664. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2665. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2666. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2667. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2668. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2669. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2670. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2671. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2672. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2673. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2674. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2675. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2676. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2677. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2678. /* 802.11 UNII */
  2679. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2680. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2681. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2682. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2683. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2684. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2685. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2686. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2687. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2688. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2689. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2690. /* 802.11 Japan */
  2691. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2692. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2693. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2694. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2695. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2696. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2697. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2698. };
  2699. /*
  2700. * RF value list for rt3xxx
  2701. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2702. */
  2703. static const struct rf_channel rf_vals_3x[] = {
  2704. {1, 241, 2, 2 },
  2705. {2, 241, 2, 7 },
  2706. {3, 242, 2, 2 },
  2707. {4, 242, 2, 7 },
  2708. {5, 243, 2, 2 },
  2709. {6, 243, 2, 7 },
  2710. {7, 244, 2, 2 },
  2711. {8, 244, 2, 7 },
  2712. {9, 245, 2, 2 },
  2713. {10, 245, 2, 7 },
  2714. {11, 246, 2, 2 },
  2715. {12, 246, 2, 7 },
  2716. {13, 247, 2, 2 },
  2717. {14, 248, 2, 4 },
  2718. /* 802.11 UNI / HyperLan 2 */
  2719. {36, 0x56, 0, 4},
  2720. {38, 0x56, 0, 6},
  2721. {40, 0x56, 0, 8},
  2722. {44, 0x57, 0, 0},
  2723. {46, 0x57, 0, 2},
  2724. {48, 0x57, 0, 4},
  2725. {52, 0x57, 0, 8},
  2726. {54, 0x57, 0, 10},
  2727. {56, 0x58, 0, 0},
  2728. {60, 0x58, 0, 4},
  2729. {62, 0x58, 0, 6},
  2730. {64, 0x58, 0, 8},
  2731. /* 802.11 HyperLan 2 */
  2732. {100, 0x5b, 0, 8},
  2733. {102, 0x5b, 0, 10},
  2734. {104, 0x5c, 0, 0},
  2735. {108, 0x5c, 0, 4},
  2736. {110, 0x5c, 0, 6},
  2737. {112, 0x5c, 0, 8},
  2738. {116, 0x5d, 0, 0},
  2739. {118, 0x5d, 0, 2},
  2740. {120, 0x5d, 0, 4},
  2741. {124, 0x5d, 0, 8},
  2742. {126, 0x5d, 0, 10},
  2743. {128, 0x5e, 0, 0},
  2744. {132, 0x5e, 0, 4},
  2745. {134, 0x5e, 0, 6},
  2746. {136, 0x5e, 0, 8},
  2747. {140, 0x5f, 0, 0},
  2748. /* 802.11 UNII */
  2749. {149, 0x5f, 0, 9},
  2750. {151, 0x5f, 0, 11},
  2751. {153, 0x60, 0, 1},
  2752. {157, 0x60, 0, 5},
  2753. {159, 0x60, 0, 7},
  2754. {161, 0x60, 0, 9},
  2755. {165, 0x61, 0, 1},
  2756. {167, 0x61, 0, 3},
  2757. {169, 0x61, 0, 5},
  2758. {171, 0x61, 0, 7},
  2759. {173, 0x61, 0, 9},
  2760. };
  2761. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2762. {
  2763. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2764. struct channel_info *info;
  2765. char *default_power1;
  2766. char *default_power2;
  2767. unsigned int i;
  2768. unsigned short max_power;
  2769. u16 eeprom;
  2770. /*
  2771. * Disable powersaving as default on PCI devices.
  2772. */
  2773. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2774. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2775. /*
  2776. * Initialize all hw fields.
  2777. */
  2778. rt2x00dev->hw->flags =
  2779. IEEE80211_HW_SIGNAL_DBM |
  2780. IEEE80211_HW_SUPPORTS_PS |
  2781. IEEE80211_HW_PS_NULLFUNC_STACK |
  2782. IEEE80211_HW_AMPDU_AGGREGATION;
  2783. /*
  2784. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  2785. * unless we are capable of sending the buffered frames out after the
  2786. * DTIM transmission using rt2x00lib_beacondone. This will send out
  2787. * multicast and broadcast traffic immediately instead of buffering it
  2788. * infinitly and thus dropping it after some time.
  2789. */
  2790. if (!rt2x00_is_usb(rt2x00dev))
  2791. rt2x00dev->hw->flags |=
  2792. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  2793. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2794. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2795. rt2x00_eeprom_addr(rt2x00dev,
  2796. EEPROM_MAC_ADDR_0));
  2797. /*
  2798. * As rt2800 has a global fallback table we cannot specify
  2799. * more then one tx rate per frame but since the hw will
  2800. * try several rates (based on the fallback table) we should
  2801. * initialize max_report_rates to the maximum number of rates
  2802. * we are going to try. Otherwise mac80211 will truncate our
  2803. * reported tx rates and the rc algortihm will end up with
  2804. * incorrect data.
  2805. */
  2806. rt2x00dev->hw->max_rates = 1;
  2807. rt2x00dev->hw->max_report_rates = 7;
  2808. rt2x00dev->hw->max_rate_tries = 1;
  2809. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2810. /*
  2811. * Initialize hw_mode information.
  2812. */
  2813. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2814. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2815. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2816. rt2x00_rf(rt2x00dev, RF2720)) {
  2817. spec->num_channels = 14;
  2818. spec->channels = rf_vals;
  2819. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2820. rt2x00_rf(rt2x00dev, RF2750)) {
  2821. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2822. spec->num_channels = ARRAY_SIZE(rf_vals);
  2823. spec->channels = rf_vals;
  2824. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2825. rt2x00_rf(rt2x00dev, RF2020) ||
  2826. rt2x00_rf(rt2x00dev, RF3021) ||
  2827. rt2x00_rf(rt2x00dev, RF3022)) {
  2828. spec->num_channels = 14;
  2829. spec->channels = rf_vals_3x;
  2830. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2831. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2832. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2833. spec->channels = rf_vals_3x;
  2834. }
  2835. /*
  2836. * Initialize HT information.
  2837. */
  2838. if (!rt2x00_rf(rt2x00dev, RF2020))
  2839. spec->ht.ht_supported = true;
  2840. else
  2841. spec->ht.ht_supported = false;
  2842. spec->ht.cap =
  2843. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  2844. IEEE80211_HT_CAP_GRN_FLD |
  2845. IEEE80211_HT_CAP_SGI_20 |
  2846. IEEE80211_HT_CAP_SGI_40;
  2847. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
  2848. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  2849. spec->ht.cap |=
  2850. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
  2851. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  2852. spec->ht.ampdu_factor = 3;
  2853. spec->ht.ampdu_density = 4;
  2854. spec->ht.mcs.tx_params =
  2855. IEEE80211_HT_MCS_TX_DEFINED |
  2856. IEEE80211_HT_MCS_TX_RX_DIFF |
  2857. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2858. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2859. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2860. case 3:
  2861. spec->ht.mcs.rx_mask[2] = 0xff;
  2862. case 2:
  2863. spec->ht.mcs.rx_mask[1] = 0xff;
  2864. case 1:
  2865. spec->ht.mcs.rx_mask[0] = 0xff;
  2866. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2867. break;
  2868. }
  2869. /*
  2870. * Create channel information array
  2871. */
  2872. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  2873. if (!info)
  2874. return -ENOMEM;
  2875. spec->channels_info = info;
  2876. rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &eeprom);
  2877. max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_24GHZ);
  2878. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2879. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2880. for (i = 0; i < 14; i++) {
  2881. info[i].max_power = max_power;
  2882. info[i].default_power1 = TXPOWER_G_FROM_DEV(default_power1[i]);
  2883. info[i].default_power2 = TXPOWER_G_FROM_DEV(default_power2[i]);
  2884. }
  2885. if (spec->num_channels > 14) {
  2886. max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_5GHZ);
  2887. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2888. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2889. for (i = 14; i < spec->num_channels; i++) {
  2890. info[i].max_power = max_power;
  2891. info[i].default_power1 = TXPOWER_A_FROM_DEV(default_power1[i]);
  2892. info[i].default_power2 = TXPOWER_A_FROM_DEV(default_power2[i]);
  2893. }
  2894. }
  2895. return 0;
  2896. }
  2897. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2898. /*
  2899. * IEEE80211 stack callback functions.
  2900. */
  2901. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  2902. u16 *iv16)
  2903. {
  2904. struct rt2x00_dev *rt2x00dev = hw->priv;
  2905. struct mac_iveiv_entry iveiv_entry;
  2906. u32 offset;
  2907. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2908. rt2800_register_multiread(rt2x00dev, offset,
  2909. &iveiv_entry, sizeof(iveiv_entry));
  2910. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2911. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2912. }
  2913. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  2914. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2915. {
  2916. struct rt2x00_dev *rt2x00dev = hw->priv;
  2917. u32 reg;
  2918. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2919. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2920. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2921. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2922. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2923. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2924. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2925. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2926. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2927. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2928. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2929. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2930. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2931. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2932. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2933. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2934. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2935. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2936. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2937. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2938. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2939. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2940. return 0;
  2941. }
  2942. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  2943. int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2944. const struct ieee80211_tx_queue_params *params)
  2945. {
  2946. struct rt2x00_dev *rt2x00dev = hw->priv;
  2947. struct data_queue *queue;
  2948. struct rt2x00_field32 field;
  2949. int retval;
  2950. u32 reg;
  2951. u32 offset;
  2952. /*
  2953. * First pass the configuration through rt2x00lib, that will
  2954. * update the queue settings and validate the input. After that
  2955. * we are free to update the registers based on the value
  2956. * in the queue parameter.
  2957. */
  2958. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2959. if (retval)
  2960. return retval;
  2961. /*
  2962. * We only need to perform additional register initialization
  2963. * for WMM queues/
  2964. */
  2965. if (queue_idx >= 4)
  2966. return 0;
  2967. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2968. /* Update WMM TXOP register */
  2969. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2970. field.bit_offset = (queue_idx & 1) * 16;
  2971. field.bit_mask = 0xffff << field.bit_offset;
  2972. rt2800_register_read(rt2x00dev, offset, &reg);
  2973. rt2x00_set_field32(&reg, field, queue->txop);
  2974. rt2800_register_write(rt2x00dev, offset, reg);
  2975. /* Update WMM registers */
  2976. field.bit_offset = queue_idx * 4;
  2977. field.bit_mask = 0xf << field.bit_offset;
  2978. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2979. rt2x00_set_field32(&reg, field, queue->aifs);
  2980. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2981. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2982. rt2x00_set_field32(&reg, field, queue->cw_min);
  2983. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2984. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2985. rt2x00_set_field32(&reg, field, queue->cw_max);
  2986. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2987. /* Update EDCA registers */
  2988. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2989. rt2800_register_read(rt2x00dev, offset, &reg);
  2990. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2991. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2992. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2993. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2994. rt2800_register_write(rt2x00dev, offset, reg);
  2995. return 0;
  2996. }
  2997. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  2998. u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2999. {
  3000. struct rt2x00_dev *rt2x00dev = hw->priv;
  3001. u64 tsf;
  3002. u32 reg;
  3003. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  3004. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  3005. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  3006. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  3007. return tsf;
  3008. }
  3009. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  3010. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  3011. enum ieee80211_ampdu_mlme_action action,
  3012. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  3013. {
  3014. int ret = 0;
  3015. switch (action) {
  3016. case IEEE80211_AMPDU_RX_START:
  3017. case IEEE80211_AMPDU_RX_STOP:
  3018. /*
  3019. * The hw itself takes care of setting up BlockAck mechanisms.
  3020. * So, we only have to allow mac80211 to nagotiate a BlockAck
  3021. * agreement. Once that is done, the hw will BlockAck incoming
  3022. * AMPDUs without further setup.
  3023. */
  3024. break;
  3025. case IEEE80211_AMPDU_TX_START:
  3026. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  3027. break;
  3028. case IEEE80211_AMPDU_TX_STOP:
  3029. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  3030. break;
  3031. case IEEE80211_AMPDU_TX_OPERATIONAL:
  3032. break;
  3033. default:
  3034. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  3035. }
  3036. return ret;
  3037. }
  3038. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  3039. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  3040. MODULE_VERSION(DRV_VERSION);
  3041. MODULE_DESCRIPTION("Ralink RT2800 library");
  3042. MODULE_LICENSE("GPL");