mv643xx_eth.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.3";
  57. #define MV643XX_ETH_TX_FAST_REFILL
  58. /*
  59. * Registers shared between all ports.
  60. */
  61. #define PHY_ADDR 0x0000
  62. #define SMI_REG 0x0004
  63. #define SMI_BUSY 0x10000000
  64. #define SMI_READ_VALID 0x08000000
  65. #define SMI_OPCODE_READ 0x04000000
  66. #define SMI_OPCODE_WRITE 0x00000000
  67. #define ERR_INT_CAUSE 0x0080
  68. #define ERR_INT_SMI_DONE 0x00000010
  69. #define ERR_INT_MASK 0x0084
  70. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  71. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  72. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  73. #define WINDOW_BAR_ENABLE 0x0290
  74. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  75. /*
  76. * Per-port registers.
  77. */
  78. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  79. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  80. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  81. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  82. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  83. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  84. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  85. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  86. #define TX_FIFO_EMPTY 0x00000400
  87. #define TX_IN_PROGRESS 0x00000080
  88. #define PORT_SPEED_MASK 0x00000030
  89. #define PORT_SPEED_1000 0x00000010
  90. #define PORT_SPEED_100 0x00000020
  91. #define PORT_SPEED_10 0x00000000
  92. #define FLOW_CONTROL_ENABLED 0x00000008
  93. #define FULL_DUPLEX 0x00000004
  94. #define LINK_UP 0x00000002
  95. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  96. #define TXQ_FIX_PRIO_CONF(p) (0x044c + ((p) << 10))
  97. #define TX_BW_RATE(p) (0x0450 + ((p) << 10))
  98. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  99. #define TX_BW_BURST(p) (0x045c + ((p) << 10))
  100. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  101. #define INT_TX_END_0 0x00080000
  102. #define INT_TX_END 0x07f80000
  103. #define INT_RX 0x000003fc
  104. #define INT_EXT 0x00000002
  105. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  106. #define INT_EXT_LINK_PHY 0x00110000
  107. #define INT_EXT_TX 0x000000ff
  108. #define INT_MASK(p) (0x0468 + ((p) << 10))
  109. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  110. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  111. #define TXQ_FIX_PRIO_CONF_MOVED(p) (0x04dc + ((p) << 10))
  112. #define TX_BW_RATE_MOVED(p) (0x04e0 + ((p) << 10))
  113. #define TX_BW_MTU_MOVED(p) (0x04e8 + ((p) << 10))
  114. #define TX_BW_BURST_MOVED(p) (0x04ec + ((p) << 10))
  115. #define RXQ_CURRENT_DESC_PTR(p, q) (0x060c + ((p) << 10) + ((q) << 4))
  116. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  117. #define TXQ_CURRENT_DESC_PTR(p, q) (0x06c0 + ((p) << 10) + ((q) << 2))
  118. #define TXQ_BW_TOKENS(p, q) (0x0700 + ((p) << 10) + ((q) << 4))
  119. #define TXQ_BW_CONF(p, q) (0x0704 + ((p) << 10) + ((q) << 4))
  120. #define TXQ_BW_WRR_CONF(p, q) (0x0708 + ((p) << 10) + ((q) << 4))
  121. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  122. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  123. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  124. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  125. /*
  126. * SDMA configuration register.
  127. */
  128. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  129. #define BLM_RX_NO_SWAP (1 << 4)
  130. #define BLM_TX_NO_SWAP (1 << 5)
  131. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  132. #if defined(__BIG_ENDIAN)
  133. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  134. RX_BURST_SIZE_16_64BIT | \
  135. TX_BURST_SIZE_16_64BIT
  136. #elif defined(__LITTLE_ENDIAN)
  137. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  138. RX_BURST_SIZE_16_64BIT | \
  139. BLM_RX_NO_SWAP | \
  140. BLM_TX_NO_SWAP | \
  141. TX_BURST_SIZE_16_64BIT
  142. #else
  143. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  144. #endif
  145. /*
  146. * Port serial control register.
  147. */
  148. #define SET_MII_SPEED_TO_100 (1 << 24)
  149. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  150. #define SET_FULL_DUPLEX_MODE (1 << 21)
  151. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  152. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  153. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  154. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  155. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  156. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  157. #define FORCE_LINK_PASS (1 << 1)
  158. #define SERIAL_PORT_ENABLE (1 << 0)
  159. #define DEFAULT_RX_QUEUE_SIZE 400
  160. #define DEFAULT_TX_QUEUE_SIZE 800
  161. /*
  162. * RX/TX descriptors.
  163. */
  164. #if defined(__BIG_ENDIAN)
  165. struct rx_desc {
  166. u16 byte_cnt; /* Descriptor buffer byte count */
  167. u16 buf_size; /* Buffer size */
  168. u32 cmd_sts; /* Descriptor command status */
  169. u32 next_desc_ptr; /* Next descriptor pointer */
  170. u32 buf_ptr; /* Descriptor buffer pointer */
  171. };
  172. struct tx_desc {
  173. u16 byte_cnt; /* buffer byte count */
  174. u16 l4i_chk; /* CPU provided TCP checksum */
  175. u32 cmd_sts; /* Command/status field */
  176. u32 next_desc_ptr; /* Pointer to next descriptor */
  177. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  178. };
  179. #elif defined(__LITTLE_ENDIAN)
  180. struct rx_desc {
  181. u32 cmd_sts; /* Descriptor command status */
  182. u16 buf_size; /* Buffer size */
  183. u16 byte_cnt; /* Descriptor buffer byte count */
  184. u32 buf_ptr; /* Descriptor buffer pointer */
  185. u32 next_desc_ptr; /* Next descriptor pointer */
  186. };
  187. struct tx_desc {
  188. u32 cmd_sts; /* Command/status field */
  189. u16 l4i_chk; /* CPU provided TCP checksum */
  190. u16 byte_cnt; /* buffer byte count */
  191. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  192. u32 next_desc_ptr; /* Pointer to next descriptor */
  193. };
  194. #else
  195. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  196. #endif
  197. /* RX & TX descriptor command */
  198. #define BUFFER_OWNED_BY_DMA 0x80000000
  199. /* RX & TX descriptor status */
  200. #define ERROR_SUMMARY 0x00000001
  201. /* RX descriptor status */
  202. #define LAYER_4_CHECKSUM_OK 0x40000000
  203. #define RX_ENABLE_INTERRUPT 0x20000000
  204. #define RX_FIRST_DESC 0x08000000
  205. #define RX_LAST_DESC 0x04000000
  206. /* TX descriptor command */
  207. #define TX_ENABLE_INTERRUPT 0x00800000
  208. #define GEN_CRC 0x00400000
  209. #define TX_FIRST_DESC 0x00200000
  210. #define TX_LAST_DESC 0x00100000
  211. #define ZERO_PADDING 0x00080000
  212. #define GEN_IP_V4_CHECKSUM 0x00040000
  213. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  214. #define UDP_FRAME 0x00010000
  215. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  216. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  217. #define TX_IHL_SHIFT 11
  218. /* global *******************************************************************/
  219. struct mv643xx_eth_shared_private {
  220. /*
  221. * Ethernet controller base address.
  222. */
  223. void __iomem *base;
  224. /*
  225. * Points at the right SMI instance to use.
  226. */
  227. struct mv643xx_eth_shared_private *smi;
  228. /*
  229. * Protects access to SMI_REG, which is shared between ports.
  230. */
  231. struct mutex phy_lock;
  232. /*
  233. * If we have access to the error interrupt pin (which is
  234. * somewhat misnamed as it not only reflects internal errors
  235. * but also reflects SMI completion), use that to wait for
  236. * SMI access completion instead of polling the SMI busy bit.
  237. */
  238. int err_interrupt;
  239. wait_queue_head_t smi_busy_wait;
  240. /*
  241. * Per-port MBUS window access register value.
  242. */
  243. u32 win_protect;
  244. /*
  245. * Hardware-specific parameters.
  246. */
  247. unsigned int t_clk;
  248. int extended_rx_coal_limit;
  249. int tx_bw_control_moved;
  250. };
  251. /* per-port *****************************************************************/
  252. struct mib_counters {
  253. u64 good_octets_received;
  254. u32 bad_octets_received;
  255. u32 internal_mac_transmit_err;
  256. u32 good_frames_received;
  257. u32 bad_frames_received;
  258. u32 broadcast_frames_received;
  259. u32 multicast_frames_received;
  260. u32 frames_64_octets;
  261. u32 frames_65_to_127_octets;
  262. u32 frames_128_to_255_octets;
  263. u32 frames_256_to_511_octets;
  264. u32 frames_512_to_1023_octets;
  265. u32 frames_1024_to_max_octets;
  266. u64 good_octets_sent;
  267. u32 good_frames_sent;
  268. u32 excessive_collision;
  269. u32 multicast_frames_sent;
  270. u32 broadcast_frames_sent;
  271. u32 unrec_mac_control_received;
  272. u32 fc_sent;
  273. u32 good_fc_received;
  274. u32 bad_fc_received;
  275. u32 undersize_received;
  276. u32 fragments_received;
  277. u32 oversize_received;
  278. u32 jabber_received;
  279. u32 mac_receive_error;
  280. u32 bad_crc_event;
  281. u32 collision;
  282. u32 late_collision;
  283. };
  284. struct rx_queue {
  285. int index;
  286. int rx_ring_size;
  287. int rx_desc_count;
  288. int rx_curr_desc;
  289. int rx_used_desc;
  290. struct rx_desc *rx_desc_area;
  291. dma_addr_t rx_desc_dma;
  292. int rx_desc_area_size;
  293. struct sk_buff **rx_skb;
  294. };
  295. struct tx_queue {
  296. int index;
  297. int tx_ring_size;
  298. int tx_desc_count;
  299. int tx_curr_desc;
  300. int tx_used_desc;
  301. struct tx_desc *tx_desc_area;
  302. dma_addr_t tx_desc_dma;
  303. int tx_desc_area_size;
  304. struct sk_buff **tx_skb;
  305. };
  306. struct mv643xx_eth_private {
  307. struct mv643xx_eth_shared_private *shared;
  308. int port_num;
  309. struct net_device *dev;
  310. int phy_addr;
  311. spinlock_t lock;
  312. struct mib_counters mib_counters;
  313. struct work_struct tx_timeout_task;
  314. struct mii_if_info mii;
  315. /*
  316. * RX state.
  317. */
  318. int default_rx_ring_size;
  319. unsigned long rx_desc_sram_addr;
  320. int rx_desc_sram_size;
  321. int rxq_count;
  322. struct napi_struct napi;
  323. struct timer_list rx_oom;
  324. struct rx_queue rxq[8];
  325. /*
  326. * TX state.
  327. */
  328. int default_tx_ring_size;
  329. unsigned long tx_desc_sram_addr;
  330. int tx_desc_sram_size;
  331. int txq_count;
  332. struct tx_queue txq[8];
  333. #ifdef MV643XX_ETH_TX_FAST_REFILL
  334. int tx_clean_threshold;
  335. #endif
  336. };
  337. /* port register accessors **************************************************/
  338. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  339. {
  340. return readl(mp->shared->base + offset);
  341. }
  342. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  343. {
  344. writel(data, mp->shared->base + offset);
  345. }
  346. /* rxq/txq helper functions *************************************************/
  347. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  348. {
  349. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  350. }
  351. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  352. {
  353. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  354. }
  355. static void rxq_enable(struct rx_queue *rxq)
  356. {
  357. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  358. wrl(mp, RXQ_COMMAND(mp->port_num), 1 << rxq->index);
  359. }
  360. static void rxq_disable(struct rx_queue *rxq)
  361. {
  362. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  363. u8 mask = 1 << rxq->index;
  364. wrl(mp, RXQ_COMMAND(mp->port_num), mask << 8);
  365. while (rdl(mp, RXQ_COMMAND(mp->port_num)) & mask)
  366. udelay(10);
  367. }
  368. static void txq_reset_hw_ptr(struct tx_queue *txq)
  369. {
  370. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  371. int off = TXQ_CURRENT_DESC_PTR(mp->port_num, txq->index);
  372. u32 addr;
  373. addr = (u32)txq->tx_desc_dma;
  374. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  375. wrl(mp, off, addr);
  376. }
  377. static void txq_enable(struct tx_queue *txq)
  378. {
  379. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  380. wrl(mp, TXQ_COMMAND(mp->port_num), 1 << txq->index);
  381. }
  382. static void txq_disable(struct tx_queue *txq)
  383. {
  384. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  385. u8 mask = 1 << txq->index;
  386. wrl(mp, TXQ_COMMAND(mp->port_num), mask << 8);
  387. while (rdl(mp, TXQ_COMMAND(mp->port_num)) & mask)
  388. udelay(10);
  389. }
  390. static void __txq_maybe_wake(struct tx_queue *txq)
  391. {
  392. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  393. /*
  394. * netif_{stop,wake}_queue() flow control only applies to
  395. * the primary queue.
  396. */
  397. BUG_ON(txq->index != 0);
  398. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
  399. netif_wake_queue(mp->dev);
  400. }
  401. /* rx ***********************************************************************/
  402. static void txq_reclaim(struct tx_queue *txq, int force);
  403. static int rxq_refill(struct rx_queue *rxq, int budget, int *oom)
  404. {
  405. int skb_size;
  406. int refilled;
  407. /*
  408. * Reserve 2+14 bytes for an ethernet header (the hardware
  409. * automatically prepends 2 bytes of dummy data to each
  410. * received packet), 16 bytes for up to four VLAN tags, and
  411. * 4 bytes for the trailing FCS -- 36 bytes total.
  412. */
  413. skb_size = rxq_to_mp(rxq)->dev->mtu + 36;
  414. /*
  415. * Make sure that the skb size is a multiple of 8 bytes, as
  416. * the lower three bits of the receive descriptor's buffer
  417. * size field are ignored by the hardware.
  418. */
  419. skb_size = (skb_size + 7) & ~7;
  420. refilled = 0;
  421. while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
  422. struct sk_buff *skb;
  423. int unaligned;
  424. int rx;
  425. skb = dev_alloc_skb(skb_size + dma_get_cache_alignment() - 1);
  426. if (skb == NULL) {
  427. *oom = 1;
  428. break;
  429. }
  430. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  431. if (unaligned)
  432. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  433. refilled++;
  434. rxq->rx_desc_count++;
  435. rx = rxq->rx_used_desc++;
  436. if (rxq->rx_used_desc == rxq->rx_ring_size)
  437. rxq->rx_used_desc = 0;
  438. rxq->rx_desc_area[rx].buf_ptr = dma_map_single(NULL, skb->data,
  439. skb_size, DMA_FROM_DEVICE);
  440. rxq->rx_desc_area[rx].buf_size = skb_size;
  441. rxq->rx_skb[rx] = skb;
  442. wmb();
  443. rxq->rx_desc_area[rx].cmd_sts = BUFFER_OWNED_BY_DMA |
  444. RX_ENABLE_INTERRUPT;
  445. wmb();
  446. /*
  447. * The hardware automatically prepends 2 bytes of
  448. * dummy data to each received packet, so that the
  449. * IP header ends up 16-byte aligned.
  450. */
  451. skb_reserve(skb, 2);
  452. }
  453. return refilled;
  454. }
  455. static int rxq_process(struct rx_queue *rxq, int budget)
  456. {
  457. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  458. struct net_device_stats *stats = &mp->dev->stats;
  459. int rx;
  460. rx = 0;
  461. while (rx < budget && rxq->rx_desc_count) {
  462. struct rx_desc *rx_desc;
  463. unsigned int cmd_sts;
  464. struct sk_buff *skb;
  465. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  466. cmd_sts = rx_desc->cmd_sts;
  467. if (cmd_sts & BUFFER_OWNED_BY_DMA)
  468. break;
  469. rmb();
  470. skb = rxq->rx_skb[rxq->rx_curr_desc];
  471. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  472. rxq->rx_curr_desc++;
  473. if (rxq->rx_curr_desc == rxq->rx_ring_size)
  474. rxq->rx_curr_desc = 0;
  475. dma_unmap_single(NULL, rx_desc->buf_ptr,
  476. rx_desc->buf_size, DMA_FROM_DEVICE);
  477. rxq->rx_desc_count--;
  478. rx++;
  479. /*
  480. * Update statistics.
  481. *
  482. * Note that the descriptor byte count includes 2 dummy
  483. * bytes automatically inserted by the hardware at the
  484. * start of the packet (which we don't count), and a 4
  485. * byte CRC at the end of the packet (which we do count).
  486. */
  487. stats->rx_packets++;
  488. stats->rx_bytes += rx_desc->byte_cnt - 2;
  489. /*
  490. * In case we received a packet without first / last bits
  491. * on, or the error summary bit is set, the packet needs
  492. * to be dropped.
  493. */
  494. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  495. (RX_FIRST_DESC | RX_LAST_DESC))
  496. || (cmd_sts & ERROR_SUMMARY)) {
  497. stats->rx_dropped++;
  498. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  499. (RX_FIRST_DESC | RX_LAST_DESC)) {
  500. if (net_ratelimit())
  501. dev_printk(KERN_ERR, &mp->dev->dev,
  502. "received packet spanning "
  503. "multiple descriptors\n");
  504. }
  505. if (cmd_sts & ERROR_SUMMARY)
  506. stats->rx_errors++;
  507. dev_kfree_skb(skb);
  508. } else {
  509. /*
  510. * The -4 is for the CRC in the trailer of the
  511. * received packet
  512. */
  513. skb_put(skb, rx_desc->byte_cnt - 2 - 4);
  514. if (cmd_sts & LAYER_4_CHECKSUM_OK) {
  515. skb->ip_summed = CHECKSUM_UNNECESSARY;
  516. skb->csum = htons(
  517. (cmd_sts & 0x0007fff8) >> 3);
  518. }
  519. skb->protocol = eth_type_trans(skb, mp->dev);
  520. netif_receive_skb(skb);
  521. }
  522. mp->dev->last_rx = jiffies;
  523. }
  524. return rx;
  525. }
  526. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  527. {
  528. struct mv643xx_eth_private *mp;
  529. int work_done;
  530. int oom;
  531. int i;
  532. mp = container_of(napi, struct mv643xx_eth_private, napi);
  533. #ifdef MV643XX_ETH_TX_FAST_REFILL
  534. if (++mp->tx_clean_threshold > 5) {
  535. mp->tx_clean_threshold = 0;
  536. for (i = 0; i < mp->txq_count; i++)
  537. txq_reclaim(mp->txq + i, 0);
  538. spin_lock_irq(&mp->lock);
  539. __txq_maybe_wake(mp->txq);
  540. spin_unlock_irq(&mp->lock);
  541. }
  542. #endif
  543. work_done = 0;
  544. oom = 0;
  545. for (i = mp->rxq_count - 1; work_done < budget && i >= 0; i--) {
  546. struct rx_queue *rxq = mp->rxq + i;
  547. work_done += rxq_process(rxq, budget - work_done);
  548. work_done += rxq_refill(rxq, budget - work_done, &oom);
  549. }
  550. if (work_done < budget) {
  551. if (oom)
  552. mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
  553. netif_rx_complete(mp->dev, napi);
  554. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  555. }
  556. return work_done;
  557. }
  558. static inline void oom_timer_wrapper(unsigned long data)
  559. {
  560. struct mv643xx_eth_private *mp = (void *)data;
  561. napi_schedule(&mp->napi);
  562. }
  563. /* tx ***********************************************************************/
  564. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  565. {
  566. int frag;
  567. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  568. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  569. if (fragp->size <= 8 && fragp->page_offset & 7)
  570. return 1;
  571. }
  572. return 0;
  573. }
  574. static int txq_alloc_desc_index(struct tx_queue *txq)
  575. {
  576. int tx_desc_curr;
  577. BUG_ON(txq->tx_desc_count >= txq->tx_ring_size);
  578. tx_desc_curr = txq->tx_curr_desc++;
  579. if (txq->tx_curr_desc == txq->tx_ring_size)
  580. txq->tx_curr_desc = 0;
  581. BUG_ON(txq->tx_curr_desc == txq->tx_used_desc);
  582. return tx_desc_curr;
  583. }
  584. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  585. {
  586. int nr_frags = skb_shinfo(skb)->nr_frags;
  587. int frag;
  588. for (frag = 0; frag < nr_frags; frag++) {
  589. skb_frag_t *this_frag;
  590. int tx_index;
  591. struct tx_desc *desc;
  592. this_frag = &skb_shinfo(skb)->frags[frag];
  593. tx_index = txq_alloc_desc_index(txq);
  594. desc = &txq->tx_desc_area[tx_index];
  595. /*
  596. * The last fragment will generate an interrupt
  597. * which will free the skb on TX completion.
  598. */
  599. if (frag == nr_frags - 1) {
  600. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  601. ZERO_PADDING | TX_LAST_DESC |
  602. TX_ENABLE_INTERRUPT;
  603. txq->tx_skb[tx_index] = skb;
  604. } else {
  605. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  606. txq->tx_skb[tx_index] = NULL;
  607. }
  608. desc->l4i_chk = 0;
  609. desc->byte_cnt = this_frag->size;
  610. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  611. this_frag->page_offset,
  612. this_frag->size,
  613. DMA_TO_DEVICE);
  614. }
  615. }
  616. static inline __be16 sum16_as_be(__sum16 sum)
  617. {
  618. return (__force __be16)sum;
  619. }
  620. static void txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  621. {
  622. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  623. int nr_frags = skb_shinfo(skb)->nr_frags;
  624. int tx_index;
  625. struct tx_desc *desc;
  626. u32 cmd_sts;
  627. int length;
  628. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  629. tx_index = txq_alloc_desc_index(txq);
  630. desc = &txq->tx_desc_area[tx_index];
  631. if (nr_frags) {
  632. txq_submit_frag_skb(txq, skb);
  633. length = skb_headlen(skb);
  634. txq->tx_skb[tx_index] = NULL;
  635. } else {
  636. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  637. length = skb->len;
  638. txq->tx_skb[tx_index] = skb;
  639. }
  640. desc->byte_cnt = length;
  641. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  642. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  643. int mac_hdr_len;
  644. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  645. skb->protocol != htons(ETH_P_8021Q));
  646. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  647. GEN_IP_V4_CHECKSUM |
  648. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  649. mac_hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
  650. switch (mac_hdr_len - ETH_HLEN) {
  651. case 0:
  652. break;
  653. case 4:
  654. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  655. break;
  656. case 8:
  657. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  658. break;
  659. case 12:
  660. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  661. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  662. break;
  663. default:
  664. if (net_ratelimit())
  665. dev_printk(KERN_ERR, &txq_to_mp(txq)->dev->dev,
  666. "mac header length is %d?!\n", mac_hdr_len);
  667. break;
  668. }
  669. switch (ip_hdr(skb)->protocol) {
  670. case IPPROTO_UDP:
  671. cmd_sts |= UDP_FRAME;
  672. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  673. break;
  674. case IPPROTO_TCP:
  675. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  676. break;
  677. default:
  678. BUG();
  679. }
  680. } else {
  681. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  682. cmd_sts |= 5 << TX_IHL_SHIFT;
  683. desc->l4i_chk = 0;
  684. }
  685. /* ensure all other descriptors are written before first cmd_sts */
  686. wmb();
  687. desc->cmd_sts = cmd_sts;
  688. /* clear TX_END interrupt status */
  689. wrl(mp, INT_CAUSE(mp->port_num), ~(INT_TX_END_0 << txq->index));
  690. rdl(mp, INT_CAUSE(mp->port_num));
  691. /* ensure all descriptors are written before poking hardware */
  692. wmb();
  693. txq_enable(txq);
  694. txq->tx_desc_count += nr_frags + 1;
  695. }
  696. static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  697. {
  698. struct mv643xx_eth_private *mp = netdev_priv(dev);
  699. struct net_device_stats *stats = &dev->stats;
  700. struct tx_queue *txq;
  701. unsigned long flags;
  702. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  703. stats->tx_dropped++;
  704. dev_printk(KERN_DEBUG, &dev->dev,
  705. "failed to linearize skb with tiny "
  706. "unaligned fragment\n");
  707. return NETDEV_TX_BUSY;
  708. }
  709. spin_lock_irqsave(&mp->lock, flags);
  710. txq = mp->txq;
  711. if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
  712. spin_unlock_irqrestore(&mp->lock, flags);
  713. if (txq->index == 0 && net_ratelimit())
  714. dev_printk(KERN_ERR, &dev->dev,
  715. "primary tx queue full?!\n");
  716. kfree_skb(skb);
  717. return NETDEV_TX_OK;
  718. }
  719. txq_submit_skb(txq, skb);
  720. stats->tx_bytes += skb->len;
  721. stats->tx_packets++;
  722. dev->trans_start = jiffies;
  723. if (txq->index == 0) {
  724. int entries_left;
  725. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  726. if (entries_left < MAX_SKB_FRAGS + 1)
  727. netif_stop_queue(dev);
  728. }
  729. spin_unlock_irqrestore(&mp->lock, flags);
  730. return NETDEV_TX_OK;
  731. }
  732. /* tx rate control **********************************************************/
  733. /*
  734. * Set total maximum TX rate (shared by all TX queues for this port)
  735. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  736. */
  737. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  738. {
  739. int token_rate;
  740. int mtu;
  741. int bucket_size;
  742. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  743. if (token_rate > 1023)
  744. token_rate = 1023;
  745. mtu = (mp->dev->mtu + 255) >> 8;
  746. if (mtu > 63)
  747. mtu = 63;
  748. bucket_size = (burst + 255) >> 8;
  749. if (bucket_size > 65535)
  750. bucket_size = 65535;
  751. if (mp->shared->tx_bw_control_moved) {
  752. wrl(mp, TX_BW_RATE_MOVED(mp->port_num), token_rate);
  753. wrl(mp, TX_BW_MTU_MOVED(mp->port_num), mtu);
  754. wrl(mp, TX_BW_BURST_MOVED(mp->port_num), bucket_size);
  755. } else {
  756. wrl(mp, TX_BW_RATE(mp->port_num), token_rate);
  757. wrl(mp, TX_BW_MTU(mp->port_num), mtu);
  758. wrl(mp, TX_BW_BURST(mp->port_num), bucket_size);
  759. }
  760. }
  761. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  762. {
  763. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  764. int token_rate;
  765. int bucket_size;
  766. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  767. if (token_rate > 1023)
  768. token_rate = 1023;
  769. bucket_size = (burst + 255) >> 8;
  770. if (bucket_size > 65535)
  771. bucket_size = 65535;
  772. wrl(mp, TXQ_BW_TOKENS(mp->port_num, txq->index), token_rate << 14);
  773. wrl(mp, TXQ_BW_CONF(mp->port_num, txq->index),
  774. (bucket_size << 10) | token_rate);
  775. }
  776. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  777. {
  778. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  779. int off;
  780. u32 val;
  781. /*
  782. * Turn on fixed priority mode.
  783. */
  784. if (mp->shared->tx_bw_control_moved)
  785. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  786. else
  787. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  788. val = rdl(mp, off);
  789. val |= 1 << txq->index;
  790. wrl(mp, off, val);
  791. }
  792. static void txq_set_wrr(struct tx_queue *txq, int weight)
  793. {
  794. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  795. int off;
  796. u32 val;
  797. /*
  798. * Turn off fixed priority mode.
  799. */
  800. if (mp->shared->tx_bw_control_moved)
  801. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  802. else
  803. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  804. val = rdl(mp, off);
  805. val &= ~(1 << txq->index);
  806. wrl(mp, off, val);
  807. /*
  808. * Configure WRR weight for this queue.
  809. */
  810. off = TXQ_BW_WRR_CONF(mp->port_num, txq->index);
  811. val = rdl(mp, off);
  812. val = (val & ~0xff) | (weight & 0xff);
  813. wrl(mp, off, val);
  814. }
  815. /* mii management interface *************************************************/
  816. static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
  817. {
  818. struct mv643xx_eth_shared_private *msp = dev_id;
  819. if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
  820. writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
  821. wake_up(&msp->smi_busy_wait);
  822. return IRQ_HANDLED;
  823. }
  824. return IRQ_NONE;
  825. }
  826. static int smi_is_done(struct mv643xx_eth_shared_private *msp)
  827. {
  828. return !(readl(msp->base + SMI_REG) & SMI_BUSY);
  829. }
  830. static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
  831. {
  832. if (msp->err_interrupt == NO_IRQ) {
  833. int i;
  834. for (i = 0; !smi_is_done(msp); i++) {
  835. if (i == 10)
  836. return -ETIMEDOUT;
  837. msleep(10);
  838. }
  839. return 0;
  840. }
  841. if (!wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
  842. msecs_to_jiffies(100)))
  843. return -ETIMEDOUT;
  844. return 0;
  845. }
  846. static int smi_reg_read(struct mv643xx_eth_private *mp,
  847. unsigned int addr, unsigned int reg)
  848. {
  849. struct mv643xx_eth_shared_private *msp = mp->shared->smi;
  850. void __iomem *smi_reg = msp->base + SMI_REG;
  851. int ret;
  852. mutex_lock(&msp->phy_lock);
  853. if (smi_wait_ready(msp)) {
  854. printk("%s: SMI bus busy timeout\n", mp->dev->name);
  855. ret = -ETIMEDOUT;
  856. goto out;
  857. }
  858. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  859. if (smi_wait_ready(msp)) {
  860. printk("%s: SMI bus busy timeout\n", mp->dev->name);
  861. ret = -ETIMEDOUT;
  862. goto out;
  863. }
  864. ret = readl(smi_reg);
  865. if (!(ret & SMI_READ_VALID)) {
  866. printk("%s: SMI bus read not valid\n", mp->dev->name);
  867. ret = -ENODEV;
  868. goto out;
  869. }
  870. ret &= 0xffff;
  871. out:
  872. mutex_unlock(&msp->phy_lock);
  873. return ret;
  874. }
  875. static int smi_reg_write(struct mv643xx_eth_private *mp, unsigned int addr,
  876. unsigned int reg, unsigned int value)
  877. {
  878. struct mv643xx_eth_shared_private *msp = mp->shared->smi;
  879. void __iomem *smi_reg = msp->base + SMI_REG;
  880. mutex_lock(&msp->phy_lock);
  881. if (smi_wait_ready(msp)) {
  882. printk("%s: SMI bus busy timeout\n", mp->dev->name);
  883. mutex_unlock(&msp->phy_lock);
  884. return -ETIMEDOUT;
  885. }
  886. writel(SMI_OPCODE_WRITE | (reg << 21) |
  887. (addr << 16) | (value & 0xffff), smi_reg);
  888. mutex_unlock(&msp->phy_lock);
  889. return 0;
  890. }
  891. /* mib counters *************************************************************/
  892. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  893. {
  894. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  895. }
  896. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  897. {
  898. int i;
  899. for (i = 0; i < 0x80; i += 4)
  900. mib_read(mp, i);
  901. }
  902. static void mib_counters_update(struct mv643xx_eth_private *mp)
  903. {
  904. struct mib_counters *p = &mp->mib_counters;
  905. p->good_octets_received += mib_read(mp, 0x00);
  906. p->good_octets_received += (u64)mib_read(mp, 0x04) << 32;
  907. p->bad_octets_received += mib_read(mp, 0x08);
  908. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  909. p->good_frames_received += mib_read(mp, 0x10);
  910. p->bad_frames_received += mib_read(mp, 0x14);
  911. p->broadcast_frames_received += mib_read(mp, 0x18);
  912. p->multicast_frames_received += mib_read(mp, 0x1c);
  913. p->frames_64_octets += mib_read(mp, 0x20);
  914. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  915. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  916. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  917. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  918. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  919. p->good_octets_sent += mib_read(mp, 0x38);
  920. p->good_octets_sent += (u64)mib_read(mp, 0x3c) << 32;
  921. p->good_frames_sent += mib_read(mp, 0x40);
  922. p->excessive_collision += mib_read(mp, 0x44);
  923. p->multicast_frames_sent += mib_read(mp, 0x48);
  924. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  925. p->unrec_mac_control_received += mib_read(mp, 0x50);
  926. p->fc_sent += mib_read(mp, 0x54);
  927. p->good_fc_received += mib_read(mp, 0x58);
  928. p->bad_fc_received += mib_read(mp, 0x5c);
  929. p->undersize_received += mib_read(mp, 0x60);
  930. p->fragments_received += mib_read(mp, 0x64);
  931. p->oversize_received += mib_read(mp, 0x68);
  932. p->jabber_received += mib_read(mp, 0x6c);
  933. p->mac_receive_error += mib_read(mp, 0x70);
  934. p->bad_crc_event += mib_read(mp, 0x74);
  935. p->collision += mib_read(mp, 0x78);
  936. p->late_collision += mib_read(mp, 0x7c);
  937. }
  938. /* ethtool ******************************************************************/
  939. struct mv643xx_eth_stats {
  940. char stat_string[ETH_GSTRING_LEN];
  941. int sizeof_stat;
  942. int netdev_off;
  943. int mp_off;
  944. };
  945. #define SSTAT(m) \
  946. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  947. offsetof(struct net_device, stats.m), -1 }
  948. #define MIBSTAT(m) \
  949. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  950. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  951. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  952. SSTAT(rx_packets),
  953. SSTAT(tx_packets),
  954. SSTAT(rx_bytes),
  955. SSTAT(tx_bytes),
  956. SSTAT(rx_errors),
  957. SSTAT(tx_errors),
  958. SSTAT(rx_dropped),
  959. SSTAT(tx_dropped),
  960. MIBSTAT(good_octets_received),
  961. MIBSTAT(bad_octets_received),
  962. MIBSTAT(internal_mac_transmit_err),
  963. MIBSTAT(good_frames_received),
  964. MIBSTAT(bad_frames_received),
  965. MIBSTAT(broadcast_frames_received),
  966. MIBSTAT(multicast_frames_received),
  967. MIBSTAT(frames_64_octets),
  968. MIBSTAT(frames_65_to_127_octets),
  969. MIBSTAT(frames_128_to_255_octets),
  970. MIBSTAT(frames_256_to_511_octets),
  971. MIBSTAT(frames_512_to_1023_octets),
  972. MIBSTAT(frames_1024_to_max_octets),
  973. MIBSTAT(good_octets_sent),
  974. MIBSTAT(good_frames_sent),
  975. MIBSTAT(excessive_collision),
  976. MIBSTAT(multicast_frames_sent),
  977. MIBSTAT(broadcast_frames_sent),
  978. MIBSTAT(unrec_mac_control_received),
  979. MIBSTAT(fc_sent),
  980. MIBSTAT(good_fc_received),
  981. MIBSTAT(bad_fc_received),
  982. MIBSTAT(undersize_received),
  983. MIBSTAT(fragments_received),
  984. MIBSTAT(oversize_received),
  985. MIBSTAT(jabber_received),
  986. MIBSTAT(mac_receive_error),
  987. MIBSTAT(bad_crc_event),
  988. MIBSTAT(collision),
  989. MIBSTAT(late_collision),
  990. };
  991. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  992. {
  993. struct mv643xx_eth_private *mp = netdev_priv(dev);
  994. int err;
  995. err = mii_ethtool_gset(&mp->mii, cmd);
  996. /*
  997. * The MAC does not support 1000baseT_Half.
  998. */
  999. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1000. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1001. return err;
  1002. }
  1003. static int mv643xx_eth_get_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  1004. {
  1005. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1006. u32 port_status;
  1007. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  1008. cmd->supported = SUPPORTED_MII;
  1009. cmd->advertising = ADVERTISED_MII;
  1010. switch (port_status & PORT_SPEED_MASK) {
  1011. case PORT_SPEED_10:
  1012. cmd->speed = SPEED_10;
  1013. break;
  1014. case PORT_SPEED_100:
  1015. cmd->speed = SPEED_100;
  1016. break;
  1017. case PORT_SPEED_1000:
  1018. cmd->speed = SPEED_1000;
  1019. break;
  1020. default:
  1021. cmd->speed = -1;
  1022. break;
  1023. }
  1024. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1025. cmd->port = PORT_MII;
  1026. cmd->phy_address = 0;
  1027. cmd->transceiver = XCVR_INTERNAL;
  1028. cmd->autoneg = AUTONEG_DISABLE;
  1029. cmd->maxtxpkt = 1;
  1030. cmd->maxrxpkt = 1;
  1031. return 0;
  1032. }
  1033. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1034. {
  1035. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1036. /*
  1037. * The MAC does not support 1000baseT_Half.
  1038. */
  1039. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1040. return mii_ethtool_sset(&mp->mii, cmd);
  1041. }
  1042. static int mv643xx_eth_set_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  1043. {
  1044. return -EINVAL;
  1045. }
  1046. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1047. struct ethtool_drvinfo *drvinfo)
  1048. {
  1049. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  1050. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  1051. strncpy(drvinfo->fw_version, "N/A", 32);
  1052. strncpy(drvinfo->bus_info, "platform", 32);
  1053. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1054. }
  1055. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1056. {
  1057. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1058. return mii_nway_restart(&mp->mii);
  1059. }
  1060. static int mv643xx_eth_nway_reset_phyless(struct net_device *dev)
  1061. {
  1062. return -EINVAL;
  1063. }
  1064. static u32 mv643xx_eth_get_link(struct net_device *dev)
  1065. {
  1066. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1067. return mii_link_ok(&mp->mii);
  1068. }
  1069. static u32 mv643xx_eth_get_link_phyless(struct net_device *dev)
  1070. {
  1071. return 1;
  1072. }
  1073. static void mv643xx_eth_get_strings(struct net_device *dev,
  1074. uint32_t stringset, uint8_t *data)
  1075. {
  1076. int i;
  1077. if (stringset == ETH_SS_STATS) {
  1078. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1079. memcpy(data + i * ETH_GSTRING_LEN,
  1080. mv643xx_eth_stats[i].stat_string,
  1081. ETH_GSTRING_LEN);
  1082. }
  1083. }
  1084. }
  1085. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1086. struct ethtool_stats *stats,
  1087. uint64_t *data)
  1088. {
  1089. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1090. int i;
  1091. mib_counters_update(mp);
  1092. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1093. const struct mv643xx_eth_stats *stat;
  1094. void *p;
  1095. stat = mv643xx_eth_stats + i;
  1096. if (stat->netdev_off >= 0)
  1097. p = ((void *)mp->dev) + stat->netdev_off;
  1098. else
  1099. p = ((void *)mp) + stat->mp_off;
  1100. data[i] = (stat->sizeof_stat == 8) ?
  1101. *(uint64_t *)p : *(uint32_t *)p;
  1102. }
  1103. }
  1104. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1105. {
  1106. if (sset == ETH_SS_STATS)
  1107. return ARRAY_SIZE(mv643xx_eth_stats);
  1108. return -EOPNOTSUPP;
  1109. }
  1110. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1111. .get_settings = mv643xx_eth_get_settings,
  1112. .set_settings = mv643xx_eth_set_settings,
  1113. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1114. .nway_reset = mv643xx_eth_nway_reset,
  1115. .get_link = mv643xx_eth_get_link,
  1116. .set_sg = ethtool_op_set_sg,
  1117. .get_strings = mv643xx_eth_get_strings,
  1118. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1119. .get_sset_count = mv643xx_eth_get_sset_count,
  1120. };
  1121. static const struct ethtool_ops mv643xx_eth_ethtool_ops_phyless = {
  1122. .get_settings = mv643xx_eth_get_settings_phyless,
  1123. .set_settings = mv643xx_eth_set_settings_phyless,
  1124. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1125. .nway_reset = mv643xx_eth_nway_reset_phyless,
  1126. .get_link = mv643xx_eth_get_link_phyless,
  1127. .set_sg = ethtool_op_set_sg,
  1128. .get_strings = mv643xx_eth_get_strings,
  1129. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1130. .get_sset_count = mv643xx_eth_get_sset_count,
  1131. };
  1132. /* address handling *********************************************************/
  1133. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1134. {
  1135. unsigned int mac_h;
  1136. unsigned int mac_l;
  1137. mac_h = rdl(mp, MAC_ADDR_HIGH(mp->port_num));
  1138. mac_l = rdl(mp, MAC_ADDR_LOW(mp->port_num));
  1139. addr[0] = (mac_h >> 24) & 0xff;
  1140. addr[1] = (mac_h >> 16) & 0xff;
  1141. addr[2] = (mac_h >> 8) & 0xff;
  1142. addr[3] = mac_h & 0xff;
  1143. addr[4] = (mac_l >> 8) & 0xff;
  1144. addr[5] = mac_l & 0xff;
  1145. }
  1146. static void init_mac_tables(struct mv643xx_eth_private *mp)
  1147. {
  1148. int i;
  1149. for (i = 0; i < 0x100; i += 4) {
  1150. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1151. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1152. }
  1153. for (i = 0; i < 0x10; i += 4)
  1154. wrl(mp, UNICAST_TABLE(mp->port_num) + i, 0);
  1155. }
  1156. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  1157. int table, unsigned char entry)
  1158. {
  1159. unsigned int table_reg;
  1160. /* Set "accepts frame bit" at specified table entry */
  1161. table_reg = rdl(mp, table + (entry & 0xfc));
  1162. table_reg |= 0x01 << (8 * (entry & 3));
  1163. wrl(mp, table + (entry & 0xfc), table_reg);
  1164. }
  1165. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1166. {
  1167. unsigned int mac_h;
  1168. unsigned int mac_l;
  1169. int table;
  1170. mac_l = (addr[4] << 8) | addr[5];
  1171. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1172. wrl(mp, MAC_ADDR_LOW(mp->port_num), mac_l);
  1173. wrl(mp, MAC_ADDR_HIGH(mp->port_num), mac_h);
  1174. table = UNICAST_TABLE(mp->port_num);
  1175. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  1176. }
  1177. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1178. {
  1179. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1180. /* +2 is for the offset of the HW addr type */
  1181. memcpy(dev->dev_addr, addr + 2, 6);
  1182. init_mac_tables(mp);
  1183. uc_addr_set(mp, dev->dev_addr);
  1184. return 0;
  1185. }
  1186. static int addr_crc(unsigned char *addr)
  1187. {
  1188. int crc = 0;
  1189. int i;
  1190. for (i = 0; i < 6; i++) {
  1191. int j;
  1192. crc = (crc ^ addr[i]) << 8;
  1193. for (j = 7; j >= 0; j--) {
  1194. if (crc & (0x100 << j))
  1195. crc ^= 0x107 << j;
  1196. }
  1197. }
  1198. return crc;
  1199. }
  1200. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1201. {
  1202. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1203. u32 port_config;
  1204. struct dev_addr_list *addr;
  1205. int i;
  1206. port_config = rdl(mp, PORT_CONFIG(mp->port_num));
  1207. if (dev->flags & IFF_PROMISC)
  1208. port_config |= UNICAST_PROMISCUOUS_MODE;
  1209. else
  1210. port_config &= ~UNICAST_PROMISCUOUS_MODE;
  1211. wrl(mp, PORT_CONFIG(mp->port_num), port_config);
  1212. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1213. int port_num = mp->port_num;
  1214. u32 accept = 0x01010101;
  1215. for (i = 0; i < 0x100; i += 4) {
  1216. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1217. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1218. }
  1219. return;
  1220. }
  1221. for (i = 0; i < 0x100; i += 4) {
  1222. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1223. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1224. }
  1225. for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
  1226. u8 *a = addr->da_addr;
  1227. int table;
  1228. if (addr->da_addrlen != 6)
  1229. continue;
  1230. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1231. table = SPECIAL_MCAST_TABLE(mp->port_num);
  1232. set_filter_table_entry(mp, table, a[5]);
  1233. } else {
  1234. int crc = addr_crc(a);
  1235. table = OTHER_MCAST_TABLE(mp->port_num);
  1236. set_filter_table_entry(mp, table, crc);
  1237. }
  1238. }
  1239. }
  1240. /* rx/tx queue initialisation ***********************************************/
  1241. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1242. {
  1243. struct rx_queue *rxq = mp->rxq + index;
  1244. struct rx_desc *rx_desc;
  1245. int size;
  1246. int i;
  1247. rxq->index = index;
  1248. rxq->rx_ring_size = mp->default_rx_ring_size;
  1249. rxq->rx_desc_count = 0;
  1250. rxq->rx_curr_desc = 0;
  1251. rxq->rx_used_desc = 0;
  1252. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1253. if (index == 0 && size <= mp->rx_desc_sram_size) {
  1254. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1255. mp->rx_desc_sram_size);
  1256. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1257. } else {
  1258. rxq->rx_desc_area = dma_alloc_coherent(NULL, size,
  1259. &rxq->rx_desc_dma,
  1260. GFP_KERNEL);
  1261. }
  1262. if (rxq->rx_desc_area == NULL) {
  1263. dev_printk(KERN_ERR, &mp->dev->dev,
  1264. "can't allocate rx ring (%d bytes)\n", size);
  1265. goto out;
  1266. }
  1267. memset(rxq->rx_desc_area, 0, size);
  1268. rxq->rx_desc_area_size = size;
  1269. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1270. GFP_KERNEL);
  1271. if (rxq->rx_skb == NULL) {
  1272. dev_printk(KERN_ERR, &mp->dev->dev,
  1273. "can't allocate rx skb ring\n");
  1274. goto out_free;
  1275. }
  1276. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1277. for (i = 0; i < rxq->rx_ring_size; i++) {
  1278. int nexti;
  1279. nexti = i + 1;
  1280. if (nexti == rxq->rx_ring_size)
  1281. nexti = 0;
  1282. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1283. nexti * sizeof(struct rx_desc);
  1284. }
  1285. return 0;
  1286. out_free:
  1287. if (index == 0 && size <= mp->rx_desc_sram_size)
  1288. iounmap(rxq->rx_desc_area);
  1289. else
  1290. dma_free_coherent(NULL, size,
  1291. rxq->rx_desc_area,
  1292. rxq->rx_desc_dma);
  1293. out:
  1294. return -ENOMEM;
  1295. }
  1296. static void rxq_deinit(struct rx_queue *rxq)
  1297. {
  1298. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1299. int i;
  1300. rxq_disable(rxq);
  1301. for (i = 0; i < rxq->rx_ring_size; i++) {
  1302. if (rxq->rx_skb[i]) {
  1303. dev_kfree_skb(rxq->rx_skb[i]);
  1304. rxq->rx_desc_count--;
  1305. }
  1306. }
  1307. if (rxq->rx_desc_count) {
  1308. dev_printk(KERN_ERR, &mp->dev->dev,
  1309. "error freeing rx ring -- %d skbs stuck\n",
  1310. rxq->rx_desc_count);
  1311. }
  1312. if (rxq->index == 0 &&
  1313. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1314. iounmap(rxq->rx_desc_area);
  1315. else
  1316. dma_free_coherent(NULL, rxq->rx_desc_area_size,
  1317. rxq->rx_desc_area, rxq->rx_desc_dma);
  1318. kfree(rxq->rx_skb);
  1319. }
  1320. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1321. {
  1322. struct tx_queue *txq = mp->txq + index;
  1323. struct tx_desc *tx_desc;
  1324. int size;
  1325. int i;
  1326. txq->index = index;
  1327. txq->tx_ring_size = mp->default_tx_ring_size;
  1328. txq->tx_desc_count = 0;
  1329. txq->tx_curr_desc = 0;
  1330. txq->tx_used_desc = 0;
  1331. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1332. if (index == 0 && size <= mp->tx_desc_sram_size) {
  1333. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1334. mp->tx_desc_sram_size);
  1335. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1336. } else {
  1337. txq->tx_desc_area = dma_alloc_coherent(NULL, size,
  1338. &txq->tx_desc_dma,
  1339. GFP_KERNEL);
  1340. }
  1341. if (txq->tx_desc_area == NULL) {
  1342. dev_printk(KERN_ERR, &mp->dev->dev,
  1343. "can't allocate tx ring (%d bytes)\n", size);
  1344. goto out;
  1345. }
  1346. memset(txq->tx_desc_area, 0, size);
  1347. txq->tx_desc_area_size = size;
  1348. txq->tx_skb = kmalloc(txq->tx_ring_size * sizeof(*txq->tx_skb),
  1349. GFP_KERNEL);
  1350. if (txq->tx_skb == NULL) {
  1351. dev_printk(KERN_ERR, &mp->dev->dev,
  1352. "can't allocate tx skb ring\n");
  1353. goto out_free;
  1354. }
  1355. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1356. for (i = 0; i < txq->tx_ring_size; i++) {
  1357. struct tx_desc *txd = tx_desc + i;
  1358. int nexti;
  1359. nexti = i + 1;
  1360. if (nexti == txq->tx_ring_size)
  1361. nexti = 0;
  1362. txd->cmd_sts = 0;
  1363. txd->next_desc_ptr = txq->tx_desc_dma +
  1364. nexti * sizeof(struct tx_desc);
  1365. }
  1366. return 0;
  1367. out_free:
  1368. if (index == 0 && size <= mp->tx_desc_sram_size)
  1369. iounmap(txq->tx_desc_area);
  1370. else
  1371. dma_free_coherent(NULL, size,
  1372. txq->tx_desc_area,
  1373. txq->tx_desc_dma);
  1374. out:
  1375. return -ENOMEM;
  1376. }
  1377. static void txq_reclaim(struct tx_queue *txq, int force)
  1378. {
  1379. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1380. unsigned long flags;
  1381. spin_lock_irqsave(&mp->lock, flags);
  1382. while (txq->tx_desc_count > 0) {
  1383. int tx_index;
  1384. struct tx_desc *desc;
  1385. u32 cmd_sts;
  1386. struct sk_buff *skb;
  1387. dma_addr_t addr;
  1388. int count;
  1389. tx_index = txq->tx_used_desc;
  1390. desc = &txq->tx_desc_area[tx_index];
  1391. cmd_sts = desc->cmd_sts;
  1392. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  1393. if (!force)
  1394. break;
  1395. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  1396. }
  1397. txq->tx_used_desc = tx_index + 1;
  1398. if (txq->tx_used_desc == txq->tx_ring_size)
  1399. txq->tx_used_desc = 0;
  1400. txq->tx_desc_count--;
  1401. addr = desc->buf_ptr;
  1402. count = desc->byte_cnt;
  1403. skb = txq->tx_skb[tx_index];
  1404. txq->tx_skb[tx_index] = NULL;
  1405. if (cmd_sts & ERROR_SUMMARY) {
  1406. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  1407. mp->dev->stats.tx_errors++;
  1408. }
  1409. /*
  1410. * Drop mp->lock while we free the skb.
  1411. */
  1412. spin_unlock_irqrestore(&mp->lock, flags);
  1413. if (cmd_sts & TX_FIRST_DESC)
  1414. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1415. else
  1416. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1417. if (skb)
  1418. dev_kfree_skb_irq(skb);
  1419. spin_lock_irqsave(&mp->lock, flags);
  1420. }
  1421. spin_unlock_irqrestore(&mp->lock, flags);
  1422. }
  1423. static void txq_deinit(struct tx_queue *txq)
  1424. {
  1425. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1426. txq_disable(txq);
  1427. txq_reclaim(txq, 1);
  1428. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1429. if (txq->index == 0 &&
  1430. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1431. iounmap(txq->tx_desc_area);
  1432. else
  1433. dma_free_coherent(NULL, txq->tx_desc_area_size,
  1434. txq->tx_desc_area, txq->tx_desc_dma);
  1435. kfree(txq->tx_skb);
  1436. }
  1437. /* netdev ops and related ***************************************************/
  1438. static void handle_link_event(struct mv643xx_eth_private *mp)
  1439. {
  1440. struct net_device *dev = mp->dev;
  1441. u32 port_status;
  1442. int speed;
  1443. int duplex;
  1444. int fc;
  1445. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  1446. if (!(port_status & LINK_UP)) {
  1447. if (netif_carrier_ok(dev)) {
  1448. int i;
  1449. printk(KERN_INFO "%s: link down\n", dev->name);
  1450. netif_carrier_off(dev);
  1451. for (i = 0; i < mp->txq_count; i++) {
  1452. struct tx_queue *txq = mp->txq + i;
  1453. txq_reclaim(txq, 1);
  1454. txq_reset_hw_ptr(txq);
  1455. }
  1456. }
  1457. return;
  1458. }
  1459. switch (port_status & PORT_SPEED_MASK) {
  1460. case PORT_SPEED_10:
  1461. speed = 10;
  1462. break;
  1463. case PORT_SPEED_100:
  1464. speed = 100;
  1465. break;
  1466. case PORT_SPEED_1000:
  1467. speed = 1000;
  1468. break;
  1469. default:
  1470. speed = -1;
  1471. break;
  1472. }
  1473. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1474. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1475. printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
  1476. "flow control %sabled\n", dev->name,
  1477. speed, duplex ? "full" : "half",
  1478. fc ? "en" : "dis");
  1479. if (!netif_carrier_ok(dev))
  1480. netif_carrier_on(dev);
  1481. }
  1482. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1483. {
  1484. struct net_device *dev = (struct net_device *)dev_id;
  1485. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1486. u32 int_cause;
  1487. u32 int_cause_ext;
  1488. int_cause = rdl(mp, INT_CAUSE(mp->port_num)) &
  1489. (INT_TX_END | INT_RX | INT_EXT);
  1490. if (int_cause == 0)
  1491. return IRQ_NONE;
  1492. int_cause_ext = 0;
  1493. if (int_cause & INT_EXT) {
  1494. int_cause_ext = rdl(mp, INT_CAUSE_EXT(mp->port_num))
  1495. & (INT_EXT_LINK_PHY | INT_EXT_TX);
  1496. wrl(mp, INT_CAUSE_EXT(mp->port_num), ~int_cause_ext);
  1497. }
  1498. if (int_cause_ext & INT_EXT_LINK_PHY)
  1499. handle_link_event(mp);
  1500. /*
  1501. * RxBuffer or RxError set for any of the 8 queues?
  1502. */
  1503. if (int_cause & INT_RX) {
  1504. wrl(mp, INT_CAUSE(mp->port_num), ~(int_cause & INT_RX));
  1505. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1506. rdl(mp, INT_MASK(mp->port_num));
  1507. napi_schedule(&mp->napi);
  1508. }
  1509. /*
  1510. * TxBuffer or TxError set for any of the 8 queues?
  1511. */
  1512. if (int_cause_ext & INT_EXT_TX) {
  1513. int i;
  1514. for (i = 0; i < mp->txq_count; i++)
  1515. txq_reclaim(mp->txq + i, 0);
  1516. /*
  1517. * Enough space again in the primary TX queue for a
  1518. * full packet?
  1519. */
  1520. spin_lock(&mp->lock);
  1521. __txq_maybe_wake(mp->txq);
  1522. spin_unlock(&mp->lock);
  1523. }
  1524. /*
  1525. * Any TxEnd interrupts?
  1526. */
  1527. if (int_cause & INT_TX_END) {
  1528. int i;
  1529. wrl(mp, INT_CAUSE(mp->port_num), ~(int_cause & INT_TX_END));
  1530. spin_lock(&mp->lock);
  1531. for (i = 0; i < 8; i++) {
  1532. struct tx_queue *txq = mp->txq + i;
  1533. u32 hw_desc_ptr;
  1534. u32 expected_ptr;
  1535. if ((int_cause & (INT_TX_END_0 << i)) == 0)
  1536. continue;
  1537. hw_desc_ptr =
  1538. rdl(mp, TXQ_CURRENT_DESC_PTR(mp->port_num, i));
  1539. expected_ptr = (u32)txq->tx_desc_dma +
  1540. txq->tx_curr_desc * sizeof(struct tx_desc);
  1541. if (hw_desc_ptr != expected_ptr)
  1542. txq_enable(txq);
  1543. }
  1544. spin_unlock(&mp->lock);
  1545. }
  1546. return IRQ_HANDLED;
  1547. }
  1548. static void phy_reset(struct mv643xx_eth_private *mp)
  1549. {
  1550. int data;
  1551. data = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  1552. if (data < 0)
  1553. return;
  1554. data |= BMCR_RESET;
  1555. if (smi_reg_write(mp, mp->phy_addr, MII_BMCR, data) < 0)
  1556. return;
  1557. do {
  1558. data = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  1559. } while (data >= 0 && data & BMCR_RESET);
  1560. }
  1561. static void port_start(struct mv643xx_eth_private *mp)
  1562. {
  1563. u32 pscr;
  1564. int i;
  1565. /*
  1566. * Perform PHY reset, if there is a PHY.
  1567. */
  1568. if (mp->phy_addr != -1) {
  1569. struct ethtool_cmd cmd;
  1570. mv643xx_eth_get_settings(mp->dev, &cmd);
  1571. phy_reset(mp);
  1572. mv643xx_eth_set_settings(mp->dev, &cmd);
  1573. }
  1574. /*
  1575. * Configure basic link parameters.
  1576. */
  1577. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1578. pscr |= SERIAL_PORT_ENABLE;
  1579. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1580. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1581. if (mp->phy_addr == -1)
  1582. pscr |= FORCE_LINK_PASS;
  1583. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1584. wrl(mp, SDMA_CONFIG(mp->port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1585. /*
  1586. * Configure TX path and queues.
  1587. */
  1588. tx_set_rate(mp, 1000000000, 16777216);
  1589. for (i = 0; i < mp->txq_count; i++) {
  1590. struct tx_queue *txq = mp->txq + i;
  1591. txq_reset_hw_ptr(txq);
  1592. txq_set_rate(txq, 1000000000, 16777216);
  1593. txq_set_fixed_prio_mode(txq);
  1594. }
  1595. /*
  1596. * Add configured unicast address to address filter table.
  1597. */
  1598. uc_addr_set(mp, mp->dev->dev_addr);
  1599. /*
  1600. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1601. * frames to RX queue #0.
  1602. */
  1603. wrl(mp, PORT_CONFIG(mp->port_num), 0x00000000);
  1604. /*
  1605. * Treat BPDUs as normal multicasts, and disable partition mode.
  1606. */
  1607. wrl(mp, PORT_CONFIG_EXT(mp->port_num), 0x00000000);
  1608. /*
  1609. * Enable the receive queues.
  1610. */
  1611. for (i = 0; i < mp->rxq_count; i++) {
  1612. struct rx_queue *rxq = mp->rxq + i;
  1613. int off = RXQ_CURRENT_DESC_PTR(mp->port_num, i);
  1614. u32 addr;
  1615. addr = (u32)rxq->rx_desc_dma;
  1616. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1617. wrl(mp, off, addr);
  1618. rxq_enable(rxq);
  1619. }
  1620. }
  1621. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1622. {
  1623. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1624. u32 val;
  1625. val = rdl(mp, SDMA_CONFIG(mp->port_num));
  1626. if (mp->shared->extended_rx_coal_limit) {
  1627. if (coal > 0xffff)
  1628. coal = 0xffff;
  1629. val &= ~0x023fff80;
  1630. val |= (coal & 0x8000) << 10;
  1631. val |= (coal & 0x7fff) << 7;
  1632. } else {
  1633. if (coal > 0x3fff)
  1634. coal = 0x3fff;
  1635. val &= ~0x003fff00;
  1636. val |= (coal & 0x3fff) << 8;
  1637. }
  1638. wrl(mp, SDMA_CONFIG(mp->port_num), val);
  1639. }
  1640. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1641. {
  1642. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1643. if (coal > 0x3fff)
  1644. coal = 0x3fff;
  1645. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), (coal & 0x3fff) << 4);
  1646. }
  1647. static int mv643xx_eth_open(struct net_device *dev)
  1648. {
  1649. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1650. int err;
  1651. int oom;
  1652. int i;
  1653. wrl(mp, INT_CAUSE(mp->port_num), 0);
  1654. wrl(mp, INT_CAUSE_EXT(mp->port_num), 0);
  1655. rdl(mp, INT_CAUSE_EXT(mp->port_num));
  1656. err = request_irq(dev->irq, mv643xx_eth_irq,
  1657. IRQF_SHARED, dev->name, dev);
  1658. if (err) {
  1659. dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
  1660. return -EAGAIN;
  1661. }
  1662. init_mac_tables(mp);
  1663. napi_enable(&mp->napi);
  1664. oom = 0;
  1665. for (i = 0; i < mp->rxq_count; i++) {
  1666. err = rxq_init(mp, i);
  1667. if (err) {
  1668. while (--i >= 0)
  1669. rxq_deinit(mp->rxq + i);
  1670. goto out;
  1671. }
  1672. rxq_refill(mp->rxq + i, INT_MAX, &oom);
  1673. }
  1674. if (oom) {
  1675. mp->rx_oom.expires = jiffies + (HZ / 10);
  1676. add_timer(&mp->rx_oom);
  1677. }
  1678. for (i = 0; i < mp->txq_count; i++) {
  1679. err = txq_init(mp, i);
  1680. if (err) {
  1681. while (--i >= 0)
  1682. txq_deinit(mp->txq + i);
  1683. goto out_free;
  1684. }
  1685. }
  1686. netif_carrier_off(dev);
  1687. port_start(mp);
  1688. set_rx_coal(mp, 0);
  1689. set_tx_coal(mp, 0);
  1690. wrl(mp, INT_MASK_EXT(mp->port_num), INT_EXT_LINK_PHY | INT_EXT_TX);
  1691. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1692. return 0;
  1693. out_free:
  1694. for (i = 0; i < mp->rxq_count; i++)
  1695. rxq_deinit(mp->rxq + i);
  1696. out:
  1697. free_irq(dev->irq, dev);
  1698. return err;
  1699. }
  1700. static void port_reset(struct mv643xx_eth_private *mp)
  1701. {
  1702. unsigned int data;
  1703. int i;
  1704. for (i = 0; i < mp->rxq_count; i++)
  1705. rxq_disable(mp->rxq + i);
  1706. for (i = 0; i < mp->txq_count; i++)
  1707. txq_disable(mp->txq + i);
  1708. while (1) {
  1709. u32 ps = rdl(mp, PORT_STATUS(mp->port_num));
  1710. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1711. break;
  1712. udelay(10);
  1713. }
  1714. /* Reset the Enable bit in the Configuration Register */
  1715. data = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1716. data &= ~(SERIAL_PORT_ENABLE |
  1717. DO_NOT_FORCE_LINK_FAIL |
  1718. FORCE_LINK_PASS);
  1719. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), data);
  1720. }
  1721. static int mv643xx_eth_stop(struct net_device *dev)
  1722. {
  1723. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1724. int i;
  1725. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1726. rdl(mp, INT_MASK(mp->port_num));
  1727. napi_disable(&mp->napi);
  1728. del_timer_sync(&mp->rx_oom);
  1729. netif_carrier_off(dev);
  1730. free_irq(dev->irq, dev);
  1731. port_reset(mp);
  1732. mib_counters_update(mp);
  1733. for (i = 0; i < mp->rxq_count; i++)
  1734. rxq_deinit(mp->rxq + i);
  1735. for (i = 0; i < mp->txq_count; i++)
  1736. txq_deinit(mp->txq + i);
  1737. return 0;
  1738. }
  1739. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1740. {
  1741. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1742. if (mp->phy_addr != -1)
  1743. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1744. return -EOPNOTSUPP;
  1745. }
  1746. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1747. {
  1748. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1749. if (new_mtu < 64 || new_mtu > 9500)
  1750. return -EINVAL;
  1751. dev->mtu = new_mtu;
  1752. tx_set_rate(mp, 1000000000, 16777216);
  1753. if (!netif_running(dev))
  1754. return 0;
  1755. /*
  1756. * Stop and then re-open the interface. This will allocate RX
  1757. * skbs of the new MTU.
  1758. * There is a possible danger that the open will not succeed,
  1759. * due to memory being full.
  1760. */
  1761. mv643xx_eth_stop(dev);
  1762. if (mv643xx_eth_open(dev)) {
  1763. dev_printk(KERN_ERR, &dev->dev,
  1764. "fatal error on re-opening device after "
  1765. "MTU change\n");
  1766. }
  1767. return 0;
  1768. }
  1769. static void tx_timeout_task(struct work_struct *ugly)
  1770. {
  1771. struct mv643xx_eth_private *mp;
  1772. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  1773. if (netif_running(mp->dev)) {
  1774. netif_stop_queue(mp->dev);
  1775. port_reset(mp);
  1776. port_start(mp);
  1777. netif_wake_queue(mp->dev);
  1778. }
  1779. }
  1780. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1781. {
  1782. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1783. dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
  1784. schedule_work(&mp->tx_timeout_task);
  1785. }
  1786. #ifdef CONFIG_NET_POLL_CONTROLLER
  1787. static void mv643xx_eth_netpoll(struct net_device *dev)
  1788. {
  1789. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1790. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1791. rdl(mp, INT_MASK(mp->port_num));
  1792. mv643xx_eth_irq(dev->irq, dev);
  1793. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1794. }
  1795. #endif
  1796. static int mv643xx_eth_mdio_read(struct net_device *dev, int addr, int reg)
  1797. {
  1798. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1799. return smi_reg_read(mp, addr, reg);
  1800. }
  1801. static void mv643xx_eth_mdio_write(struct net_device *dev, int addr, int reg, int val)
  1802. {
  1803. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1804. smi_reg_write(mp, addr, reg, val);
  1805. }
  1806. /* platform glue ************************************************************/
  1807. static void
  1808. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1809. struct mbus_dram_target_info *dram)
  1810. {
  1811. void __iomem *base = msp->base;
  1812. u32 win_enable;
  1813. u32 win_protect;
  1814. int i;
  1815. for (i = 0; i < 6; i++) {
  1816. writel(0, base + WINDOW_BASE(i));
  1817. writel(0, base + WINDOW_SIZE(i));
  1818. if (i < 4)
  1819. writel(0, base + WINDOW_REMAP_HIGH(i));
  1820. }
  1821. win_enable = 0x3f;
  1822. win_protect = 0;
  1823. for (i = 0; i < dram->num_cs; i++) {
  1824. struct mbus_dram_window *cs = dram->cs + i;
  1825. writel((cs->base & 0xffff0000) |
  1826. (cs->mbus_attr << 8) |
  1827. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1828. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1829. win_enable &= ~(1 << i);
  1830. win_protect |= 3 << (2 * i);
  1831. }
  1832. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1833. msp->win_protect = win_protect;
  1834. }
  1835. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  1836. {
  1837. /*
  1838. * Check whether we have a 14-bit coal limit field in bits
  1839. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  1840. * SDMA config register.
  1841. */
  1842. writel(0x02000000, msp->base + SDMA_CONFIG(0));
  1843. if (readl(msp->base + SDMA_CONFIG(0)) & 0x02000000)
  1844. msp->extended_rx_coal_limit = 1;
  1845. else
  1846. msp->extended_rx_coal_limit = 0;
  1847. /*
  1848. * Check whether the TX rate control registers are in the
  1849. * old or the new place.
  1850. */
  1851. writel(1, msp->base + TX_BW_MTU_MOVED(0));
  1852. if (readl(msp->base + TX_BW_MTU_MOVED(0)) & 1)
  1853. msp->tx_bw_control_moved = 1;
  1854. else
  1855. msp->tx_bw_control_moved = 0;
  1856. }
  1857. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1858. {
  1859. static int mv643xx_eth_version_printed = 0;
  1860. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1861. struct mv643xx_eth_shared_private *msp;
  1862. struct resource *res;
  1863. int ret;
  1864. if (!mv643xx_eth_version_printed++)
  1865. printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
  1866. "driver version %s\n", mv643xx_eth_driver_version);
  1867. ret = -EINVAL;
  1868. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1869. if (res == NULL)
  1870. goto out;
  1871. ret = -ENOMEM;
  1872. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1873. if (msp == NULL)
  1874. goto out;
  1875. memset(msp, 0, sizeof(*msp));
  1876. msp->base = ioremap(res->start, res->end - res->start + 1);
  1877. if (msp->base == NULL)
  1878. goto out_free;
  1879. msp->smi = msp;
  1880. if (pd != NULL && pd->shared_smi != NULL)
  1881. msp->smi = platform_get_drvdata(pd->shared_smi);
  1882. mutex_init(&msp->phy_lock);
  1883. msp->err_interrupt = NO_IRQ;
  1884. init_waitqueue_head(&msp->smi_busy_wait);
  1885. /*
  1886. * Check whether the error interrupt is hooked up.
  1887. */
  1888. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1889. if (res != NULL) {
  1890. int err;
  1891. err = request_irq(res->start, mv643xx_eth_err_irq,
  1892. IRQF_SHARED, "mv643xx_eth", msp);
  1893. if (!err) {
  1894. writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
  1895. msp->err_interrupt = res->start;
  1896. }
  1897. }
  1898. /*
  1899. * (Re-)program MBUS remapping windows if we are asked to.
  1900. */
  1901. if (pd != NULL && pd->dram != NULL)
  1902. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1903. /*
  1904. * Detect hardware parameters.
  1905. */
  1906. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1907. infer_hw_params(msp);
  1908. platform_set_drvdata(pdev, msp);
  1909. return 0;
  1910. out_free:
  1911. kfree(msp);
  1912. out:
  1913. return ret;
  1914. }
  1915. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1916. {
  1917. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1918. if (msp->err_interrupt != NO_IRQ)
  1919. free_irq(msp->err_interrupt, msp);
  1920. iounmap(msp->base);
  1921. kfree(msp);
  1922. return 0;
  1923. }
  1924. static struct platform_driver mv643xx_eth_shared_driver = {
  1925. .probe = mv643xx_eth_shared_probe,
  1926. .remove = mv643xx_eth_shared_remove,
  1927. .driver = {
  1928. .name = MV643XX_ETH_SHARED_NAME,
  1929. .owner = THIS_MODULE,
  1930. },
  1931. };
  1932. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1933. {
  1934. int addr_shift = 5 * mp->port_num;
  1935. u32 data;
  1936. data = rdl(mp, PHY_ADDR);
  1937. data &= ~(0x1f << addr_shift);
  1938. data |= (phy_addr & 0x1f) << addr_shift;
  1939. wrl(mp, PHY_ADDR, data);
  1940. }
  1941. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1942. {
  1943. unsigned int data;
  1944. data = rdl(mp, PHY_ADDR);
  1945. return (data >> (5 * mp->port_num)) & 0x1f;
  1946. }
  1947. static void set_params(struct mv643xx_eth_private *mp,
  1948. struct mv643xx_eth_platform_data *pd)
  1949. {
  1950. struct net_device *dev = mp->dev;
  1951. if (is_valid_ether_addr(pd->mac_addr))
  1952. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1953. else
  1954. uc_addr_get(mp, dev->dev_addr);
  1955. if (pd->phy_addr == MV643XX_ETH_PHY_NONE) {
  1956. mp->phy_addr = -1;
  1957. } else {
  1958. if (pd->phy_addr != MV643XX_ETH_PHY_ADDR_DEFAULT) {
  1959. mp->phy_addr = pd->phy_addr & 0x3f;
  1960. phy_addr_set(mp, mp->phy_addr);
  1961. } else {
  1962. mp->phy_addr = phy_addr_get(mp);
  1963. }
  1964. }
  1965. mp->default_rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  1966. if (pd->rx_queue_size)
  1967. mp->default_rx_ring_size = pd->rx_queue_size;
  1968. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  1969. mp->rx_desc_sram_size = pd->rx_sram_size;
  1970. mp->rxq_count = pd->rx_queue_count ? : 1;
  1971. mp->default_tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  1972. if (pd->tx_queue_size)
  1973. mp->default_tx_ring_size = pd->tx_queue_size;
  1974. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  1975. mp->tx_desc_sram_size = pd->tx_sram_size;
  1976. mp->txq_count = pd->tx_queue_count ? : 1;
  1977. }
  1978. static int phy_detect(struct mv643xx_eth_private *mp)
  1979. {
  1980. int data;
  1981. int data2;
  1982. data = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  1983. if (data < 0)
  1984. return -ENODEV;
  1985. if (smi_reg_write(mp, mp->phy_addr, MII_BMCR, data ^ BMCR_ANENABLE) < 0)
  1986. return -ENODEV;
  1987. data2 = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  1988. if (data2 < 0)
  1989. return -ENODEV;
  1990. if (((data ^ data2) & BMCR_ANENABLE) == 0)
  1991. return -ENODEV;
  1992. smi_reg_write(mp, mp->phy_addr, MII_BMCR, data);
  1993. return 0;
  1994. }
  1995. static int phy_init(struct mv643xx_eth_private *mp,
  1996. struct mv643xx_eth_platform_data *pd)
  1997. {
  1998. struct ethtool_cmd cmd;
  1999. int err;
  2000. err = phy_detect(mp);
  2001. if (err) {
  2002. dev_printk(KERN_INFO, &mp->dev->dev,
  2003. "no PHY detected at addr %d\n", mp->phy_addr);
  2004. return err;
  2005. }
  2006. phy_reset(mp);
  2007. mp->mii.phy_id = mp->phy_addr;
  2008. mp->mii.phy_id_mask = 0x3f;
  2009. mp->mii.reg_num_mask = 0x1f;
  2010. mp->mii.dev = mp->dev;
  2011. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  2012. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  2013. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  2014. memset(&cmd, 0, sizeof(cmd));
  2015. cmd.port = PORT_MII;
  2016. cmd.transceiver = XCVR_INTERNAL;
  2017. cmd.phy_address = mp->phy_addr;
  2018. if (pd->speed == 0) {
  2019. cmd.autoneg = AUTONEG_ENABLE;
  2020. cmd.speed = SPEED_100;
  2021. cmd.advertising = ADVERTISED_10baseT_Half |
  2022. ADVERTISED_10baseT_Full |
  2023. ADVERTISED_100baseT_Half |
  2024. ADVERTISED_100baseT_Full;
  2025. if (mp->mii.supports_gmii)
  2026. cmd.advertising |= ADVERTISED_1000baseT_Full;
  2027. } else {
  2028. cmd.autoneg = AUTONEG_DISABLE;
  2029. cmd.speed = pd->speed;
  2030. cmd.duplex = pd->duplex;
  2031. }
  2032. mv643xx_eth_set_settings(mp->dev, &cmd);
  2033. return 0;
  2034. }
  2035. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2036. {
  2037. u32 pscr;
  2038. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  2039. if (pscr & SERIAL_PORT_ENABLE) {
  2040. pscr &= ~SERIAL_PORT_ENABLE;
  2041. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2042. }
  2043. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2044. if (mp->phy_addr == -1) {
  2045. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2046. if (speed == SPEED_1000)
  2047. pscr |= SET_GMII_SPEED_TO_1000;
  2048. else if (speed == SPEED_100)
  2049. pscr |= SET_MII_SPEED_TO_100;
  2050. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2051. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2052. if (duplex == DUPLEX_FULL)
  2053. pscr |= SET_FULL_DUPLEX_MODE;
  2054. }
  2055. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2056. }
  2057. static int mv643xx_eth_probe(struct platform_device *pdev)
  2058. {
  2059. struct mv643xx_eth_platform_data *pd;
  2060. struct mv643xx_eth_private *mp;
  2061. struct net_device *dev;
  2062. struct resource *res;
  2063. DECLARE_MAC_BUF(mac);
  2064. int err;
  2065. pd = pdev->dev.platform_data;
  2066. if (pd == NULL) {
  2067. dev_printk(KERN_ERR, &pdev->dev,
  2068. "no mv643xx_eth_platform_data\n");
  2069. return -ENODEV;
  2070. }
  2071. if (pd->shared == NULL) {
  2072. dev_printk(KERN_ERR, &pdev->dev,
  2073. "no mv643xx_eth_platform_data->shared\n");
  2074. return -ENODEV;
  2075. }
  2076. dev = alloc_etherdev(sizeof(struct mv643xx_eth_private));
  2077. if (!dev)
  2078. return -ENOMEM;
  2079. mp = netdev_priv(dev);
  2080. platform_set_drvdata(pdev, mp);
  2081. mp->shared = platform_get_drvdata(pd->shared);
  2082. mp->port_num = pd->port_number;
  2083. mp->dev = dev;
  2084. set_params(mp, pd);
  2085. spin_lock_init(&mp->lock);
  2086. mib_counters_clear(mp);
  2087. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2088. if (mp->phy_addr != -1) {
  2089. err = phy_init(mp, pd);
  2090. if (err)
  2091. goto out;
  2092. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2093. } else {
  2094. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops_phyless);
  2095. }
  2096. init_pscr(mp, pd->speed, pd->duplex);
  2097. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 128);
  2098. init_timer(&mp->rx_oom);
  2099. mp->rx_oom.data = (unsigned long)mp;
  2100. mp->rx_oom.function = oom_timer_wrapper;
  2101. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2102. BUG_ON(!res);
  2103. dev->irq = res->start;
  2104. dev->hard_start_xmit = mv643xx_eth_xmit;
  2105. dev->open = mv643xx_eth_open;
  2106. dev->stop = mv643xx_eth_stop;
  2107. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  2108. dev->set_mac_address = mv643xx_eth_set_mac_address;
  2109. dev->do_ioctl = mv643xx_eth_ioctl;
  2110. dev->change_mtu = mv643xx_eth_change_mtu;
  2111. dev->tx_timeout = mv643xx_eth_tx_timeout;
  2112. #ifdef CONFIG_NET_POLL_CONTROLLER
  2113. dev->poll_controller = mv643xx_eth_netpoll;
  2114. #endif
  2115. dev->watchdog_timeo = 2 * HZ;
  2116. dev->base_addr = 0;
  2117. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2118. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2119. SET_NETDEV_DEV(dev, &pdev->dev);
  2120. if (mp->shared->win_protect)
  2121. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2122. err = register_netdev(dev);
  2123. if (err)
  2124. goto out;
  2125. dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %s\n",
  2126. mp->port_num, print_mac(mac, dev->dev_addr));
  2127. if (mp->tx_desc_sram_size > 0)
  2128. dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
  2129. return 0;
  2130. out:
  2131. free_netdev(dev);
  2132. return err;
  2133. }
  2134. static int mv643xx_eth_remove(struct platform_device *pdev)
  2135. {
  2136. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2137. unregister_netdev(mp->dev);
  2138. flush_scheduled_work();
  2139. free_netdev(mp->dev);
  2140. platform_set_drvdata(pdev, NULL);
  2141. return 0;
  2142. }
  2143. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2144. {
  2145. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2146. /* Mask all interrupts on ethernet port */
  2147. wrl(mp, INT_MASK(mp->port_num), 0);
  2148. rdl(mp, INT_MASK(mp->port_num));
  2149. if (netif_running(mp->dev))
  2150. port_reset(mp);
  2151. }
  2152. static struct platform_driver mv643xx_eth_driver = {
  2153. .probe = mv643xx_eth_probe,
  2154. .remove = mv643xx_eth_remove,
  2155. .shutdown = mv643xx_eth_shutdown,
  2156. .driver = {
  2157. .name = MV643XX_ETH_NAME,
  2158. .owner = THIS_MODULE,
  2159. },
  2160. };
  2161. static int __init mv643xx_eth_init_module(void)
  2162. {
  2163. int rc;
  2164. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2165. if (!rc) {
  2166. rc = platform_driver_register(&mv643xx_eth_driver);
  2167. if (rc)
  2168. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2169. }
  2170. return rc;
  2171. }
  2172. module_init(mv643xx_eth_init_module);
  2173. static void __exit mv643xx_eth_cleanup_module(void)
  2174. {
  2175. platform_driver_unregister(&mv643xx_eth_driver);
  2176. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2177. }
  2178. module_exit(mv643xx_eth_cleanup_module);
  2179. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2180. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2181. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2182. MODULE_LICENSE("GPL");
  2183. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2184. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);