tc6393xb.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. * Toshiba TC6393XB SoC support
  3. *
  4. * Copyright(c) 2005-2006 Chris Humbert
  5. * Copyright(c) 2005 Dirk Opfer
  6. * Copyright(c) 2005 Ian Molton <spyro@f2s.com>
  7. * Copyright(c) 2007 Dmitry Baryshkov
  8. *
  9. * Based on code written by Sharp/Lineo for 2.4 kernels
  10. * Based on locomo.c
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/fb.h>
  22. #include <linux/clk.h>
  23. #include <linux/mfd/core.h>
  24. #include <linux/mfd/tmio.h>
  25. #include <linux/mfd/tc6393xb.h>
  26. #include <linux/gpio.h>
  27. #define SCR_REVID 0x08 /* b Revision ID */
  28. #define SCR_ISR 0x50 /* b Interrupt Status */
  29. #define SCR_IMR 0x52 /* b Interrupt Mask */
  30. #define SCR_IRR 0x54 /* b Interrupt Routing */
  31. #define SCR_GPER 0x60 /* w GP Enable */
  32. #define SCR_GPI_SR(i) (0x64 + (i)) /* b3 GPI Status */
  33. #define SCR_GPI_IMR(i) (0x68 + (i)) /* b3 GPI INT Mask */
  34. #define SCR_GPI_EDER(i) (0x6c + (i)) /* b3 GPI Edge Detect Enable */
  35. #define SCR_GPI_LIR(i) (0x70 + (i)) /* b3 GPI Level Invert */
  36. #define SCR_GPO_DSR(i) (0x78 + (i)) /* b3 GPO Data Set */
  37. #define SCR_GPO_DOECR(i) (0x7c + (i)) /* b3 GPO Data OE Control */
  38. #define SCR_GP_IARCR(i) (0x80 + (i)) /* b3 GP Internal Active Register Control */
  39. #define SCR_GP_IARLCR(i) (0x84 + (i)) /* b3 GP INTERNAL Active Register Level Control */
  40. #define SCR_GPI_BCR(i) (0x88 + (i)) /* b3 GPI Buffer Control */
  41. #define SCR_GPA_IARCR 0x8c /* w GPa Internal Active Register Control */
  42. #define SCR_GPA_IARLCR 0x90 /* w GPa Internal Active Register Level Control */
  43. #define SCR_GPA_BCR 0x94 /* w GPa Buffer Control */
  44. #define SCR_CCR 0x98 /* w Clock Control */
  45. #define SCR_PLL2CR 0x9a /* w PLL2 Control */
  46. #define SCR_PLL1CR 0x9c /* l PLL1 Control */
  47. #define SCR_DIARCR 0xa0 /* b Device Internal Active Register Control */
  48. #define SCR_DBOCR 0xa1 /* b Device Buffer Off Control */
  49. #define SCR_FER 0xe0 /* b Function Enable */
  50. #define SCR_MCR 0xe4 /* w Mode Control */
  51. #define SCR_CONFIG 0xfc /* b Configuration Control */
  52. #define SCR_DEBUG 0xff /* b Debug */
  53. #define SCR_CCR_CK32K BIT(0)
  54. #define SCR_CCR_USBCK BIT(1)
  55. #define SCR_CCR_UNK1 BIT(4)
  56. #define SCR_CCR_MCLK_MASK (7 << 8)
  57. #define SCR_CCR_MCLK_OFF (0 << 8)
  58. #define SCR_CCR_MCLK_12 (1 << 8)
  59. #define SCR_CCR_MCLK_24 (2 << 8)
  60. #define SCR_CCR_MCLK_48 (3 << 8)
  61. #define SCR_CCR_HCLK_MASK (3 << 12)
  62. #define SCR_CCR_HCLK_24 (0 << 12)
  63. #define SCR_CCR_HCLK_48 (1 << 12)
  64. #define SCR_FER_USBEN BIT(0) /* USB host enable */
  65. #define SCR_FER_LCDCVEN BIT(1) /* polysilicon TFT enable */
  66. #define SCR_FER_SLCDEN BIT(2) /* SLCD enable */
  67. #define SCR_MCR_RDY_MASK (3 << 0)
  68. #define SCR_MCR_RDY_OPENDRAIN (0 << 0)
  69. #define SCR_MCR_RDY_TRISTATE (1 << 0)
  70. #define SCR_MCR_RDY_PUSHPULL (2 << 0)
  71. #define SCR_MCR_RDY_UNK BIT(2)
  72. #define SCR_MCR_RDY_EN BIT(3)
  73. #define SCR_MCR_INT_MASK (3 << 4)
  74. #define SCR_MCR_INT_OPENDRAIN (0 << 4)
  75. #define SCR_MCR_INT_TRISTATE (1 << 4)
  76. #define SCR_MCR_INT_PUSHPULL (2 << 4)
  77. #define SCR_MCR_INT_UNK BIT(6)
  78. #define SCR_MCR_INT_EN BIT(7)
  79. /* bits 8 - 16 are unknown */
  80. #define TC_GPIO_BIT(i) (1 << (i & 0x7))
  81. /*--------------------------------------------------------------------------*/
  82. struct tc6393xb {
  83. void __iomem *scr;
  84. struct gpio_chip gpio;
  85. struct clk *clk; /* 3,6 Mhz */
  86. spinlock_t lock; /* protects RMW cycles */
  87. struct {
  88. u8 fer;
  89. u16 ccr;
  90. u8 gpi_bcr[3];
  91. u8 gpo_dsr[3];
  92. u8 gpo_doecr[3];
  93. } suspend_state;
  94. struct resource rscr;
  95. struct resource *iomem;
  96. int irq;
  97. int irq_base;
  98. };
  99. enum {
  100. TC6393XB_CELL_NAND,
  101. };
  102. /*--------------------------------------------------------------------------*/
  103. static int tc6393xb_nand_enable(struct platform_device *nand)
  104. {
  105. struct platform_device *dev = to_platform_device(nand->dev.parent);
  106. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  107. unsigned long flags;
  108. spin_lock_irqsave(&tc6393xb->lock, flags);
  109. /* SMD buffer on */
  110. dev_dbg(&dev->dev, "SMD buffer on\n");
  111. iowrite8(0xff, tc6393xb->scr + SCR_GPI_BCR(1));
  112. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  113. return 0;
  114. }
  115. static struct resource __devinitdata tc6393xb_nand_resources[] = {
  116. {
  117. .start = 0x0100,
  118. .end = 0x01ff,
  119. .flags = IORESOURCE_MEM,
  120. },
  121. {
  122. .start = 0x1000,
  123. .end = 0x1007,
  124. .flags = IORESOURCE_MEM,
  125. },
  126. {
  127. .start = IRQ_TC6393_NAND,
  128. .end = IRQ_TC6393_NAND,
  129. .flags = IORESOURCE_IRQ,
  130. },
  131. };
  132. static struct mfd_cell __devinitdata tc6393xb_cells[] = {
  133. [TC6393XB_CELL_NAND] = {
  134. .name = "tmio-nand",
  135. .enable = tc6393xb_nand_enable,
  136. .num_resources = ARRAY_SIZE(tc6393xb_nand_resources),
  137. .resources = tc6393xb_nand_resources,
  138. },
  139. };
  140. /*--------------------------------------------------------------------------*/
  141. static int tc6393xb_gpio_get(struct gpio_chip *chip,
  142. unsigned offset)
  143. {
  144. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  145. /* XXX: does dsr also represent inputs? */
  146. return ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8))
  147. & TC_GPIO_BIT(offset);
  148. }
  149. static void __tc6393xb_gpio_set(struct gpio_chip *chip,
  150. unsigned offset, int value)
  151. {
  152. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  153. u8 dsr;
  154. dsr = ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  155. if (value)
  156. dsr |= TC_GPIO_BIT(offset);
  157. else
  158. dsr &= ~TC_GPIO_BIT(offset);
  159. iowrite8(dsr, tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  160. }
  161. static void tc6393xb_gpio_set(struct gpio_chip *chip,
  162. unsigned offset, int value)
  163. {
  164. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  165. unsigned long flags;
  166. spin_lock_irqsave(&tc6393xb->lock, flags);
  167. __tc6393xb_gpio_set(chip, offset, value);
  168. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  169. }
  170. static int tc6393xb_gpio_direction_input(struct gpio_chip *chip,
  171. unsigned offset)
  172. {
  173. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  174. unsigned long flags;
  175. u8 doecr;
  176. spin_lock_irqsave(&tc6393xb->lock, flags);
  177. doecr = ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  178. doecr &= ~TC_GPIO_BIT(offset);
  179. iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  180. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  181. return 0;
  182. }
  183. static int tc6393xb_gpio_direction_output(struct gpio_chip *chip,
  184. unsigned offset, int value)
  185. {
  186. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  187. unsigned long flags;
  188. u8 doecr;
  189. spin_lock_irqsave(&tc6393xb->lock, flags);
  190. __tc6393xb_gpio_set(chip, offset, value);
  191. doecr = ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  192. doecr |= TC_GPIO_BIT(offset);
  193. iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  194. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  195. return 0;
  196. }
  197. static int tc6393xb_register_gpio(struct tc6393xb *tc6393xb, int gpio_base)
  198. {
  199. tc6393xb->gpio.label = "tc6393xb";
  200. tc6393xb->gpio.base = gpio_base;
  201. tc6393xb->gpio.ngpio = 16;
  202. tc6393xb->gpio.set = tc6393xb_gpio_set;
  203. tc6393xb->gpio.get = tc6393xb_gpio_get;
  204. tc6393xb->gpio.direction_input = tc6393xb_gpio_direction_input;
  205. tc6393xb->gpio.direction_output = tc6393xb_gpio_direction_output;
  206. return gpiochip_add(&tc6393xb->gpio);
  207. }
  208. /*--------------------------------------------------------------------------*/
  209. static void
  210. tc6393xb_irq(unsigned int irq, struct irq_desc *desc)
  211. {
  212. struct tc6393xb *tc6393xb = get_irq_data(irq);
  213. unsigned int isr;
  214. unsigned int i, irq_base;
  215. irq_base = tc6393xb->irq_base;
  216. while ((isr = ioread8(tc6393xb->scr + SCR_ISR) &
  217. ~ioread8(tc6393xb->scr + SCR_IMR)))
  218. for (i = 0; i < TC6393XB_NR_IRQS; i++) {
  219. if (isr & (1 << i))
  220. generic_handle_irq(irq_base + i);
  221. }
  222. }
  223. static void tc6393xb_irq_ack(unsigned int irq)
  224. {
  225. }
  226. static void tc6393xb_irq_mask(unsigned int irq)
  227. {
  228. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  229. unsigned long flags;
  230. u8 imr;
  231. spin_lock_irqsave(&tc6393xb->lock, flags);
  232. imr = ioread8(tc6393xb->scr + SCR_IMR);
  233. imr |= 1 << (irq - tc6393xb->irq_base);
  234. iowrite8(imr, tc6393xb->scr + SCR_IMR);
  235. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  236. }
  237. static void tc6393xb_irq_unmask(unsigned int irq)
  238. {
  239. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  240. unsigned long flags;
  241. u8 imr;
  242. spin_lock_irqsave(&tc6393xb->lock, flags);
  243. imr = ioread8(tc6393xb->scr + SCR_IMR);
  244. imr &= ~(1 << (irq - tc6393xb->irq_base));
  245. iowrite8(imr, tc6393xb->scr + SCR_IMR);
  246. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  247. }
  248. static struct irq_chip tc6393xb_chip = {
  249. .name = "tc6393xb",
  250. .ack = tc6393xb_irq_ack,
  251. .mask = tc6393xb_irq_mask,
  252. .unmask = tc6393xb_irq_unmask,
  253. };
  254. static void tc6393xb_attach_irq(struct platform_device *dev)
  255. {
  256. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  257. unsigned int irq, irq_base;
  258. irq_base = tc6393xb->irq_base;
  259. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  260. set_irq_chip(irq, &tc6393xb_chip);
  261. set_irq_chip_data(irq, tc6393xb);
  262. set_irq_handler(irq, handle_edge_irq);
  263. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  264. }
  265. set_irq_type(tc6393xb->irq, IRQ_TYPE_EDGE_FALLING);
  266. set_irq_data(tc6393xb->irq, tc6393xb);
  267. set_irq_chained_handler(tc6393xb->irq, tc6393xb_irq);
  268. }
  269. static void tc6393xb_detach_irq(struct platform_device *dev)
  270. {
  271. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  272. unsigned int irq, irq_base;
  273. set_irq_chained_handler(tc6393xb->irq, NULL);
  274. set_irq_data(tc6393xb->irq, NULL);
  275. irq_base = tc6393xb->irq_base;
  276. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  277. set_irq_flags(irq, 0);
  278. set_irq_chip(irq, NULL);
  279. set_irq_chip_data(irq, NULL);
  280. }
  281. }
  282. /*--------------------------------------------------------------------------*/
  283. static int tc6393xb_hw_init(struct platform_device *dev)
  284. {
  285. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  286. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  287. int i;
  288. iowrite8(tc6393xb->suspend_state.fer, tc6393xb->scr + SCR_FER);
  289. iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
  290. iowrite16(tc6393xb->suspend_state.ccr, tc6393xb->scr + SCR_CCR);
  291. iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
  292. SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
  293. BIT(15), tc6393xb->scr + SCR_MCR);
  294. iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
  295. iowrite8(0, tc6393xb->scr + SCR_IRR);
  296. iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
  297. for (i = 0; i < 3; i++) {
  298. iowrite8(tc6393xb->suspend_state.gpo_dsr[i],
  299. tc6393xb->scr + SCR_GPO_DSR(i));
  300. iowrite8(tc6393xb->suspend_state.gpo_doecr[i],
  301. tc6393xb->scr + SCR_GPO_DOECR(i));
  302. iowrite8(tc6393xb->suspend_state.gpi_bcr[i],
  303. tc6393xb->scr + SCR_GPI_BCR(i));
  304. }
  305. return 0;
  306. }
  307. static int __devinit tc6393xb_probe(struct platform_device *dev)
  308. {
  309. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  310. struct tc6393xb *tc6393xb;
  311. struct resource *iomem;
  312. struct resource *rscr;
  313. int retval, temp;
  314. int i;
  315. iomem = platform_get_resource(dev, IORESOURCE_MEM, 0);
  316. if (!iomem)
  317. return -EINVAL;
  318. tc6393xb = kzalloc(sizeof *tc6393xb, GFP_KERNEL);
  319. if (!tc6393xb) {
  320. retval = -ENOMEM;
  321. goto err_kzalloc;
  322. }
  323. spin_lock_init(&tc6393xb->lock);
  324. platform_set_drvdata(dev, tc6393xb);
  325. tc6393xb->iomem = iomem;
  326. tc6393xb->irq = platform_get_irq(dev, 0);
  327. tc6393xb->irq_base = tcpd->irq_base;
  328. tc6393xb->clk = clk_get(&dev->dev, "GPIO27_CLK" /* "CK3P6MI" */);
  329. if (IS_ERR(tc6393xb->clk)) {
  330. retval = PTR_ERR(tc6393xb->clk);
  331. goto err_clk_get;
  332. }
  333. rscr = &tc6393xb->rscr;
  334. rscr->name = "tc6393xb-core";
  335. rscr->start = iomem->start;
  336. rscr->end = iomem->start + 0xff;
  337. rscr->flags = IORESOURCE_MEM;
  338. retval = request_resource(iomem, rscr);
  339. if (retval)
  340. goto err_request_scr;
  341. tc6393xb->scr = ioremap(rscr->start, rscr->end - rscr->start + 1);
  342. if (!tc6393xb->scr) {
  343. retval = -ENOMEM;
  344. goto err_ioremap;
  345. }
  346. retval = clk_enable(tc6393xb->clk);
  347. if (retval)
  348. goto err_clk_enable;
  349. retval = tcpd->enable(dev);
  350. if (retval)
  351. goto err_enable;
  352. tc6393xb->suspend_state.fer = 0;
  353. for (i = 0; i < 3; i++) {
  354. tc6393xb->suspend_state.gpo_dsr[i] =
  355. (tcpd->scr_gpo_dsr >> (8 * i)) & 0xff;
  356. tc6393xb->suspend_state.gpo_doecr[i] =
  357. (tcpd->scr_gpo_doecr >> (8 * i)) & 0xff;
  358. }
  359. /*
  360. * It may be necessary to change this back to
  361. * platform-dependant code
  362. */
  363. tc6393xb->suspend_state.ccr = SCR_CCR_UNK1 |
  364. SCR_CCR_HCLK_48;
  365. retval = tc6393xb_hw_init(dev);
  366. if (retval)
  367. goto err_hw_init;
  368. printk(KERN_INFO "Toshiba tc6393xb revision %d at 0x%08lx, irq %d\n",
  369. ioread8(tc6393xb->scr + SCR_REVID),
  370. (unsigned long) iomem->start, tc6393xb->irq);
  371. tc6393xb->gpio.base = -1;
  372. if (tcpd->gpio_base >= 0) {
  373. retval = tc6393xb_register_gpio(tc6393xb, tcpd->gpio_base);
  374. if (retval)
  375. goto err_gpio_add;
  376. }
  377. if (tc6393xb->irq)
  378. tc6393xb_attach_irq(dev);
  379. tc6393xb_cells[TC6393XB_CELL_NAND].driver_data = tcpd->nand_data;
  380. tc6393xb_cells[TC6393XB_CELL_NAND].platform_data =
  381. &tc6393xb_cells[TC6393XB_CELL_NAND];
  382. tc6393xb_cells[TC6393XB_CELL_NAND].data_size =
  383. sizeof(tc6393xb_cells[TC6393XB_CELL_NAND]);
  384. retval = mfd_add_devices(&dev->dev, dev->id,
  385. tc6393xb_cells, ARRAY_SIZE(tc6393xb_cells),
  386. iomem, tcpd->irq_base);
  387. return 0;
  388. if (tc6393xb->irq)
  389. tc6393xb_detach_irq(dev);
  390. err_gpio_add:
  391. if (tc6393xb->gpio.base != -1)
  392. temp = gpiochip_remove(&tc6393xb->gpio);
  393. err_hw_init:
  394. tcpd->disable(dev);
  395. err_clk_enable:
  396. clk_disable(tc6393xb->clk);
  397. err_enable:
  398. iounmap(tc6393xb->scr);
  399. err_ioremap:
  400. release_resource(&tc6393xb->rscr);
  401. err_request_scr:
  402. clk_put(tc6393xb->clk);
  403. err_clk_get:
  404. kfree(tc6393xb);
  405. err_kzalloc:
  406. return retval;
  407. }
  408. static int __devexit tc6393xb_remove(struct platform_device *dev)
  409. {
  410. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  411. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  412. int ret;
  413. mfd_remove_devices(&dev->dev);
  414. if (tc6393xb->irq)
  415. tc6393xb_detach_irq(dev);
  416. if (tc6393xb->gpio.base != -1) {
  417. ret = gpiochip_remove(&tc6393xb->gpio);
  418. if (ret) {
  419. dev_err(&dev->dev, "Can't remove gpio chip: %d\n", ret);
  420. return ret;
  421. }
  422. }
  423. ret = tcpd->disable(dev);
  424. clk_disable(tc6393xb->clk);
  425. iounmap(tc6393xb->scr);
  426. release_resource(&tc6393xb->rscr);
  427. platform_set_drvdata(dev, NULL);
  428. clk_put(tc6393xb->clk);
  429. kfree(tc6393xb);
  430. return ret;
  431. }
  432. #ifdef CONFIG_PM
  433. static int tc6393xb_suspend(struct platform_device *dev, pm_message_t state)
  434. {
  435. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  436. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  437. int i;
  438. tc6393xb->suspend_state.ccr = ioread16(tc6393xb->scr + SCR_CCR);
  439. tc6393xb->suspend_state.fer = ioread8(tc6393xb->scr + SCR_FER);
  440. for (i = 0; i < 3; i++) {
  441. tc6393xb->suspend_state.gpo_dsr[i] =
  442. ioread8(tc6393xb->scr + SCR_GPO_DSR(i));
  443. tc6393xb->suspend_state.gpo_doecr[i] =
  444. ioread8(tc6393xb->scr + SCR_GPO_DOECR(i));
  445. tc6393xb->suspend_state.gpi_bcr[i] =
  446. ioread8(tc6393xb->scr + SCR_GPI_BCR(i));
  447. }
  448. return tcpd->suspend(dev);
  449. }
  450. static int tc6393xb_resume(struct platform_device *dev)
  451. {
  452. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  453. int ret = tcpd->resume(dev);
  454. if (ret)
  455. return ret;
  456. return tc6393xb_hw_init(dev);
  457. }
  458. #else
  459. #define tc6393xb_suspend NULL
  460. #define tc6393xb_resume NULL
  461. #endif
  462. static struct platform_driver tc6393xb_driver = {
  463. .probe = tc6393xb_probe,
  464. .remove = __devexit_p(tc6393xb_remove),
  465. .suspend = tc6393xb_suspend,
  466. .resume = tc6393xb_resume,
  467. .driver = {
  468. .name = "tc6393xb",
  469. .owner = THIS_MODULE,
  470. },
  471. };
  472. static int __init tc6393xb_init(void)
  473. {
  474. return platform_driver_register(&tc6393xb_driver);
  475. }
  476. static void __exit tc6393xb_exit(void)
  477. {
  478. platform_driver_unregister(&tc6393xb_driver);
  479. }
  480. subsys_initcall(tc6393xb_init);
  481. module_exit(tc6393xb_exit);
  482. MODULE_LICENSE("GPL");
  483. MODULE_AUTHOR("Ian Molton, Dmitry Baryshkov and Dirk Opfer");
  484. MODULE_DESCRIPTION("tc6393xb Toshiba Mobile IO Controller");
  485. MODULE_ALIAS("platform:tc6393xb");