radeon_drv.h 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955
  1. /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
  2. *
  3. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * All rights reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  22. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  23. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. *
  26. * Authors:
  27. * Kevin E. Martin <martin@valinux.com>
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #ifndef __RADEON_DRV_H__
  31. #define __RADEON_DRV_H__
  32. /* General customization:
  33. */
  34. #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
  35. #define DRIVER_NAME "radeon"
  36. #define DRIVER_DESC "ATI Radeon"
  37. #define DRIVER_DATE "20080528"
  38. /* Interface history:
  39. *
  40. * 1.1 - ??
  41. * 1.2 - Add vertex2 ioctl (keith)
  42. * - Add stencil capability to clear ioctl (gareth, keith)
  43. * - Increase MAX_TEXTURE_LEVELS (brian)
  44. * 1.3 - Add cmdbuf ioctl (keith)
  45. * - Add support for new radeon packets (keith)
  46. * - Add getparam ioctl (keith)
  47. * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
  48. * 1.4 - Add scratch registers to get_param ioctl.
  49. * 1.5 - Add r200 packets to cmdbuf ioctl
  50. * - Add r200 function to init ioctl
  51. * - Add 'scalar2' instruction to cmdbuf
  52. * 1.6 - Add static GART memory manager
  53. * Add irq handler (won't be turned on unless X server knows to)
  54. * Add irq ioctls and irq_active getparam.
  55. * Add wait command for cmdbuf ioctl
  56. * Add GART offset query for getparam
  57. * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
  58. * and R200_PP_CUBIC_OFFSET_F1_[0..5].
  59. * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
  60. * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
  61. * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
  62. * Add 'GET' queries for starting additional clients on different VT's.
  63. * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
  64. * Add texture rectangle support for r100.
  65. * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
  66. * clients use to tell the DRM where they think the framebuffer is
  67. * located in the card's address space
  68. * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
  69. * and GL_EXT_blend_[func|equation]_separate on r200
  70. * 1.12- Add R300 CP microcode support - this just loads the CP on r300
  71. * (No 3D support yet - just microcode loading).
  72. * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
  73. * - Add hyperz support, add hyperz flags to clear ioctl.
  74. * 1.14- Add support for color tiling
  75. * - Add R100/R200 surface allocation/free support
  76. * 1.15- Add support for texture micro tiling
  77. * - Add support for r100 cube maps
  78. * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
  79. * texture filtering on r200
  80. * 1.17- Add initial support for R300 (3D).
  81. * 1.18- Add support for GL_ATI_fragment_shader, new packets
  82. * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
  83. * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
  84. * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
  85. * 1.19- Add support for gart table in FB memory and PCIE r300
  86. * 1.20- Add support for r300 texrect
  87. * 1.21- Add support for card type getparam
  88. * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
  89. * 1.23- Add new radeon memory map work from benh
  90. * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
  91. * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
  92. * new packet type)
  93. * 1.26- Add support for variable size PCI(E) gart aperture
  94. * 1.27- Add support for IGP GART
  95. * 1.28- Add support for VBL on CRTC2
  96. * 1.29- R500 3D cmd buffer support
  97. */
  98. #define DRIVER_MAJOR 1
  99. #define DRIVER_MINOR 29
  100. #define DRIVER_PATCHLEVEL 0
  101. /*
  102. * Radeon chip families
  103. */
  104. enum radeon_family {
  105. CHIP_R100,
  106. CHIP_RV100,
  107. CHIP_RS100,
  108. CHIP_RV200,
  109. CHIP_RS200,
  110. CHIP_R200,
  111. CHIP_RV250,
  112. CHIP_RS300,
  113. CHIP_RV280,
  114. CHIP_R300,
  115. CHIP_R350,
  116. CHIP_RV350,
  117. CHIP_RV380,
  118. CHIP_R420,
  119. CHIP_R423,
  120. CHIP_RV410,
  121. CHIP_RS400,
  122. CHIP_RS480,
  123. CHIP_RS690,
  124. CHIP_RS740,
  125. CHIP_RV515,
  126. CHIP_R520,
  127. CHIP_RV530,
  128. CHIP_RV560,
  129. CHIP_RV570,
  130. CHIP_R580,
  131. CHIP_R600,
  132. CHIP_RV610,
  133. CHIP_RV630,
  134. CHIP_RV620,
  135. CHIP_RV635,
  136. CHIP_RV670,
  137. CHIP_RS780,
  138. CHIP_RV770,
  139. CHIP_RV730,
  140. CHIP_RV710,
  141. CHIP_LAST,
  142. };
  143. enum radeon_cp_microcode_version {
  144. UCODE_R100,
  145. UCODE_R200,
  146. UCODE_R300,
  147. };
  148. /*
  149. * Chip flags
  150. */
  151. enum radeon_chip_flags {
  152. RADEON_FAMILY_MASK = 0x0000ffffUL,
  153. RADEON_FLAGS_MASK = 0xffff0000UL,
  154. RADEON_IS_MOBILITY = 0x00010000UL,
  155. RADEON_IS_IGP = 0x00020000UL,
  156. RADEON_SINGLE_CRTC = 0x00040000UL,
  157. RADEON_IS_AGP = 0x00080000UL,
  158. RADEON_HAS_HIERZ = 0x00100000UL,
  159. RADEON_IS_PCIE = 0x00200000UL,
  160. RADEON_NEW_MEMMAP = 0x00400000UL,
  161. RADEON_IS_PCI = 0x00800000UL,
  162. RADEON_IS_IGPGART = 0x01000000UL,
  163. };
  164. typedef struct drm_radeon_freelist {
  165. unsigned int age;
  166. struct drm_buf *buf;
  167. struct drm_radeon_freelist *next;
  168. struct drm_radeon_freelist *prev;
  169. } drm_radeon_freelist_t;
  170. typedef struct drm_radeon_ring_buffer {
  171. u32 *start;
  172. u32 *end;
  173. int size;
  174. int size_l2qw;
  175. int rptr_update; /* Double Words */
  176. int rptr_update_l2qw; /* log2 Quad Words */
  177. int fetch_size; /* Double Words */
  178. int fetch_size_l2ow; /* log2 Oct Words */
  179. u32 tail;
  180. u32 tail_mask;
  181. int space;
  182. int high_mark;
  183. } drm_radeon_ring_buffer_t;
  184. typedef struct drm_radeon_depth_clear_t {
  185. u32 rb3d_cntl;
  186. u32 rb3d_zstencilcntl;
  187. u32 se_cntl;
  188. } drm_radeon_depth_clear_t;
  189. struct drm_radeon_driver_file_fields {
  190. int64_t radeon_fb_delta;
  191. };
  192. struct mem_block {
  193. struct mem_block *next;
  194. struct mem_block *prev;
  195. int start;
  196. int size;
  197. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  198. };
  199. struct radeon_surface {
  200. int refcount;
  201. u32 lower;
  202. u32 upper;
  203. u32 flags;
  204. };
  205. struct radeon_virt_surface {
  206. int surface_index;
  207. u32 lower;
  208. u32 upper;
  209. u32 flags;
  210. struct drm_file *file_priv;
  211. #define PCIGART_FILE_PRIV ((void *) -1L)
  212. };
  213. #define RADEON_FLUSH_EMITED (1 << 0)
  214. #define RADEON_PURGE_EMITED (1 << 1)
  215. struct drm_radeon_master_private {
  216. drm_local_map_t *sarea;
  217. drm_radeon_sarea_t *sarea_priv;
  218. };
  219. typedef struct drm_radeon_private {
  220. drm_radeon_ring_buffer_t ring;
  221. u32 fb_location;
  222. u32 fb_size;
  223. int new_memmap;
  224. int gart_size;
  225. u32 gart_vm_start;
  226. unsigned long gart_buffers_offset;
  227. int cp_mode;
  228. int cp_running;
  229. drm_radeon_freelist_t *head;
  230. drm_radeon_freelist_t *tail;
  231. int last_buf;
  232. int writeback_works;
  233. int usec_timeout;
  234. int microcode_version;
  235. struct {
  236. u32 boxes;
  237. int freelist_timeouts;
  238. int freelist_loops;
  239. int requested_bufs;
  240. int last_frame_reads;
  241. int last_clear_reads;
  242. int clears;
  243. int texture_uploads;
  244. } stats;
  245. int do_boxes;
  246. int page_flipping;
  247. u32 color_fmt;
  248. unsigned int front_offset;
  249. unsigned int front_pitch;
  250. unsigned int back_offset;
  251. unsigned int back_pitch;
  252. u32 depth_fmt;
  253. unsigned int depth_offset;
  254. unsigned int depth_pitch;
  255. u32 front_pitch_offset;
  256. u32 back_pitch_offset;
  257. u32 depth_pitch_offset;
  258. drm_radeon_depth_clear_t depth_clear;
  259. unsigned long ring_offset;
  260. unsigned long ring_rptr_offset;
  261. unsigned long buffers_offset;
  262. unsigned long gart_textures_offset;
  263. drm_local_map_t *sarea;
  264. drm_local_map_t *cp_ring;
  265. drm_local_map_t *ring_rptr;
  266. drm_local_map_t *gart_textures;
  267. struct mem_block *gart_heap;
  268. struct mem_block *fb_heap;
  269. /* SW interrupt */
  270. wait_queue_head_t swi_queue;
  271. atomic_t swi_emitted;
  272. int vblank_crtc;
  273. uint32_t irq_enable_reg;
  274. uint32_t r500_disp_irq_reg;
  275. struct radeon_surface surfaces[RADEON_MAX_SURFACES];
  276. struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
  277. unsigned long pcigart_offset;
  278. unsigned int pcigart_offset_set;
  279. struct drm_ati_pcigart_info gart_info;
  280. u32 scratch_ages[5];
  281. /* starting from here on, data is preserved accross an open */
  282. uint32_t flags; /* see radeon_chip_flags */
  283. resource_size_t fb_aper_offset;
  284. int num_gb_pipes;
  285. int track_flush;
  286. drm_local_map_t *mmio;
  287. /* r6xx/r7xx pipe/shader config */
  288. int r600_max_pipes;
  289. int r600_max_tile_pipes;
  290. int r600_max_simds;
  291. int r600_max_backends;
  292. int r600_max_gprs;
  293. int r600_max_threads;
  294. int r600_max_stack_entries;
  295. int r600_max_hw_contexts;
  296. int r600_max_gs_threads;
  297. int r600_sx_max_export_size;
  298. int r600_sx_max_export_pos_size;
  299. int r600_sx_max_export_smx_size;
  300. int r600_sq_num_cf_insts;
  301. int r700_sx_num_of_sets;
  302. int r700_sc_prim_fifo_size;
  303. int r700_sc_hiz_tile_fifo_size;
  304. int r700_sc_earlyz_tile_fifo_fize;
  305. } drm_radeon_private_t;
  306. typedef struct drm_radeon_buf_priv {
  307. u32 age;
  308. } drm_radeon_buf_priv_t;
  309. typedef struct drm_radeon_kcmd_buffer {
  310. int bufsz;
  311. char *buf;
  312. int nbox;
  313. struct drm_clip_rect __user *boxes;
  314. } drm_radeon_kcmd_buffer_t;
  315. extern int radeon_no_wb;
  316. extern struct drm_ioctl_desc radeon_ioctls[];
  317. extern int radeon_max_ioctl;
  318. extern u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv);
  319. extern void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val);
  320. #define GET_RING_HEAD(dev_priv) radeon_get_ring_head(dev_priv)
  321. #define SET_RING_HEAD(dev_priv, val) radeon_set_ring_head(dev_priv, val)
  322. /* Check whether the given hardware address is inside the framebuffer or the
  323. * GART area.
  324. */
  325. static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv,
  326. u64 off)
  327. {
  328. u32 fb_start = dev_priv->fb_location;
  329. u32 fb_end = fb_start + dev_priv->fb_size - 1;
  330. u32 gart_start = dev_priv->gart_vm_start;
  331. u32 gart_end = gart_start + dev_priv->gart_size - 1;
  332. return ((off >= fb_start && off <= fb_end) ||
  333. (off >= gart_start && off <= gart_end));
  334. }
  335. /* radeon_cp.c */
  336. extern int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
  337. extern int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
  338. extern int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
  339. extern int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
  340. extern int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
  341. extern int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv);
  342. extern int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
  343. extern int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
  344. extern int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
  345. extern u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv);
  346. extern u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr);
  347. extern void radeon_freelist_reset(struct drm_device * dev);
  348. extern struct drm_buf *radeon_freelist_get(struct drm_device * dev);
  349. extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
  350. extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
  351. extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
  352. extern int radeon_presetup(struct drm_device *dev);
  353. extern int radeon_driver_postcleanup(struct drm_device *dev);
  354. extern int radeon_mem_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv);
  355. extern int radeon_mem_free(struct drm_device *dev, void *data, struct drm_file *file_priv);
  356. extern int radeon_mem_init_heap(struct drm_device *dev, void *data, struct drm_file *file_priv);
  357. extern void radeon_mem_takedown(struct mem_block **heap);
  358. extern void radeon_mem_release(struct drm_file *file_priv,
  359. struct mem_block *heap);
  360. /* radeon_irq.c */
  361. extern void radeon_irq_set_state(struct drm_device *dev, u32 mask, int state);
  362. extern int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv);
  363. extern int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv);
  364. extern void radeon_do_release(struct drm_device * dev);
  365. extern u32 radeon_get_vblank_counter(struct drm_device *dev, int crtc);
  366. extern int radeon_enable_vblank(struct drm_device *dev, int crtc);
  367. extern void radeon_disable_vblank(struct drm_device *dev, int crtc);
  368. extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
  369. extern void radeon_driver_irq_preinstall(struct drm_device * dev);
  370. extern int radeon_driver_irq_postinstall(struct drm_device *dev);
  371. extern void radeon_driver_irq_uninstall(struct drm_device * dev);
  372. extern void radeon_enable_interrupt(struct drm_device *dev);
  373. extern int radeon_vblank_crtc_get(struct drm_device *dev);
  374. extern int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value);
  375. extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
  376. extern int radeon_driver_unload(struct drm_device *dev);
  377. extern int radeon_driver_firstopen(struct drm_device *dev);
  378. extern void radeon_driver_preclose(struct drm_device *dev,
  379. struct drm_file *file_priv);
  380. extern void radeon_driver_postclose(struct drm_device *dev,
  381. struct drm_file *file_priv);
  382. extern void radeon_driver_lastclose(struct drm_device * dev);
  383. extern int radeon_driver_open(struct drm_device *dev,
  384. struct drm_file *file_priv);
  385. extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
  386. unsigned long arg);
  387. extern int radeon_master_create(struct drm_device *dev, struct drm_master *master);
  388. extern void radeon_master_destroy(struct drm_device *dev, struct drm_master *master);
  389. extern void radeon_cp_dispatch_flip(struct drm_device *dev, struct drm_master *master);
  390. /* r300_cmdbuf.c */
  391. extern void r300_init_reg_flags(struct drm_device *dev);
  392. extern int r300_do_cp_cmdbuf(struct drm_device *dev,
  393. struct drm_file *file_priv,
  394. drm_radeon_kcmd_buffer_t *cmdbuf);
  395. /* Flags for stats.boxes
  396. */
  397. #define RADEON_BOX_DMA_IDLE 0x1
  398. #define RADEON_BOX_RING_FULL 0x2
  399. #define RADEON_BOX_FLIP 0x4
  400. #define RADEON_BOX_WAIT_IDLE 0x8
  401. #define RADEON_BOX_TEXTURE_LOAD 0x10
  402. /* Register definitions, register access macros and drmAddMap constants
  403. * for Radeon kernel driver.
  404. */
  405. #define RADEON_MM_INDEX 0x0000
  406. #define RADEON_MM_DATA 0x0004
  407. #define RADEON_AGP_COMMAND 0x0f60
  408. #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
  409. # define RADEON_AGP_ENABLE (1<<8)
  410. #define RADEON_AUX_SCISSOR_CNTL 0x26f0
  411. # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
  412. # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
  413. # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
  414. # define RADEON_SCISSOR_0_ENABLE (1 << 28)
  415. # define RADEON_SCISSOR_1_ENABLE (1 << 29)
  416. # define RADEON_SCISSOR_2_ENABLE (1 << 30)
  417. /*
  418. * PCIE radeons (rv370/rv380, rv410, r423/r430/r480, r5xx)
  419. * don't have an explicit bus mastering disable bit. It's handled
  420. * by the PCI D-states. PMI_BM_DIS disables D-state bus master
  421. * handling, not bus mastering itself.
  422. */
  423. #define RADEON_BUS_CNTL 0x0030
  424. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  425. # define RADEON_BUS_MASTER_DIS (1 << 6)
  426. /* rs600/rs690/rs740 */
  427. # define RS600_BUS_MASTER_DIS (1 << 14)
  428. # define RS600_MSI_REARM (1 << 20)
  429. /* see RS400_MSI_REARM in AIC_CNTL for rs480 */
  430. #define RADEON_BUS_CNTL1 0x0034
  431. # define RADEON_PMI_BM_DIS (1 << 2)
  432. # define RADEON_PMI_INT_DIS (1 << 3)
  433. #define RV370_BUS_CNTL 0x004c
  434. # define RV370_PMI_BM_DIS (1 << 5)
  435. # define RV370_PMI_INT_DIS (1 << 6)
  436. #define RADEON_MSI_REARM_EN 0x0160
  437. /* rv370/rv380, rv410, r423/r430/r480, r5xx */
  438. # define RV370_MSI_REARM_EN (1 << 0)
  439. #define RADEON_CLOCK_CNTL_DATA 0x000c
  440. # define RADEON_PLL_WR_EN (1 << 7)
  441. #define RADEON_CLOCK_CNTL_INDEX 0x0008
  442. #define RADEON_CONFIG_APER_SIZE 0x0108
  443. #define RADEON_CONFIG_MEMSIZE 0x00f8
  444. #define RADEON_CRTC_OFFSET 0x0224
  445. #define RADEON_CRTC_OFFSET_CNTL 0x0228
  446. # define RADEON_CRTC_TILE_EN (1 << 15)
  447. # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
  448. #define RADEON_CRTC2_OFFSET 0x0324
  449. #define RADEON_CRTC2_OFFSET_CNTL 0x0328
  450. #define RADEON_PCIE_INDEX 0x0030
  451. #define RADEON_PCIE_DATA 0x0034
  452. #define RADEON_PCIE_TX_GART_CNTL 0x10
  453. # define RADEON_PCIE_TX_GART_EN (1 << 0)
  454. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0 << 1)
  455. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1 << 1)
  456. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3 << 1)
  457. # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0 << 3)
  458. # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1 << 3)
  459. # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1 << 5)
  460. # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1 << 8)
  461. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
  462. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
  463. #define RADEON_PCIE_TX_GART_BASE 0x13
  464. #define RADEON_PCIE_TX_GART_START_LO 0x14
  465. #define RADEON_PCIE_TX_GART_START_HI 0x15
  466. #define RADEON_PCIE_TX_GART_END_LO 0x16
  467. #define RADEON_PCIE_TX_GART_END_HI 0x17
  468. #define RS480_NB_MC_INDEX 0x168
  469. # define RS480_NB_MC_IND_WR_EN (1 << 8)
  470. #define RS480_NB_MC_DATA 0x16c
  471. #define RS690_MC_INDEX 0x78
  472. # define RS690_MC_INDEX_MASK 0x1ff
  473. # define RS690_MC_INDEX_WR_EN (1 << 9)
  474. # define RS690_MC_INDEX_WR_ACK 0x7f
  475. #define RS690_MC_DATA 0x7c
  476. /* MC indirect registers */
  477. #define RS480_MC_MISC_CNTL 0x18
  478. # define RS480_DISABLE_GTW (1 << 1)
  479. /* switch between MCIND GART and MM GART registers. 0 = mmgart, 1 = mcind gart */
  480. # define RS480_GART_INDEX_REG_EN (1 << 12)
  481. # define RS690_BLOCK_GFX_D3_EN (1 << 14)
  482. #define RS480_K8_FB_LOCATION 0x1e
  483. #define RS480_GART_FEATURE_ID 0x2b
  484. # define RS480_HANG_EN (1 << 11)
  485. # define RS480_TLB_ENABLE (1 << 18)
  486. # define RS480_P2P_ENABLE (1 << 19)
  487. # define RS480_GTW_LAC_EN (1 << 25)
  488. # define RS480_2LEVEL_GART (0 << 30)
  489. # define RS480_1LEVEL_GART (1 << 30)
  490. # define RS480_PDC_EN (1 << 31)
  491. #define RS480_GART_BASE 0x2c
  492. #define RS480_GART_CACHE_CNTRL 0x2e
  493. # define RS480_GART_CACHE_INVALIDATE (1 << 0) /* wait for it to clear */
  494. #define RS480_AGP_ADDRESS_SPACE_SIZE 0x38
  495. # define RS480_GART_EN (1 << 0)
  496. # define RS480_VA_SIZE_32MB (0 << 1)
  497. # define RS480_VA_SIZE_64MB (1 << 1)
  498. # define RS480_VA_SIZE_128MB (2 << 1)
  499. # define RS480_VA_SIZE_256MB (3 << 1)
  500. # define RS480_VA_SIZE_512MB (4 << 1)
  501. # define RS480_VA_SIZE_1GB (5 << 1)
  502. # define RS480_VA_SIZE_2GB (6 << 1)
  503. #define RS480_AGP_MODE_CNTL 0x39
  504. # define RS480_POST_GART_Q_SIZE (1 << 18)
  505. # define RS480_NONGART_SNOOP (1 << 19)
  506. # define RS480_AGP_RD_BUF_SIZE (1 << 20)
  507. # define RS480_REQ_TYPE_SNOOP_SHIFT 22
  508. # define RS480_REQ_TYPE_SNOOP_MASK 0x3
  509. # define RS480_REQ_TYPE_SNOOP_DIS (1 << 24)
  510. #define RS480_MC_MISC_UMA_CNTL 0x5f
  511. #define RS480_MC_MCLK_CNTL 0x7a
  512. #define RS480_MC_UMA_DUALCH_CNTL 0x86
  513. #define RS690_MC_FB_LOCATION 0x100
  514. #define RS690_MC_AGP_LOCATION 0x101
  515. #define RS690_MC_AGP_BASE 0x102
  516. #define RS690_MC_AGP_BASE_2 0x103
  517. #define R520_MC_IND_INDEX 0x70
  518. #define R520_MC_IND_WR_EN (1 << 24)
  519. #define R520_MC_IND_DATA 0x74
  520. #define RV515_MC_FB_LOCATION 0x01
  521. #define RV515_MC_AGP_LOCATION 0x02
  522. #define RV515_MC_AGP_BASE 0x03
  523. #define RV515_MC_AGP_BASE_2 0x04
  524. #define R520_MC_FB_LOCATION 0x04
  525. #define R520_MC_AGP_LOCATION 0x05
  526. #define R520_MC_AGP_BASE 0x06
  527. #define R520_MC_AGP_BASE_2 0x07
  528. #define RADEON_MPP_TB_CONFIG 0x01c0
  529. #define RADEON_MEM_CNTL 0x0140
  530. #define RADEON_MEM_SDRAM_MODE_REG 0x0158
  531. #define RADEON_AGP_BASE_2 0x015c /* r200+ only */
  532. #define RS480_AGP_BASE_2 0x0164
  533. #define RADEON_AGP_BASE 0x0170
  534. /* pipe config regs */
  535. #define R400_GB_PIPE_SELECT 0x402c
  536. #define R500_DYN_SCLK_PWMEM_PIPE 0x000d /* PLL */
  537. #define R500_SU_REG_DEST 0x42c8
  538. #define R300_GB_TILE_CONFIG 0x4018
  539. # define R300_ENABLE_TILING (1 << 0)
  540. # define R300_PIPE_COUNT_RV350 (0 << 1)
  541. # define R300_PIPE_COUNT_R300 (3 << 1)
  542. # define R300_PIPE_COUNT_R420_3P (6 << 1)
  543. # define R300_PIPE_COUNT_R420 (7 << 1)
  544. # define R300_TILE_SIZE_8 (0 << 4)
  545. # define R300_TILE_SIZE_16 (1 << 4)
  546. # define R300_TILE_SIZE_32 (2 << 4)
  547. # define R300_SUBPIXEL_1_12 (0 << 16)
  548. # define R300_SUBPIXEL_1_16 (1 << 16)
  549. #define R300_DST_PIPE_CONFIG 0x170c
  550. # define R300_PIPE_AUTO_CONFIG (1 << 31)
  551. #define R300_RB2D_DSTCACHE_MODE 0x3428
  552. # define R300_DC_AUTOFLUSH_ENABLE (1 << 8)
  553. # define R300_DC_DC_DISABLE_IGNORE_PE (1 << 17)
  554. #define RADEON_RB3D_COLOROFFSET 0x1c40
  555. #define RADEON_RB3D_COLORPITCH 0x1c48
  556. #define RADEON_SRC_X_Y 0x1590
  557. #define RADEON_DP_GUI_MASTER_CNTL 0x146c
  558. # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
  559. # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
  560. # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
  561. # define RADEON_GMC_BRUSH_NONE (15 << 4)
  562. # define RADEON_GMC_DST_16BPP (4 << 8)
  563. # define RADEON_GMC_DST_24BPP (5 << 8)
  564. # define RADEON_GMC_DST_32BPP (6 << 8)
  565. # define RADEON_GMC_DST_DATATYPE_SHIFT 8
  566. # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
  567. # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
  568. # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
  569. # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
  570. # define RADEON_GMC_WR_MSK_DIS (1 << 30)
  571. # define RADEON_ROP3_S 0x00cc0000
  572. # define RADEON_ROP3_P 0x00f00000
  573. #define RADEON_DP_WRITE_MASK 0x16cc
  574. #define RADEON_SRC_PITCH_OFFSET 0x1428
  575. #define RADEON_DST_PITCH_OFFSET 0x142c
  576. #define RADEON_DST_PITCH_OFFSET_C 0x1c80
  577. # define RADEON_DST_TILE_LINEAR (0 << 30)
  578. # define RADEON_DST_TILE_MACRO (1 << 30)
  579. # define RADEON_DST_TILE_MICRO (2 << 30)
  580. # define RADEON_DST_TILE_BOTH (3 << 30)
  581. #define RADEON_SCRATCH_REG0 0x15e0
  582. #define RADEON_SCRATCH_REG1 0x15e4
  583. #define RADEON_SCRATCH_REG2 0x15e8
  584. #define RADEON_SCRATCH_REG3 0x15ec
  585. #define RADEON_SCRATCH_REG4 0x15f0
  586. #define RADEON_SCRATCH_REG5 0x15f4
  587. #define RADEON_SCRATCH_UMSK 0x0770
  588. #define RADEON_SCRATCH_ADDR 0x0774
  589. #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
  590. extern u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index);
  591. #define GET_SCRATCH(dev_priv, x) radeon_get_scratch(dev_priv, x)
  592. #define R600_SCRATCH_REG0 0x8500
  593. #define R600_SCRATCH_REG1 0x8504
  594. #define R600_SCRATCH_REG2 0x8508
  595. #define R600_SCRATCH_REG3 0x850c
  596. #define R600_SCRATCH_REG4 0x8510
  597. #define R600_SCRATCH_REG5 0x8514
  598. #define R600_SCRATCH_REG6 0x8518
  599. #define R600_SCRATCH_REG7 0x851c
  600. #define R600_SCRATCH_UMSK 0x8540
  601. #define R600_SCRATCH_ADDR 0x8544
  602. #define R600_SCRATCHOFF(x) (R600_SCRATCH_REG_OFFSET + 4*(x))
  603. #define RADEON_GEN_INT_CNTL 0x0040
  604. # define RADEON_CRTC_VBLANK_MASK (1 << 0)
  605. # define RADEON_CRTC2_VBLANK_MASK (1 << 9)
  606. # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
  607. # define RADEON_SW_INT_ENABLE (1 << 25)
  608. #define RADEON_GEN_INT_STATUS 0x0044
  609. # define RADEON_CRTC_VBLANK_STAT (1 << 0)
  610. # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
  611. # define RADEON_CRTC2_VBLANK_STAT (1 << 9)
  612. # define RADEON_CRTC2_VBLANK_STAT_ACK (1 << 9)
  613. # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
  614. # define RADEON_SW_INT_TEST (1 << 25)
  615. # define RADEON_SW_INT_TEST_ACK (1 << 25)
  616. # define RADEON_SW_INT_FIRE (1 << 26)
  617. # define R500_DISPLAY_INT_STATUS (1 << 0)
  618. #define RADEON_HOST_PATH_CNTL 0x0130
  619. # define RADEON_HDP_SOFT_RESET (1 << 26)
  620. # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
  621. # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
  622. #define RADEON_ISYNC_CNTL 0x1724
  623. # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
  624. # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
  625. # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
  626. # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
  627. # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
  628. # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
  629. #define RADEON_RBBM_GUICNTL 0x172c
  630. # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
  631. # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
  632. # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
  633. # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
  634. #define RADEON_MC_AGP_LOCATION 0x014c
  635. #define RADEON_MC_FB_LOCATION 0x0148
  636. #define RADEON_MCLK_CNTL 0x0012
  637. # define RADEON_FORCEON_MCLKA (1 << 16)
  638. # define RADEON_FORCEON_MCLKB (1 << 17)
  639. # define RADEON_FORCEON_YCLKA (1 << 18)
  640. # define RADEON_FORCEON_YCLKB (1 << 19)
  641. # define RADEON_FORCEON_MC (1 << 20)
  642. # define RADEON_FORCEON_AIC (1 << 21)
  643. #define RADEON_PP_BORDER_COLOR_0 0x1d40
  644. #define RADEON_PP_BORDER_COLOR_1 0x1d44
  645. #define RADEON_PP_BORDER_COLOR_2 0x1d48
  646. #define RADEON_PP_CNTL 0x1c38
  647. # define RADEON_SCISSOR_ENABLE (1 << 1)
  648. #define RADEON_PP_LUM_MATRIX 0x1d00
  649. #define RADEON_PP_MISC 0x1c14
  650. #define RADEON_PP_ROT_MATRIX_0 0x1d58
  651. #define RADEON_PP_TXFILTER_0 0x1c54
  652. #define RADEON_PP_TXOFFSET_0 0x1c5c
  653. #define RADEON_PP_TXFILTER_1 0x1c6c
  654. #define RADEON_PP_TXFILTER_2 0x1c84
  655. #define R300_RB2D_DSTCACHE_CTLSTAT 0x342c /* use R300_DSTCACHE_CTLSTAT */
  656. #define R300_DSTCACHE_CTLSTAT 0x1714
  657. # define R300_RB2D_DC_FLUSH (3 << 0)
  658. # define R300_RB2D_DC_FREE (3 << 2)
  659. # define R300_RB2D_DC_FLUSH_ALL 0xf
  660. # define R300_RB2D_DC_BUSY (1 << 31)
  661. #define RADEON_RB3D_CNTL 0x1c3c
  662. # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
  663. # define RADEON_PLANE_MASK_ENABLE (1 << 1)
  664. # define RADEON_DITHER_ENABLE (1 << 2)
  665. # define RADEON_ROUND_ENABLE (1 << 3)
  666. # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
  667. # define RADEON_DITHER_INIT (1 << 5)
  668. # define RADEON_ROP_ENABLE (1 << 6)
  669. # define RADEON_STENCIL_ENABLE (1 << 7)
  670. # define RADEON_Z_ENABLE (1 << 8)
  671. # define RADEON_ZBLOCK16 (1 << 15)
  672. #define RADEON_RB3D_DEPTHOFFSET 0x1c24
  673. #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
  674. #define RADEON_RB3D_DEPTHPITCH 0x1c28
  675. #define RADEON_RB3D_PLANEMASK 0x1d84
  676. #define RADEON_RB3D_STENCILREFMASK 0x1d7c
  677. #define RADEON_RB3D_ZCACHE_MODE 0x3250
  678. #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
  679. # define RADEON_RB3D_ZC_FLUSH (1 << 0)
  680. # define RADEON_RB3D_ZC_FREE (1 << 2)
  681. # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
  682. # define RADEON_RB3D_ZC_BUSY (1 << 31)
  683. #define R300_ZB_ZCACHE_CTLSTAT 0x4f18
  684. # define R300_ZC_FLUSH (1 << 0)
  685. # define R300_ZC_FREE (1 << 1)
  686. # define R300_ZC_BUSY (1 << 31)
  687. #define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c
  688. # define RADEON_RB3D_DC_FLUSH (3 << 0)
  689. # define RADEON_RB3D_DC_FREE (3 << 2)
  690. # define RADEON_RB3D_DC_FLUSH_ALL 0xf
  691. # define RADEON_RB3D_DC_BUSY (1 << 31)
  692. #define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c
  693. # define R300_RB3D_DC_FLUSH (2 << 0)
  694. # define R300_RB3D_DC_FREE (2 << 2)
  695. # define R300_RB3D_DC_FINISH (1 << 4)
  696. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  697. # define RADEON_Z_TEST_MASK (7 << 4)
  698. # define RADEON_Z_TEST_ALWAYS (7 << 4)
  699. # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
  700. # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
  701. # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
  702. # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
  703. # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
  704. # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
  705. # define RADEON_FORCE_Z_DIRTY (1 << 29)
  706. # define RADEON_Z_WRITE_ENABLE (1 << 30)
  707. # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
  708. #define RADEON_RBBM_SOFT_RESET 0x00f0
  709. # define RADEON_SOFT_RESET_CP (1 << 0)
  710. # define RADEON_SOFT_RESET_HI (1 << 1)
  711. # define RADEON_SOFT_RESET_SE (1 << 2)
  712. # define RADEON_SOFT_RESET_RE (1 << 3)
  713. # define RADEON_SOFT_RESET_PP (1 << 4)
  714. # define RADEON_SOFT_RESET_E2 (1 << 5)
  715. # define RADEON_SOFT_RESET_RB (1 << 6)
  716. # define RADEON_SOFT_RESET_HDP (1 << 7)
  717. /*
  718. * 6:0 Available slots in the FIFO
  719. * 8 Host Interface active
  720. * 9 CP request active
  721. * 10 FIFO request active
  722. * 11 Host Interface retry active
  723. * 12 CP retry active
  724. * 13 FIFO retry active
  725. * 14 FIFO pipeline busy
  726. * 15 Event engine busy
  727. * 16 CP command stream busy
  728. * 17 2D engine busy
  729. * 18 2D portion of render backend busy
  730. * 20 3D setup engine busy
  731. * 26 GA engine busy
  732. * 27 CBA 2D engine busy
  733. * 31 2D engine busy or 3D engine busy or FIFO not empty or CP busy or
  734. * command stream queue not empty or Ring Buffer not empty
  735. */
  736. #define RADEON_RBBM_STATUS 0x0e40
  737. /* Same as the previous RADEON_RBBM_STATUS; this is a mirror of that register. */
  738. /* #define RADEON_RBBM_STATUS 0x1740 */
  739. /* bits 6:0 are dword slots available in the cmd fifo */
  740. # define RADEON_RBBM_FIFOCNT_MASK 0x007f
  741. # define RADEON_HIRQ_ON_RBB (1 << 8)
  742. # define RADEON_CPRQ_ON_RBB (1 << 9)
  743. # define RADEON_CFRQ_ON_RBB (1 << 10)
  744. # define RADEON_HIRQ_IN_RTBUF (1 << 11)
  745. # define RADEON_CPRQ_IN_RTBUF (1 << 12)
  746. # define RADEON_CFRQ_IN_RTBUF (1 << 13)
  747. # define RADEON_PIPE_BUSY (1 << 14)
  748. # define RADEON_ENG_EV_BUSY (1 << 15)
  749. # define RADEON_CP_CMDSTRM_BUSY (1 << 16)
  750. # define RADEON_E2_BUSY (1 << 17)
  751. # define RADEON_RB2D_BUSY (1 << 18)
  752. # define RADEON_RB3D_BUSY (1 << 19) /* not used on r300 */
  753. # define RADEON_VAP_BUSY (1 << 20)
  754. # define RADEON_RE_BUSY (1 << 21) /* not used on r300 */
  755. # define RADEON_TAM_BUSY (1 << 22) /* not used on r300 */
  756. # define RADEON_TDM_BUSY (1 << 23) /* not used on r300 */
  757. # define RADEON_PB_BUSY (1 << 24) /* not used on r300 */
  758. # define RADEON_TIM_BUSY (1 << 25) /* not used on r300 */
  759. # define RADEON_GA_BUSY (1 << 26)
  760. # define RADEON_CBA2D_BUSY (1 << 27)
  761. # define RADEON_RBBM_ACTIVE (1 << 31)
  762. #define RADEON_RE_LINE_PATTERN 0x1cd0
  763. #define RADEON_RE_MISC 0x26c4
  764. #define RADEON_RE_TOP_LEFT 0x26c0
  765. #define RADEON_RE_WIDTH_HEIGHT 0x1c44
  766. #define RADEON_RE_STIPPLE_ADDR 0x1cc8
  767. #define RADEON_RE_STIPPLE_DATA 0x1ccc
  768. #define RADEON_SCISSOR_TL_0 0x1cd8
  769. #define RADEON_SCISSOR_BR_0 0x1cdc
  770. #define RADEON_SCISSOR_TL_1 0x1ce0
  771. #define RADEON_SCISSOR_BR_1 0x1ce4
  772. #define RADEON_SCISSOR_TL_2 0x1ce8
  773. #define RADEON_SCISSOR_BR_2 0x1cec
  774. #define RADEON_SE_COORD_FMT 0x1c50
  775. #define RADEON_SE_CNTL 0x1c4c
  776. # define RADEON_FFACE_CULL_CW (0 << 0)
  777. # define RADEON_BFACE_SOLID (3 << 1)
  778. # define RADEON_FFACE_SOLID (3 << 3)
  779. # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
  780. # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
  781. # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
  782. # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
  783. # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
  784. # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
  785. # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
  786. # define RADEON_FOG_SHADE_FLAT (1 << 14)
  787. # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
  788. # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
  789. # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
  790. # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
  791. # define RADEON_ROUND_MODE_TRUNC (0 << 28)
  792. # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
  793. #define RADEON_SE_CNTL_STATUS 0x2140
  794. #define RADEON_SE_LINE_WIDTH 0x1db8
  795. #define RADEON_SE_VPORT_XSCALE 0x1d98
  796. #define RADEON_SE_ZBIAS_FACTOR 0x1db0
  797. #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
  798. #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
  799. #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
  800. # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
  801. # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
  802. #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
  803. #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
  804. # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
  805. #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
  806. #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
  807. #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
  808. #define RADEON_SURFACE_CNTL 0x0b00
  809. # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
  810. # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
  811. # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
  812. # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
  813. # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
  814. # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
  815. # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
  816. # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
  817. # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
  818. #define RADEON_SURFACE0_INFO 0x0b0c
  819. # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
  820. # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
  821. # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
  822. # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
  823. # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
  824. # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
  825. #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
  826. #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
  827. # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
  828. #define RADEON_SURFACE1_INFO 0x0b1c
  829. #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
  830. #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
  831. #define RADEON_SURFACE2_INFO 0x0b2c
  832. #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
  833. #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
  834. #define RADEON_SURFACE3_INFO 0x0b3c
  835. #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
  836. #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
  837. #define RADEON_SURFACE4_INFO 0x0b4c
  838. #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
  839. #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
  840. #define RADEON_SURFACE5_INFO 0x0b5c
  841. #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
  842. #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
  843. #define RADEON_SURFACE6_INFO 0x0b6c
  844. #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
  845. #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
  846. #define RADEON_SURFACE7_INFO 0x0b7c
  847. #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
  848. #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
  849. #define RADEON_SW_SEMAPHORE 0x013c
  850. #define RADEON_WAIT_UNTIL 0x1720
  851. # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
  852. # define RADEON_WAIT_2D_IDLE (1 << 14)
  853. # define RADEON_WAIT_3D_IDLE (1 << 15)
  854. # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
  855. # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
  856. # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
  857. #define RADEON_RB3D_ZMASKOFFSET 0x3234
  858. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  859. # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
  860. # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
  861. /* CP registers */
  862. #define RADEON_CP_ME_RAM_ADDR 0x07d4
  863. #define RADEON_CP_ME_RAM_RADDR 0x07d8
  864. #define RADEON_CP_ME_RAM_DATAH 0x07dc
  865. #define RADEON_CP_ME_RAM_DATAL 0x07e0
  866. #define RADEON_CP_RB_BASE 0x0700
  867. #define RADEON_CP_RB_CNTL 0x0704
  868. # define RADEON_BUF_SWAP_32BIT (2 << 16)
  869. # define RADEON_RB_NO_UPDATE (1 << 27)
  870. # define RADEON_RB_RPTR_WR_ENA (1 << 31)
  871. #define RADEON_CP_RB_RPTR_ADDR 0x070c
  872. #define RADEON_CP_RB_RPTR 0x0710
  873. #define RADEON_CP_RB_WPTR 0x0714
  874. #define RADEON_CP_RB_WPTR_DELAY 0x0718
  875. # define RADEON_PRE_WRITE_TIMER_SHIFT 0
  876. # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
  877. #define RADEON_CP_IB_BASE 0x0738
  878. #define RADEON_CP_CSQ_CNTL 0x0740
  879. # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
  880. # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
  881. # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
  882. # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
  883. # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
  884. # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
  885. # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
  886. #define RADEON_AIC_CNTL 0x01d0
  887. # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
  888. # define RS400_MSI_REARM (1 << 3)
  889. #define RADEON_AIC_STAT 0x01d4
  890. #define RADEON_AIC_PT_BASE 0x01d8
  891. #define RADEON_AIC_LO_ADDR 0x01dc
  892. #define RADEON_AIC_HI_ADDR 0x01e0
  893. #define RADEON_AIC_TLB_ADDR 0x01e4
  894. #define RADEON_AIC_TLB_DATA 0x01e8
  895. /* CP command packets */
  896. #define RADEON_CP_PACKET0 0x00000000
  897. # define RADEON_ONE_REG_WR (1 << 15)
  898. #define RADEON_CP_PACKET1 0x40000000
  899. #define RADEON_CP_PACKET2 0x80000000
  900. #define RADEON_CP_PACKET3 0xC0000000
  901. # define RADEON_CP_NOP 0x00001000
  902. # define RADEON_CP_NEXT_CHAR 0x00001900
  903. # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
  904. # define RADEON_CP_SET_SCISSORS 0x00001E00
  905. /* GEN_INDX_PRIM is unsupported starting with R300 */
  906. # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
  907. # define RADEON_WAIT_FOR_IDLE 0x00002600
  908. # define RADEON_3D_DRAW_VBUF 0x00002800
  909. # define RADEON_3D_DRAW_IMMD 0x00002900
  910. # define RADEON_3D_DRAW_INDX 0x00002A00
  911. # define RADEON_CP_LOAD_PALETTE 0x00002C00
  912. # define RADEON_3D_LOAD_VBPNTR 0x00002F00
  913. # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
  914. # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
  915. # define RADEON_3D_CLEAR_ZMASK 0x00003200
  916. # define RADEON_CP_INDX_BUFFER 0x00003300
  917. # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
  918. # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
  919. # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
  920. # define RADEON_3D_CLEAR_HIZ 0x00003700
  921. # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
  922. # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
  923. # define RADEON_CNTL_PAINT_MULTI 0x00009A00
  924. # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
  925. # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
  926. # define R600_IT_INDIRECT_BUFFER 0x00003200
  927. # define R600_IT_ME_INITIALIZE 0x00004400
  928. # define R600_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  929. # define R600_IT_EVENT_WRITE 0x00004600
  930. # define R600_IT_SET_CONFIG_REG 0x00006800
  931. # define R600_SET_CONFIG_REG_OFFSET 0x00008000
  932. # define R600_SET_CONFIG_REG_END 0x0000ac00
  933. #define RADEON_CP_PACKET_MASK 0xC0000000
  934. #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
  935. #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
  936. #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
  937. #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
  938. #define RADEON_VTX_Z_PRESENT (1 << 31)
  939. #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
  940. #define RADEON_PRIM_TYPE_NONE (0 << 0)
  941. #define RADEON_PRIM_TYPE_POINT (1 << 0)
  942. #define RADEON_PRIM_TYPE_LINE (2 << 0)
  943. #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
  944. #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
  945. #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
  946. #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
  947. #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
  948. #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
  949. #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
  950. #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
  951. #define RADEON_PRIM_TYPE_MASK 0xf
  952. #define RADEON_PRIM_WALK_IND (1 << 4)
  953. #define RADEON_PRIM_WALK_LIST (2 << 4)
  954. #define RADEON_PRIM_WALK_RING (3 << 4)
  955. #define RADEON_COLOR_ORDER_BGRA (0 << 6)
  956. #define RADEON_COLOR_ORDER_RGBA (1 << 6)
  957. #define RADEON_MAOS_ENABLE (1 << 7)
  958. #define RADEON_VTX_FMT_R128_MODE (0 << 8)
  959. #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
  960. #define RADEON_NUM_VERTICES_SHIFT 16
  961. #define RADEON_COLOR_FORMAT_CI8 2
  962. #define RADEON_COLOR_FORMAT_ARGB1555 3
  963. #define RADEON_COLOR_FORMAT_RGB565 4
  964. #define RADEON_COLOR_FORMAT_ARGB8888 6
  965. #define RADEON_COLOR_FORMAT_RGB332 7
  966. #define RADEON_COLOR_FORMAT_RGB8 9
  967. #define RADEON_COLOR_FORMAT_ARGB4444 15
  968. #define RADEON_TXFORMAT_I8 0
  969. #define RADEON_TXFORMAT_AI88 1
  970. #define RADEON_TXFORMAT_RGB332 2
  971. #define RADEON_TXFORMAT_ARGB1555 3
  972. #define RADEON_TXFORMAT_RGB565 4
  973. #define RADEON_TXFORMAT_ARGB4444 5
  974. #define RADEON_TXFORMAT_ARGB8888 6
  975. #define RADEON_TXFORMAT_RGBA8888 7
  976. #define RADEON_TXFORMAT_Y8 8
  977. #define RADEON_TXFORMAT_VYUY422 10
  978. #define RADEON_TXFORMAT_YVYU422 11
  979. #define RADEON_TXFORMAT_DXT1 12
  980. #define RADEON_TXFORMAT_DXT23 14
  981. #define RADEON_TXFORMAT_DXT45 15
  982. #define R200_PP_TXCBLEND_0 0x2f00
  983. #define R200_PP_TXCBLEND_1 0x2f10
  984. #define R200_PP_TXCBLEND_2 0x2f20
  985. #define R200_PP_TXCBLEND_3 0x2f30
  986. #define R200_PP_TXCBLEND_4 0x2f40
  987. #define R200_PP_TXCBLEND_5 0x2f50
  988. #define R200_PP_TXCBLEND_6 0x2f60
  989. #define R200_PP_TXCBLEND_7 0x2f70
  990. #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
  991. #define R200_PP_TFACTOR_0 0x2ee0
  992. #define R200_SE_VTX_FMT_0 0x2088
  993. #define R200_SE_VAP_CNTL 0x2080
  994. #define R200_SE_TCL_MATRIX_SEL_0 0x2230
  995. #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
  996. #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
  997. #define R200_PP_TXFILTER_5 0x2ca0
  998. #define R200_PP_TXFILTER_4 0x2c80
  999. #define R200_PP_TXFILTER_3 0x2c60
  1000. #define R200_PP_TXFILTER_2 0x2c40
  1001. #define R200_PP_TXFILTER_1 0x2c20
  1002. #define R200_PP_TXFILTER_0 0x2c00
  1003. #define R200_PP_TXOFFSET_5 0x2d78
  1004. #define R200_PP_TXOFFSET_4 0x2d60
  1005. #define R200_PP_TXOFFSET_3 0x2d48
  1006. #define R200_PP_TXOFFSET_2 0x2d30
  1007. #define R200_PP_TXOFFSET_1 0x2d18
  1008. #define R200_PP_TXOFFSET_0 0x2d00
  1009. #define R200_PP_CUBIC_FACES_0 0x2c18
  1010. #define R200_PP_CUBIC_FACES_1 0x2c38
  1011. #define R200_PP_CUBIC_FACES_2 0x2c58
  1012. #define R200_PP_CUBIC_FACES_3 0x2c78
  1013. #define R200_PP_CUBIC_FACES_4 0x2c98
  1014. #define R200_PP_CUBIC_FACES_5 0x2cb8
  1015. #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
  1016. #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
  1017. #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
  1018. #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
  1019. #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
  1020. #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
  1021. #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
  1022. #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
  1023. #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
  1024. #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
  1025. #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
  1026. #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
  1027. #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
  1028. #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
  1029. #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
  1030. #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
  1031. #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
  1032. #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
  1033. #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
  1034. #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
  1035. #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
  1036. #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
  1037. #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
  1038. #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
  1039. #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
  1040. #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
  1041. #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
  1042. #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
  1043. #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
  1044. #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
  1045. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  1046. #define R200_SE_VTE_CNTL 0x20b0
  1047. #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
  1048. #define R200_PP_TAM_DEBUG3 0x2d9c
  1049. #define R200_PP_CNTL_X 0x2cc4
  1050. #define R200_SE_VAP_CNTL_STATUS 0x2140
  1051. #define R200_RE_SCISSOR_TL_0 0x1cd8
  1052. #define R200_RE_SCISSOR_TL_1 0x1ce0
  1053. #define R200_RE_SCISSOR_TL_2 0x1ce8
  1054. #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
  1055. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  1056. #define R200_SE_VTX_STATE_CNTL 0x2180
  1057. #define R200_RE_POINTSIZE 0x2648
  1058. #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
  1059. #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
  1060. #define RADEON_PP_TEX_SIZE_1 0x1d0c
  1061. #define RADEON_PP_TEX_SIZE_2 0x1d14
  1062. #define RADEON_PP_CUBIC_FACES_0 0x1d24
  1063. #define RADEON_PP_CUBIC_FACES_1 0x1d28
  1064. #define RADEON_PP_CUBIC_FACES_2 0x1d2c
  1065. #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
  1066. #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
  1067. #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
  1068. #define RADEON_SE_TCL_STATE_FLUSH 0x2284
  1069. #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
  1070. #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
  1071. #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
  1072. #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
  1073. #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
  1074. #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
  1075. #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
  1076. #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
  1077. #define R200_3D_DRAW_IMMD_2 0xC0003500
  1078. #define R200_SE_VTX_FMT_1 0x208c
  1079. #define R200_RE_CNTL 0x1c50
  1080. #define R200_RB3D_BLENDCOLOR 0x3218
  1081. #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
  1082. #define R200_PP_TRI_PERF 0x2cf8
  1083. #define R200_PP_AFS_0 0x2f80
  1084. #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
  1085. #define R200_VAP_PVS_CNTL_1 0x22D0
  1086. #define RADEON_CRTC_CRNT_FRAME 0x0214
  1087. #define RADEON_CRTC2_CRNT_FRAME 0x0314
  1088. #define R500_D1CRTC_STATUS 0x609c
  1089. #define R500_D2CRTC_STATUS 0x689c
  1090. #define R500_CRTC_V_BLANK (1<<0)
  1091. #define R500_D1CRTC_FRAME_COUNT 0x60a4
  1092. #define R500_D2CRTC_FRAME_COUNT 0x68a4
  1093. #define R500_D1MODE_V_COUNTER 0x6530
  1094. #define R500_D2MODE_V_COUNTER 0x6d30
  1095. #define R500_D1MODE_VBLANK_STATUS 0x6534
  1096. #define R500_D2MODE_VBLANK_STATUS 0x6d34
  1097. #define R500_VBLANK_OCCURED (1<<0)
  1098. #define R500_VBLANK_ACK (1<<4)
  1099. #define R500_VBLANK_STAT (1<<12)
  1100. #define R500_VBLANK_INT (1<<16)
  1101. #define R500_DxMODE_INT_MASK 0x6540
  1102. #define R500_D1MODE_INT_MASK (1<<0)
  1103. #define R500_D2MODE_INT_MASK (1<<8)
  1104. #define R500_DISP_INTERRUPT_STATUS 0x7edc
  1105. #define R500_D1_VBLANK_INTERRUPT (1 << 4)
  1106. #define R500_D2_VBLANK_INTERRUPT (1 << 5)
  1107. /* R6xx/R7xx registers */
  1108. #define R600_MC_VM_FB_LOCATION 0x2180
  1109. #define R600_MC_VM_AGP_TOP 0x2184
  1110. #define R600_MC_VM_AGP_BOT 0x2188
  1111. #define R600_MC_VM_AGP_BASE 0x218c
  1112. #define R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190
  1113. #define R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194
  1114. #define R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198
  1115. #define R700_MC_VM_FB_LOCATION 0x2024
  1116. #define R700_MC_VM_AGP_TOP 0x2028
  1117. #define R700_MC_VM_AGP_BOT 0x202c
  1118. #define R700_MC_VM_AGP_BASE 0x2030
  1119. #define R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  1120. #define R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  1121. #define R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203c
  1122. #define R600_MCD_RD_A_CNTL 0x219c
  1123. #define R600_MCD_RD_B_CNTL 0x21a0
  1124. #define R600_MCD_WR_A_CNTL 0x21a4
  1125. #define R600_MCD_WR_B_CNTL 0x21a8
  1126. #define R600_MCD_RD_SYS_CNTL 0x2200
  1127. #define R600_MCD_WR_SYS_CNTL 0x2214
  1128. #define R600_MCD_RD_GFX_CNTL 0x21fc
  1129. #define R600_MCD_RD_HDP_CNTL 0x2204
  1130. #define R600_MCD_RD_PDMA_CNTL 0x2208
  1131. #define R600_MCD_RD_SEM_CNTL 0x220c
  1132. #define R600_MCD_WR_GFX_CNTL 0x2210
  1133. #define R600_MCD_WR_HDP_CNTL 0x2218
  1134. #define R600_MCD_WR_PDMA_CNTL 0x221c
  1135. #define R600_MCD_WR_SEM_CNTL 0x2220
  1136. # define R600_MCD_L1_TLB (1 << 0)
  1137. # define R600_MCD_L1_FRAG_PROC (1 << 1)
  1138. # define R600_MCD_L1_STRICT_ORDERING (1 << 2)
  1139. # define R600_MCD_SYSTEM_ACCESS_MODE_MASK (3 << 6)
  1140. # define R600_MCD_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6)
  1141. # define R600_MCD_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6)
  1142. # define R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS (2 << 6)
  1143. # define R600_MCD_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6)
  1144. # define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8)
  1145. # define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8)
  1146. # define R600_MCD_SEMAPHORE_MODE (1 << 10)
  1147. # define R600_MCD_WAIT_L2_QUERY (1 << 11)
  1148. # define R600_MCD_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 12)
  1149. # define R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15)
  1150. #define R700_MC_VM_MD_L1_TLB0_CNTL 0x2654
  1151. #define R700_MC_VM_MD_L1_TLB1_CNTL 0x2658
  1152. #define R700_MC_VM_MD_L1_TLB2_CNTL 0x265c
  1153. #define R700_MC_VM_MB_L1_TLB0_CNTL 0x2234
  1154. #define R700_MC_VM_MB_L1_TLB1_CNTL 0x2238
  1155. #define R700_MC_VM_MB_L1_TLB2_CNTL 0x223c
  1156. #define R700_MC_VM_MB_L1_TLB3_CNTL 0x2240
  1157. # define R700_ENABLE_L1_TLB (1 << 0)
  1158. # define R700_ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  1159. # define R700_SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  1160. # define R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  1161. # define R700_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 15)
  1162. # define R700_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 18)
  1163. #define R700_MC_ARB_RAMCFG 0x2760
  1164. # define R700_NOOFBANK_SHIFT 0
  1165. # define R700_NOOFBANK_MASK 0x3
  1166. # define R700_NOOFRANK_SHIFT 2
  1167. # define R700_NOOFRANK_MASK 0x1
  1168. # define R700_NOOFROWS_SHIFT 3
  1169. # define R700_NOOFROWS_MASK 0x7
  1170. # define R700_NOOFCOLS_SHIFT 6
  1171. # define R700_NOOFCOLS_MASK 0x3
  1172. # define R700_CHANSIZE_SHIFT 8
  1173. # define R700_CHANSIZE_MASK 0x1
  1174. # define R700_BURSTLENGTH_SHIFT 9
  1175. # define R700_BURSTLENGTH_MASK 0x1
  1176. #define R600_RAMCFG 0x2408
  1177. # define R600_NOOFBANK_SHIFT 0
  1178. # define R600_NOOFBANK_MASK 0x1
  1179. # define R600_NOOFRANK_SHIFT 1
  1180. # define R600_NOOFRANK_MASK 0x1
  1181. # define R600_NOOFROWS_SHIFT 2
  1182. # define R600_NOOFROWS_MASK 0x7
  1183. # define R600_NOOFCOLS_SHIFT 5
  1184. # define R600_NOOFCOLS_MASK 0x3
  1185. # define R600_CHANSIZE_SHIFT 7
  1186. # define R600_CHANSIZE_MASK 0x1
  1187. # define R600_BURSTLENGTH_SHIFT 8
  1188. # define R600_BURSTLENGTH_MASK 0x1
  1189. #define R600_VM_L2_CNTL 0x1400
  1190. # define R600_VM_L2_CACHE_EN (1 << 0)
  1191. # define R600_VM_L2_FRAG_PROC (1 << 1)
  1192. # define R600_VM_ENABLE_PTE_CACHE_LRU_W (1 << 9)
  1193. # define R600_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 13)
  1194. # define R700_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 14)
  1195. #define R600_VM_L2_CNTL2 0x1404
  1196. # define R600_VM_L2_CNTL2_INVALIDATE_ALL_L1_TLBS (1 << 0)
  1197. # define R600_VM_L2_CNTL2_INVALIDATE_L2_CACHE (1 << 1)
  1198. #define R600_VM_L2_CNTL3 0x1408
  1199. # define R600_VM_L2_CNTL3_BANK_SELECT_0(x) ((x) << 0)
  1200. # define R600_VM_L2_CNTL3_BANK_SELECT_1(x) ((x) << 5)
  1201. # define R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 10)
  1202. # define R700_VM_L2_CNTL3_BANK_SELECT(x) ((x) << 0)
  1203. # define R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 6)
  1204. #define R600_VM_L2_STATUS 0x140c
  1205. #define R600_VM_CONTEXT0_CNTL 0x1410
  1206. # define R600_VM_ENABLE_CONTEXT (1 << 0)
  1207. # define R600_VM_PAGE_TABLE_DEPTH_FLAT (0 << 1)
  1208. #define R600_VM_CONTEXT0_CNTL2 0x1430
  1209. #define R600_VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  1210. #define R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490
  1211. #define R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14b0
  1212. #define R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574
  1213. #define R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594
  1214. #define R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15b4
  1215. #define R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  1216. #define R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  1217. #define R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157c
  1218. #define R600_HDP_HOST_PATH_CNTL 0x2c00
  1219. #define R600_GRBM_CNTL 0x8000
  1220. # define R600_GRBM_READ_TIMEOUT(x) ((x) << 0)
  1221. #define R600_GRBM_STATUS 0x8010
  1222. # define R600_CMDFIFO_AVAIL_MASK 0x1f
  1223. # define R700_CMDFIFO_AVAIL_MASK 0xf
  1224. # define R600_GUI_ACTIVE (1 << 31)
  1225. #define R600_GRBM_STATUS2 0x8014
  1226. #define R600_GRBM_SOFT_RESET 0x8020
  1227. # define R600_SOFT_RESET_CP (1 << 0)
  1228. #define R600_WAIT_UNTIL 0x8040
  1229. #define R600_CP_SEM_WAIT_TIMER 0x85bc
  1230. #define R600_CP_ME_CNTL 0x86d8
  1231. # define R600_CP_ME_HALT (1 << 28)
  1232. #define R600_CP_QUEUE_THRESHOLDS 0x8760
  1233. # define R600_ROQ_IB1_START(x) ((x) << 0)
  1234. # define R600_ROQ_IB2_START(x) ((x) << 8)
  1235. #define R600_CP_MEQ_THRESHOLDS 0x8764
  1236. # define R700_STQ_SPLIT(x) ((x) << 0)
  1237. # define R600_MEQ_END(x) ((x) << 16)
  1238. # define R600_ROQ_END(x) ((x) << 24)
  1239. #define R600_CP_PERFMON_CNTL 0x87fc
  1240. #define R600_CP_RB_BASE 0xc100
  1241. #define R600_CP_RB_CNTL 0xc104
  1242. # define R600_RB_BUFSZ(x) ((x) << 0)
  1243. # define R600_RB_BLKSZ(x) ((x) << 8)
  1244. # define R600_RB_NO_UPDATE (1 << 27)
  1245. # define R600_RB_RPTR_WR_ENA (1 << 31)
  1246. #define R600_CP_RB_RPTR_WR 0xc108
  1247. #define R600_CP_RB_RPTR_ADDR 0xc10c
  1248. #define R600_CP_RB_RPTR_ADDR_HI 0xc110
  1249. #define R600_CP_RB_WPTR 0xc114
  1250. #define R600_CP_RB_WPTR_ADDR 0xc118
  1251. #define R600_CP_RB_WPTR_ADDR_HI 0xc11c
  1252. #define R600_CP_RB_RPTR 0x8700
  1253. #define R600_CP_RB_WPTR_DELAY 0x8704
  1254. #define R600_CP_PFP_UCODE_ADDR 0xc150
  1255. #define R600_CP_PFP_UCODE_DATA 0xc154
  1256. #define R600_CP_ME_RAM_RADDR 0xc158
  1257. #define R600_CP_ME_RAM_WADDR 0xc15c
  1258. #define R600_CP_ME_RAM_DATA 0xc160
  1259. #define R600_CP_DEBUG 0xc1fc
  1260. #define R600_PA_CL_ENHANCE 0x8a14
  1261. # define R600_CLIP_VTX_REORDER_ENA (1 << 0)
  1262. # define R600_NUM_CLIP_SEQ(x) ((x) << 1)
  1263. #define R600_PA_SC_LINE_STIPPLE_STATE 0x8b10
  1264. #define R600_PA_SC_MULTI_CHIP_CNTL 0x8b20
  1265. #define R700_PA_SC_FORCE_EOV_MAX_CNTS 0x8b24
  1266. # define R700_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  1267. # define R700_FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  1268. #define R600_PA_SC_AA_SAMPLE_LOCS_2S 0x8b40
  1269. #define R600_PA_SC_AA_SAMPLE_LOCS_4S 0x8b44
  1270. #define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8b48
  1271. #define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8b4c
  1272. # define R600_S0_X(x) ((x) << 0)
  1273. # define R600_S0_Y(x) ((x) << 4)
  1274. # define R600_S1_X(x) ((x) << 8)
  1275. # define R600_S1_Y(x) ((x) << 12)
  1276. # define R600_S2_X(x) ((x) << 16)
  1277. # define R600_S2_Y(x) ((x) << 20)
  1278. # define R600_S3_X(x) ((x) << 24)
  1279. # define R600_S3_Y(x) ((x) << 28)
  1280. # define R600_S4_X(x) ((x) << 0)
  1281. # define R600_S4_Y(x) ((x) << 4)
  1282. # define R600_S5_X(x) ((x) << 8)
  1283. # define R600_S5_Y(x) ((x) << 12)
  1284. # define R600_S6_X(x) ((x) << 16)
  1285. # define R600_S6_Y(x) ((x) << 20)
  1286. # define R600_S7_X(x) ((x) << 24)
  1287. # define R600_S7_Y(x) ((x) << 28)
  1288. #define R600_PA_SC_FIFO_SIZE 0x8bd0
  1289. # define R600_SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  1290. # define R600_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 8)
  1291. # define R600_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 16)
  1292. #define R700_PA_SC_FIFO_SIZE_R7XX 0x8bcc
  1293. # define R700_SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  1294. # define R700_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  1295. # define R700_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  1296. #define R600_PA_SC_ENHANCE 0x8bf0
  1297. # define R600_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  1298. # define R600_FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12)
  1299. #define R600_PA_SC_CLIPRECT_RULE 0x2820c
  1300. #define R700_PA_SC_EDGERULE 0x28230
  1301. #define R600_PA_SC_LINE_STIPPLE 0x28a0c
  1302. #define R600_PA_SC_MODE_CNTL 0x28a4c
  1303. #define R600_PA_SC_AA_CONFIG 0x28c04
  1304. #define R600_SX_EXPORT_BUFFER_SIZES 0x900c
  1305. # define R600_COLOR_BUFFER_SIZE(x) ((x) << 0)
  1306. # define R600_POSITION_BUFFER_SIZE(x) ((x) << 8)
  1307. # define R600_SMX_BUFFER_SIZE(x) ((x) << 16)
  1308. #define R600_SX_DEBUG_1 0x9054
  1309. # define R600_SMX_EVENT_RELEASE (1 << 0)
  1310. # define R600_ENABLE_NEW_SMX_ADDRESS (1 << 16)
  1311. #define R700_SX_DEBUG_1 0x9058
  1312. # define R700_ENABLE_NEW_SMX_ADDRESS (1 << 16)
  1313. #define R600_SX_MISC 0x28350
  1314. #define R600_DB_DEBUG 0x9830
  1315. # define R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31)
  1316. #define R600_DB_WATERMARKS 0x9838
  1317. # define R600_DEPTH_FREE(x) ((x) << 0)
  1318. # define R600_DEPTH_FLUSH(x) ((x) << 5)
  1319. # define R600_DEPTH_PENDING_FREE(x) ((x) << 15)
  1320. # define R600_DEPTH_CACHELINE_FREE(x) ((x) << 20)
  1321. #define R700_DB_DEBUG3 0x98b0
  1322. # define R700_DB_CLK_OFF_DELAY(x) ((x) << 11)
  1323. #define RV700_DB_DEBUG4 0x9b8c
  1324. # define RV700_DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6)
  1325. #define R600_VGT_CACHE_INVALIDATION 0x88c4
  1326. # define R600_CACHE_INVALIDATION(x) ((x) << 0)
  1327. # define R600_VC_ONLY 0
  1328. # define R600_TC_ONLY 1
  1329. # define R600_VC_AND_TC 2
  1330. # define R700_AUTO_INVLD_EN(x) ((x) << 6)
  1331. # define R700_NO_AUTO 0
  1332. # define R700_ES_AUTO 1
  1333. # define R700_GS_AUTO 2
  1334. # define R700_ES_AND_GS_AUTO 3
  1335. #define R600_VGT_GS_PER_ES 0x88c8
  1336. #define R600_VGT_ES_PER_GS 0x88cc
  1337. #define R600_VGT_GS_PER_VS 0x88e8
  1338. #define R600_VGT_GS_VERTEX_REUSE 0x88d4
  1339. #define R600_VGT_NUM_INSTANCES 0x8974
  1340. #define R600_VGT_STRMOUT_EN 0x28ab0
  1341. #define R600_VGT_EVENT_INITIATOR 0x28a90
  1342. # define R600_CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
  1343. #define R600_VGT_VERTEX_REUSE_BLOCK_CNTL 0x28c58
  1344. # define R600_VTX_REUSE_DEPTH_MASK 0xff
  1345. #define R600_VGT_OUT_DEALLOC_CNTL 0x28c5c
  1346. # define R600_DEALLOC_DIST_MASK 0x7f
  1347. #define R600_CB_COLOR0_BASE 0x28040
  1348. #define R600_CB_COLOR1_BASE 0x28044
  1349. #define R600_CB_COLOR2_BASE 0x28048
  1350. #define R600_CB_COLOR3_BASE 0x2804c
  1351. #define R600_CB_COLOR4_BASE 0x28050
  1352. #define R600_CB_COLOR5_BASE 0x28054
  1353. #define R600_CB_COLOR6_BASE 0x28058
  1354. #define R600_CB_COLOR7_BASE 0x2805c
  1355. #define R600_CB_COLOR7_FRAG 0x280fc
  1356. #define R600_TC_CNTL 0x9608
  1357. # define R600_TC_L2_SIZE(x) ((x) << 5)
  1358. # define R600_L2_DISABLE_LATE_HIT (1 << 9)
  1359. #define R600_ARB_POP 0x2418
  1360. # define R600_ENABLE_TC128 (1 << 30)
  1361. #define R600_ARB_GDEC_RD_CNTL 0x246c
  1362. #define R600_TA_CNTL_AUX 0x9508
  1363. # define R600_DISABLE_CUBE_WRAP (1 << 0)
  1364. # define R600_DISABLE_CUBE_ANISO (1 << 1)
  1365. # define R700_GETLOD_SELECT(x) ((x) << 2)
  1366. # define R600_SYNC_GRADIENT (1 << 24)
  1367. # define R600_SYNC_WALKER (1 << 25)
  1368. # define R600_SYNC_ALIGNER (1 << 26)
  1369. # define R600_BILINEAR_PRECISION_6_BIT (0 << 31)
  1370. # define R600_BILINEAR_PRECISION_8_BIT (1 << 31)
  1371. #define R700_TCP_CNTL 0x9610
  1372. #define R600_SMX_DC_CTL0 0xa020
  1373. # define R700_USE_HASH_FUNCTION (1 << 0)
  1374. # define R700_CACHE_DEPTH(x) ((x) << 1)
  1375. # define R700_FLUSH_ALL_ON_EVENT (1 << 10)
  1376. # define R700_STALL_ON_EVENT (1 << 11)
  1377. #define R700_SMX_EVENT_CTL 0xa02c
  1378. # define R700_ES_FLUSH_CTL(x) ((x) << 0)
  1379. # define R700_GS_FLUSH_CTL(x) ((x) << 3)
  1380. # define R700_ACK_FLUSH_CTL(x) ((x) << 6)
  1381. # define R700_SYNC_FLUSH_CTL (1 << 8)
  1382. #define R600_SQ_CONFIG 0x8c00
  1383. # define R600_VC_ENABLE (1 << 0)
  1384. # define R600_EXPORT_SRC_C (1 << 1)
  1385. # define R600_DX9_CONSTS (1 << 2)
  1386. # define R600_ALU_INST_PREFER_VECTOR (1 << 3)
  1387. # define R600_DX10_CLAMP (1 << 4)
  1388. # define R600_CLAUSE_SEQ_PRIO(x) ((x) << 8)
  1389. # define R600_PS_PRIO(x) ((x) << 24)
  1390. # define R600_VS_PRIO(x) ((x) << 26)
  1391. # define R600_GS_PRIO(x) ((x) << 28)
  1392. # define R600_ES_PRIO(x) ((x) << 30)
  1393. #define R600_SQ_GPR_RESOURCE_MGMT_1 0x8c04
  1394. # define R600_NUM_PS_GPRS(x) ((x) << 0)
  1395. # define R600_NUM_VS_GPRS(x) ((x) << 16)
  1396. # define R700_DYN_GPR_ENABLE (1 << 27)
  1397. # define R600_NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  1398. #define R600_SQ_GPR_RESOURCE_MGMT_2 0x8c08
  1399. # define R600_NUM_GS_GPRS(x) ((x) << 0)
  1400. # define R600_NUM_ES_GPRS(x) ((x) << 16)
  1401. #define R600_SQ_THREAD_RESOURCE_MGMT 0x8c0c
  1402. # define R600_NUM_PS_THREADS(x) ((x) << 0)
  1403. # define R600_NUM_VS_THREADS(x) ((x) << 8)
  1404. # define R600_NUM_GS_THREADS(x) ((x) << 16)
  1405. # define R600_NUM_ES_THREADS(x) ((x) << 24)
  1406. #define R600_SQ_STACK_RESOURCE_MGMT_1 0x8c10
  1407. # define R600_NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  1408. # define R600_NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  1409. #define R600_SQ_STACK_RESOURCE_MGMT_2 0x8c14
  1410. # define R600_NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  1411. # define R600_NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  1412. #define R600_SQ_MS_FIFO_SIZES 0x8cf0
  1413. # define R600_CACHE_FIFO_SIZE(x) ((x) << 0)
  1414. # define R600_FETCH_FIFO_HIWATER(x) ((x) << 8)
  1415. # define R600_DONE_FIFO_HIWATER(x) ((x) << 16)
  1416. # define R600_ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  1417. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8db0
  1418. # define R700_SIMDA_RING0(x) ((x) << 0)
  1419. # define R700_SIMDA_RING1(x) ((x) << 8)
  1420. # define R700_SIMDB_RING0(x) ((x) << 16)
  1421. # define R700_SIMDB_RING1(x) ((x) << 24)
  1422. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8db4
  1423. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8db8
  1424. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8dbc
  1425. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8dc0
  1426. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8dc4
  1427. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8dc8
  1428. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8dcc
  1429. #define R600_SPI_PS_IN_CONTROL_0 0x286cc
  1430. # define R600_NUM_INTERP(x) ((x) << 0)
  1431. # define R600_POSITION_ENA (1 << 8)
  1432. # define R600_POSITION_CENTROID (1 << 9)
  1433. # define R600_POSITION_ADDR(x) ((x) << 10)
  1434. # define R600_PARAM_GEN(x) ((x) << 15)
  1435. # define R600_PARAM_GEN_ADDR(x) ((x) << 19)
  1436. # define R600_BARYC_SAMPLE_CNTL(x) ((x) << 26)
  1437. # define R600_PERSP_GRADIENT_ENA (1 << 28)
  1438. # define R600_LINEAR_GRADIENT_ENA (1 << 29)
  1439. # define R600_POSITION_SAMPLE (1 << 30)
  1440. # define R600_BARYC_AT_SAMPLE_ENA (1 << 31)
  1441. #define R600_SPI_PS_IN_CONTROL_1 0x286d0
  1442. # define R600_GEN_INDEX_PIX (1 << 0)
  1443. # define R600_GEN_INDEX_PIX_ADDR(x) ((x) << 1)
  1444. # define R600_FRONT_FACE_ENA (1 << 8)
  1445. # define R600_FRONT_FACE_CHAN(x) ((x) << 9)
  1446. # define R600_FRONT_FACE_ALL_BITS (1 << 11)
  1447. # define R600_FRONT_FACE_ADDR(x) ((x) << 12)
  1448. # define R600_FOG_ADDR(x) ((x) << 17)
  1449. # define R600_FIXED_PT_POSITION_ENA (1 << 24)
  1450. # define R600_FIXED_PT_POSITION_ADDR(x) ((x) << 25)
  1451. # define R700_POSITION_ULC (1 << 30)
  1452. #define R600_SPI_INPUT_Z 0x286d8
  1453. #define R600_SPI_CONFIG_CNTL 0x9100
  1454. # define R600_GPR_WRITE_PRIORITY(x) ((x) << 0)
  1455. # define R600_DISABLE_INTERP_1 (1 << 5)
  1456. #define R600_SPI_CONFIG_CNTL_1 0x913c
  1457. # define R600_VTX_DONE_DELAY(x) ((x) << 0)
  1458. # define R600_INTERP_ONE_PRIM_PER_ROW (1 << 4)
  1459. #define R600_GB_TILING_CONFIG 0x98f0
  1460. # define R600_PIPE_TILING(x) ((x) << 1)
  1461. # define R600_BANK_TILING(x) ((x) << 4)
  1462. # define R600_GROUP_SIZE(x) ((x) << 6)
  1463. # define R600_ROW_TILING(x) ((x) << 8)
  1464. # define R600_BANK_SWAPS(x) ((x) << 11)
  1465. # define R600_SAMPLE_SPLIT(x) ((x) << 14)
  1466. # define R600_BACKEND_MAP(x) ((x) << 16)
  1467. #define R600_DCP_TILING_CONFIG 0x6ca0
  1468. #define R600_HDP_TILING_CONFIG 0x2f3c
  1469. #define R600_CC_RB_BACKEND_DISABLE 0x98f4
  1470. #define R700_CC_SYS_RB_BACKEND_DISABLE 0x3f88
  1471. # define R600_BACKEND_DISABLE(x) ((x) << 16)
  1472. #define R600_CC_GC_SHADER_PIPE_CONFIG 0x8950
  1473. #define R600_GC_USER_SHADER_PIPE_CONFIG 0x8954
  1474. # define R600_INACTIVE_QD_PIPES(x) ((x) << 8)
  1475. # define R600_INACTIVE_QD_PIPES_MASK (0xff << 8)
  1476. # define R600_INACTIVE_SIMDS(x) ((x) << 16)
  1477. # define R600_INACTIVE_SIMDS_MASK (0xff << 16)
  1478. #define R700_CGTS_SYS_TCC_DISABLE 0x3f90
  1479. #define R700_CGTS_USER_SYS_TCC_DISABLE 0x3f94
  1480. #define R700_CGTS_TCC_DISABLE 0x9148
  1481. #define R700_CGTS_USER_TCC_DISABLE 0x914c
  1482. /* Constants */
  1483. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  1484. #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
  1485. #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
  1486. #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
  1487. #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
  1488. #define RADEON_LAST_DISPATCH 1
  1489. #define R600_LAST_FRAME_REG R600_SCRATCH_REG0
  1490. #define R600_LAST_DISPATCH_REG R600_SCRATCH_REG1
  1491. #define R600_LAST_CLEAR_REG R600_SCRATCH_REG2
  1492. #define R600_LAST_SWI_REG R600_SCRATCH_REG3
  1493. #define RADEON_MAX_VB_AGE 0x7fffffff
  1494. #define RADEON_MAX_VB_VERTS (0xffff)
  1495. #define RADEON_RING_HIGH_MARK 128
  1496. #define RADEON_PCIGART_TABLE_SIZE (32*1024)
  1497. #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
  1498. #define RADEON_WRITE(reg, val) \
  1499. do { \
  1500. if (reg < 0x10000) { \
  1501. DRM_WRITE32(dev_priv->mmio, (reg), (val)); \
  1502. } else { \
  1503. DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, (reg)); \
  1504. DRM_WRITE32(dev_priv->mmio, RADEON_MM_DATA, (val)); \
  1505. } \
  1506. } while (0)
  1507. #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
  1508. #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
  1509. #define RADEON_WRITE_PLL(addr, val) \
  1510. do { \
  1511. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, \
  1512. ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
  1513. RADEON_WRITE(RADEON_CLOCK_CNTL_DATA, (val)); \
  1514. } while (0)
  1515. #define RADEON_WRITE_PCIE(addr, val) \
  1516. do { \
  1517. RADEON_WRITE8(RADEON_PCIE_INDEX, \
  1518. ((addr) & 0xff)); \
  1519. RADEON_WRITE(RADEON_PCIE_DATA, (val)); \
  1520. } while (0)
  1521. #define R500_WRITE_MCIND(addr, val) \
  1522. do { \
  1523. RADEON_WRITE(R520_MC_IND_INDEX, 0xff0000 | ((addr) & 0xff)); \
  1524. RADEON_WRITE(R520_MC_IND_DATA, (val)); \
  1525. RADEON_WRITE(R520_MC_IND_INDEX, 0); \
  1526. } while (0)
  1527. #define RS480_WRITE_MCIND(addr, val) \
  1528. do { \
  1529. RADEON_WRITE(RS480_NB_MC_INDEX, \
  1530. ((addr) & 0xff) | RS480_NB_MC_IND_WR_EN); \
  1531. RADEON_WRITE(RS480_NB_MC_DATA, (val)); \
  1532. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff); \
  1533. } while (0)
  1534. #define RS690_WRITE_MCIND(addr, val) \
  1535. do { \
  1536. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_EN | ((addr) & RS690_MC_INDEX_MASK)); \
  1537. RADEON_WRITE(RS690_MC_DATA, val); \
  1538. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_ACK); \
  1539. } while (0)
  1540. #define IGP_WRITE_MCIND(addr, val) \
  1541. do { \
  1542. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) || \
  1543. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) \
  1544. RS690_WRITE_MCIND(addr, val); \
  1545. else \
  1546. RS480_WRITE_MCIND(addr, val); \
  1547. } while (0)
  1548. #define CP_PACKET0( reg, n ) \
  1549. (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
  1550. #define CP_PACKET0_TABLE( reg, n ) \
  1551. (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
  1552. #define CP_PACKET1( reg0, reg1 ) \
  1553. (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
  1554. #define CP_PACKET2() \
  1555. (RADEON_CP_PACKET2)
  1556. #define CP_PACKET3( pkt, n ) \
  1557. (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
  1558. /* ================================================================
  1559. * Engine control helper macros
  1560. */
  1561. #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
  1562. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1563. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  1564. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1565. } while (0)
  1566. #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
  1567. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1568. OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
  1569. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1570. } while (0)
  1571. #define RADEON_WAIT_UNTIL_IDLE() do { \
  1572. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1573. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  1574. RADEON_WAIT_3D_IDLECLEAN | \
  1575. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1576. } while (0)
  1577. #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
  1578. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1579. OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
  1580. } while (0)
  1581. #define RADEON_FLUSH_CACHE() do { \
  1582. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1583. OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1584. OUT_RING(RADEON_RB3D_DC_FLUSH); \
  1585. } else { \
  1586. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1587. OUT_RING(R300_RB3D_DC_FLUSH); \
  1588. } \
  1589. } while (0)
  1590. #define RADEON_PURGE_CACHE() do { \
  1591. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1592. OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1593. OUT_RING(RADEON_RB3D_DC_FLUSH | RADEON_RB3D_DC_FREE); \
  1594. } else { \
  1595. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1596. OUT_RING(R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE); \
  1597. } \
  1598. } while (0)
  1599. #define RADEON_FLUSH_ZCACHE() do { \
  1600. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1601. OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
  1602. OUT_RING(RADEON_RB3D_ZC_FLUSH); \
  1603. } else { \
  1604. OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
  1605. OUT_RING(R300_ZC_FLUSH); \
  1606. } \
  1607. } while (0)
  1608. #define RADEON_PURGE_ZCACHE() do { \
  1609. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1610. OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
  1611. OUT_RING(RADEON_RB3D_ZC_FLUSH | RADEON_RB3D_ZC_FREE); \
  1612. } else { \
  1613. OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
  1614. OUT_RING(R300_ZC_FLUSH | R300_ZC_FREE); \
  1615. } \
  1616. } while (0)
  1617. /* ================================================================
  1618. * Misc helper macros
  1619. */
  1620. /* Perfbox functionality only.
  1621. */
  1622. #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
  1623. do { \
  1624. if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
  1625. u32 head = GET_RING_HEAD( dev_priv ); \
  1626. if (head == dev_priv->ring.tail) \
  1627. dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
  1628. } \
  1629. } while (0)
  1630. #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
  1631. do { \
  1632. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv; \
  1633. drm_radeon_sarea_t *sarea_priv = master_priv->sarea_priv; \
  1634. if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
  1635. int __ret = radeon_do_cp_idle( dev_priv ); \
  1636. if ( __ret ) return __ret; \
  1637. sarea_priv->last_dispatch = 0; \
  1638. radeon_freelist_reset( dev ); \
  1639. } \
  1640. } while (0)
  1641. #define RADEON_DISPATCH_AGE( age ) do { \
  1642. OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
  1643. OUT_RING( age ); \
  1644. } while (0)
  1645. #define RADEON_FRAME_AGE( age ) do { \
  1646. OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
  1647. OUT_RING( age ); \
  1648. } while (0)
  1649. #define RADEON_CLEAR_AGE( age ) do { \
  1650. OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
  1651. OUT_RING( age ); \
  1652. } while (0)
  1653. #define R600_DISPATCH_AGE(age) do { \
  1654. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
  1655. OUT_RING((R600_LAST_DISPATCH_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
  1656. OUT_RING(age); \
  1657. } while (0)
  1658. #define R600_FRAME_AGE(age) do { \
  1659. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
  1660. OUT_RING((R600_LAST_FRAME_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
  1661. OUT_RING(age); \
  1662. } while (0)
  1663. #define R600_CLEAR_AGE(age) do { \
  1664. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
  1665. OUT_RING((R600_LAST_CLEAR_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
  1666. OUT_RING(age); \
  1667. } while (0)
  1668. /* ================================================================
  1669. * Ring control
  1670. */
  1671. #define RADEON_VERBOSE 0
  1672. #define RING_LOCALS int write, _nr, _align_nr; unsigned int mask; u32 *ring;
  1673. #define BEGIN_RING( n ) do { \
  1674. if ( RADEON_VERBOSE ) { \
  1675. DRM_INFO( "BEGIN_RING( %d )\n", (n)); \
  1676. } \
  1677. _align_nr = (n + 0xf) & ~0xf; \
  1678. if (dev_priv->ring.space <= (_align_nr * sizeof(u32))) { \
  1679. COMMIT_RING(); \
  1680. radeon_wait_ring( dev_priv, _align_nr * sizeof(u32)); \
  1681. } \
  1682. _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
  1683. ring = dev_priv->ring.start; \
  1684. write = dev_priv->ring.tail; \
  1685. mask = dev_priv->ring.tail_mask; \
  1686. } while (0)
  1687. #define ADVANCE_RING() do { \
  1688. if ( RADEON_VERBOSE ) { \
  1689. DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
  1690. write, dev_priv->ring.tail ); \
  1691. } \
  1692. if (((dev_priv->ring.tail + _nr) & mask) != write) { \
  1693. DRM_ERROR( \
  1694. "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
  1695. ((dev_priv->ring.tail + _nr) & mask), \
  1696. write, __LINE__); \
  1697. } else \
  1698. dev_priv->ring.tail = write; \
  1699. } while (0)
  1700. extern void radeon_commit_ring(drm_radeon_private_t *dev_priv);
  1701. #define COMMIT_RING() do { \
  1702. radeon_commit_ring(dev_priv); \
  1703. } while(0)
  1704. #define OUT_RING( x ) do { \
  1705. if ( RADEON_VERBOSE ) { \
  1706. DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
  1707. (unsigned int)(x), write ); \
  1708. } \
  1709. ring[write++] = (x); \
  1710. write &= mask; \
  1711. } while (0)
  1712. #define OUT_RING_REG( reg, val ) do { \
  1713. OUT_RING( CP_PACKET0( reg, 0 ) ); \
  1714. OUT_RING( val ); \
  1715. } while (0)
  1716. #define OUT_RING_TABLE( tab, sz ) do { \
  1717. int _size = (sz); \
  1718. int *_tab = (int *)(tab); \
  1719. \
  1720. if (write + _size > mask) { \
  1721. int _i = (mask+1) - write; \
  1722. _size -= _i; \
  1723. while (_i > 0 ) { \
  1724. *(int *)(ring + write) = *_tab++; \
  1725. write++; \
  1726. _i--; \
  1727. } \
  1728. write = 0; \
  1729. _tab += _i; \
  1730. } \
  1731. while (_size > 0) { \
  1732. *(ring + write) = *_tab++; \
  1733. write++; \
  1734. _size--; \
  1735. } \
  1736. write &= mask; \
  1737. } while (0)
  1738. #endif /* __RADEON_DRV_H__ */