radeon_cp.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #include "radeon_microcode.h"
  38. #define RADEON_FIFO_DEBUG 0
  39. static int radeon_do_cleanup_cp(struct drm_device * dev);
  40. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  41. static u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  42. {
  43. u32 val;
  44. if (dev_priv->flags & RADEON_IS_AGP) {
  45. val = DRM_READ32(dev_priv->ring_rptr, off);
  46. } else {
  47. val = *(((volatile u32 *)
  48. dev_priv->ring_rptr->handle) +
  49. (off / sizeof(u32)));
  50. val = le32_to_cpu(val);
  51. }
  52. return val;
  53. }
  54. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  55. {
  56. if (dev_priv->writeback_works)
  57. return radeon_read_ring_rptr(dev_priv, 0);
  58. else
  59. return RADEON_READ(RADEON_CP_RB_RPTR);
  60. }
  61. static void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  62. {
  63. if (dev_priv->flags & RADEON_IS_AGP)
  64. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  65. else
  66. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  67. (off / sizeof(u32))) = cpu_to_le32(val);
  68. }
  69. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  70. {
  71. radeon_write_ring_rptr(dev_priv, 0, val);
  72. }
  73. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  74. {
  75. if (dev_priv->writeback_works)
  76. return radeon_read_ring_rptr(dev_priv,
  77. RADEON_SCRATCHOFF(index));
  78. else
  79. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  80. }
  81. u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr)
  82. {
  83. u32 ret;
  84. if (addr < 0x10000)
  85. ret = DRM_READ32(dev_priv->mmio, addr);
  86. else {
  87. DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, addr);
  88. ret = DRM_READ32(dev_priv->mmio, RADEON_MM_DATA);
  89. }
  90. return ret;
  91. }
  92. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  93. {
  94. u32 ret;
  95. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  96. ret = RADEON_READ(R520_MC_IND_DATA);
  97. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  98. return ret;
  99. }
  100. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  101. {
  102. u32 ret;
  103. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  104. ret = RADEON_READ(RS480_NB_MC_DATA);
  105. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  106. return ret;
  107. }
  108. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  109. {
  110. u32 ret;
  111. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  112. ret = RADEON_READ(RS690_MC_DATA);
  113. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  114. return ret;
  115. }
  116. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  117. {
  118. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  119. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  120. return RS690_READ_MCIND(dev_priv, addr);
  121. else
  122. return RS480_READ_MCIND(dev_priv, addr);
  123. }
  124. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  125. {
  126. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  127. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  128. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  129. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  130. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  131. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  132. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  133. else
  134. return RADEON_READ(RADEON_MC_FB_LOCATION);
  135. }
  136. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  137. {
  138. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  139. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  140. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  141. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  142. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  143. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  144. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  145. else
  146. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  147. }
  148. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  149. {
  150. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  151. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  152. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  153. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  154. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  155. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  156. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  157. else
  158. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  159. }
  160. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  161. {
  162. u32 agp_base_hi = upper_32_bits(agp_base);
  163. u32 agp_base_lo = agp_base & 0xffffffff;
  164. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  165. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  166. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  167. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  168. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  169. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  170. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  171. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  172. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  173. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  174. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  175. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  176. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  177. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  178. } else {
  179. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  180. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  181. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  182. }
  183. }
  184. static void radeon_enable_bm(struct drm_radeon_private *dev_priv)
  185. {
  186. u32 tmp;
  187. /* Turn on bus mastering */
  188. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  189. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  190. /* rs600/rs690/rs740 */
  191. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  192. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  193. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  194. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  195. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  196. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  197. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  198. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  199. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  200. } /* PCIE cards appears to not need this */
  201. }
  202. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  203. {
  204. drm_radeon_private_t *dev_priv = dev->dev_private;
  205. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  206. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  207. }
  208. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  209. {
  210. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  211. return RADEON_READ(RADEON_PCIE_DATA);
  212. }
  213. #if RADEON_FIFO_DEBUG
  214. static void radeon_status(drm_radeon_private_t * dev_priv)
  215. {
  216. printk("%s:\n", __func__);
  217. printk("RBBM_STATUS = 0x%08x\n",
  218. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  219. printk("CP_RB_RTPR = 0x%08x\n",
  220. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  221. printk("CP_RB_WTPR = 0x%08x\n",
  222. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  223. printk("AIC_CNTL = 0x%08x\n",
  224. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  225. printk("AIC_STAT = 0x%08x\n",
  226. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  227. printk("AIC_PT_BASE = 0x%08x\n",
  228. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  229. printk("TLB_ADDR = 0x%08x\n",
  230. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  231. printk("TLB_DATA = 0x%08x\n",
  232. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  233. }
  234. #endif
  235. /* ================================================================
  236. * Engine, FIFO control
  237. */
  238. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  239. {
  240. u32 tmp;
  241. int i;
  242. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  243. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  244. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  245. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  246. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  247. for (i = 0; i < dev_priv->usec_timeout; i++) {
  248. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  249. & RADEON_RB3D_DC_BUSY)) {
  250. return 0;
  251. }
  252. DRM_UDELAY(1);
  253. }
  254. } else {
  255. /* don't flush or purge cache here or lockup */
  256. return 0;
  257. }
  258. #if RADEON_FIFO_DEBUG
  259. DRM_ERROR("failed!\n");
  260. radeon_status(dev_priv);
  261. #endif
  262. return -EBUSY;
  263. }
  264. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  265. {
  266. int i;
  267. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  268. for (i = 0; i < dev_priv->usec_timeout; i++) {
  269. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  270. & RADEON_RBBM_FIFOCNT_MASK);
  271. if (slots >= entries)
  272. return 0;
  273. DRM_UDELAY(1);
  274. }
  275. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  276. RADEON_READ(RADEON_RBBM_STATUS),
  277. RADEON_READ(R300_VAP_CNTL_STATUS));
  278. #if RADEON_FIFO_DEBUG
  279. DRM_ERROR("failed!\n");
  280. radeon_status(dev_priv);
  281. #endif
  282. return -EBUSY;
  283. }
  284. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  285. {
  286. int i, ret;
  287. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  288. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  289. if (ret)
  290. return ret;
  291. for (i = 0; i < dev_priv->usec_timeout; i++) {
  292. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  293. & RADEON_RBBM_ACTIVE)) {
  294. radeon_do_pixcache_flush(dev_priv);
  295. return 0;
  296. }
  297. DRM_UDELAY(1);
  298. }
  299. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  300. RADEON_READ(RADEON_RBBM_STATUS),
  301. RADEON_READ(R300_VAP_CNTL_STATUS));
  302. #if RADEON_FIFO_DEBUG
  303. DRM_ERROR("failed!\n");
  304. radeon_status(dev_priv);
  305. #endif
  306. return -EBUSY;
  307. }
  308. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  309. {
  310. uint32_t gb_tile_config, gb_pipe_sel = 0;
  311. /* RS4xx/RS6xx/R4xx/R5xx */
  312. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  313. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  314. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  315. } else {
  316. /* R3xx */
  317. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  318. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  319. dev_priv->num_gb_pipes = 2;
  320. } else {
  321. /* R3Vxx */
  322. dev_priv->num_gb_pipes = 1;
  323. }
  324. }
  325. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  326. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  327. switch (dev_priv->num_gb_pipes) {
  328. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  329. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  330. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  331. default:
  332. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  333. }
  334. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  335. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  336. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  337. }
  338. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  339. radeon_do_wait_for_idle(dev_priv);
  340. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  341. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  342. R300_DC_AUTOFLUSH_ENABLE |
  343. R300_DC_DC_DISABLE_IGNORE_PE));
  344. }
  345. /* ================================================================
  346. * CP control, initialization
  347. */
  348. /* Load the microcode for the CP */
  349. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  350. {
  351. int i;
  352. DRM_DEBUG("\n");
  353. radeon_do_wait_for_idle(dev_priv);
  354. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  355. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  356. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  357. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  358. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  359. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  360. DRM_INFO("Loading R100 Microcode\n");
  361. for (i = 0; i < 256; i++) {
  362. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  363. R100_cp_microcode[i][1]);
  364. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  365. R100_cp_microcode[i][0]);
  366. }
  367. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  368. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  369. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  370. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  371. DRM_INFO("Loading R200 Microcode\n");
  372. for (i = 0; i < 256; i++) {
  373. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  374. R200_cp_microcode[i][1]);
  375. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  376. R200_cp_microcode[i][0]);
  377. }
  378. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  379. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  380. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  381. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  382. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  383. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  384. DRM_INFO("Loading R300 Microcode\n");
  385. for (i = 0; i < 256; i++) {
  386. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  387. R300_cp_microcode[i][1]);
  388. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  389. R300_cp_microcode[i][0]);
  390. }
  391. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  392. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  393. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  394. DRM_INFO("Loading R400 Microcode\n");
  395. for (i = 0; i < 256; i++) {
  396. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  397. R420_cp_microcode[i][1]);
  398. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  399. R420_cp_microcode[i][0]);
  400. }
  401. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  402. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  403. DRM_INFO("Loading RS690/RS740 Microcode\n");
  404. for (i = 0; i < 256; i++) {
  405. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  406. RS690_cp_microcode[i][1]);
  407. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  408. RS690_cp_microcode[i][0]);
  409. }
  410. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  411. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  412. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  413. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  414. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  415. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  416. DRM_INFO("Loading R500 Microcode\n");
  417. for (i = 0; i < 256; i++) {
  418. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  419. R520_cp_microcode[i][1]);
  420. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  421. R520_cp_microcode[i][0]);
  422. }
  423. }
  424. }
  425. /* Flush any pending commands to the CP. This should only be used just
  426. * prior to a wait for idle, as it informs the engine that the command
  427. * stream is ending.
  428. */
  429. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  430. {
  431. DRM_DEBUG("\n");
  432. #if 0
  433. u32 tmp;
  434. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  435. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  436. #endif
  437. }
  438. /* Wait for the CP to go idle.
  439. */
  440. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  441. {
  442. RING_LOCALS;
  443. DRM_DEBUG("\n");
  444. BEGIN_RING(6);
  445. RADEON_PURGE_CACHE();
  446. RADEON_PURGE_ZCACHE();
  447. RADEON_WAIT_UNTIL_IDLE();
  448. ADVANCE_RING();
  449. COMMIT_RING();
  450. return radeon_do_wait_for_idle(dev_priv);
  451. }
  452. /* Start the Command Processor.
  453. */
  454. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  455. {
  456. RING_LOCALS;
  457. DRM_DEBUG("\n");
  458. radeon_do_wait_for_idle(dev_priv);
  459. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  460. dev_priv->cp_running = 1;
  461. BEGIN_RING(8);
  462. /* isync can only be written through cp on r5xx write it here */
  463. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  464. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  465. RADEON_ISYNC_ANY3D_IDLE2D |
  466. RADEON_ISYNC_WAIT_IDLEGUI |
  467. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  468. RADEON_PURGE_CACHE();
  469. RADEON_PURGE_ZCACHE();
  470. RADEON_WAIT_UNTIL_IDLE();
  471. ADVANCE_RING();
  472. COMMIT_RING();
  473. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  474. }
  475. /* Reset the Command Processor. This will not flush any pending
  476. * commands, so you must wait for the CP command stream to complete
  477. * before calling this routine.
  478. */
  479. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  480. {
  481. u32 cur_read_ptr;
  482. DRM_DEBUG("\n");
  483. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  484. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  485. SET_RING_HEAD(dev_priv, cur_read_ptr);
  486. dev_priv->ring.tail = cur_read_ptr;
  487. }
  488. /* Stop the Command Processor. This will not flush any pending
  489. * commands, so you must flush the command stream and wait for the CP
  490. * to go idle before calling this routine.
  491. */
  492. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  493. {
  494. DRM_DEBUG("\n");
  495. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  496. dev_priv->cp_running = 0;
  497. }
  498. /* Reset the engine. This will stop the CP if it is running.
  499. */
  500. static int radeon_do_engine_reset(struct drm_device * dev)
  501. {
  502. drm_radeon_private_t *dev_priv = dev->dev_private;
  503. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  504. DRM_DEBUG("\n");
  505. radeon_do_pixcache_flush(dev_priv);
  506. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  507. /* may need something similar for newer chips */
  508. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  509. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  510. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  511. RADEON_FORCEON_MCLKA |
  512. RADEON_FORCEON_MCLKB |
  513. RADEON_FORCEON_YCLKA |
  514. RADEON_FORCEON_YCLKB |
  515. RADEON_FORCEON_MC |
  516. RADEON_FORCEON_AIC));
  517. }
  518. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  519. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  520. RADEON_SOFT_RESET_CP |
  521. RADEON_SOFT_RESET_HI |
  522. RADEON_SOFT_RESET_SE |
  523. RADEON_SOFT_RESET_RE |
  524. RADEON_SOFT_RESET_PP |
  525. RADEON_SOFT_RESET_E2 |
  526. RADEON_SOFT_RESET_RB));
  527. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  528. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  529. ~(RADEON_SOFT_RESET_CP |
  530. RADEON_SOFT_RESET_HI |
  531. RADEON_SOFT_RESET_SE |
  532. RADEON_SOFT_RESET_RE |
  533. RADEON_SOFT_RESET_PP |
  534. RADEON_SOFT_RESET_E2 |
  535. RADEON_SOFT_RESET_RB)));
  536. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  537. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  538. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  539. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  540. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  541. }
  542. /* setup the raster pipes */
  543. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  544. radeon_init_pipes(dev_priv);
  545. /* Reset the CP ring */
  546. radeon_do_cp_reset(dev_priv);
  547. /* The CP is no longer running after an engine reset */
  548. dev_priv->cp_running = 0;
  549. /* Reset any pending vertex, indirect buffers */
  550. radeon_freelist_reset(dev);
  551. return 0;
  552. }
  553. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  554. drm_radeon_private_t *dev_priv,
  555. struct drm_file *file_priv)
  556. {
  557. struct drm_radeon_master_private *master_priv;
  558. u32 ring_start, cur_read_ptr;
  559. /* Initialize the memory controller. With new memory map, the fb location
  560. * is not changed, it should have been properly initialized already. Part
  561. * of the problem is that the code below is bogus, assuming the GART is
  562. * always appended to the fb which is not necessarily the case
  563. */
  564. if (!dev_priv->new_memmap)
  565. radeon_write_fb_location(dev_priv,
  566. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  567. | (dev_priv->fb_location >> 16));
  568. #if __OS_HAS_AGP
  569. if (dev_priv->flags & RADEON_IS_AGP) {
  570. radeon_write_agp_base(dev_priv, dev->agp->base);
  571. radeon_write_agp_location(dev_priv,
  572. (((dev_priv->gart_vm_start - 1 +
  573. dev_priv->gart_size) & 0xffff0000) |
  574. (dev_priv->gart_vm_start >> 16)));
  575. ring_start = (dev_priv->cp_ring->offset
  576. - dev->agp->base
  577. + dev_priv->gart_vm_start);
  578. } else
  579. #endif
  580. ring_start = (dev_priv->cp_ring->offset
  581. - (unsigned long)dev->sg->virtual
  582. + dev_priv->gart_vm_start);
  583. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  584. /* Set the write pointer delay */
  585. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  586. /* Initialize the ring buffer's read and write pointers */
  587. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  588. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  589. SET_RING_HEAD(dev_priv, cur_read_ptr);
  590. dev_priv->ring.tail = cur_read_ptr;
  591. #if __OS_HAS_AGP
  592. if (dev_priv->flags & RADEON_IS_AGP) {
  593. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  594. dev_priv->ring_rptr->offset
  595. - dev->agp->base + dev_priv->gart_vm_start);
  596. } else
  597. #endif
  598. {
  599. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  600. dev_priv->ring_rptr->offset
  601. - ((unsigned long) dev->sg->virtual)
  602. + dev_priv->gart_vm_start);
  603. }
  604. /* Set ring buffer size */
  605. #ifdef __BIG_ENDIAN
  606. RADEON_WRITE(RADEON_CP_RB_CNTL,
  607. RADEON_BUF_SWAP_32BIT |
  608. (dev_priv->ring.fetch_size_l2ow << 18) |
  609. (dev_priv->ring.rptr_update_l2qw << 8) |
  610. dev_priv->ring.size_l2qw);
  611. #else
  612. RADEON_WRITE(RADEON_CP_RB_CNTL,
  613. (dev_priv->ring.fetch_size_l2ow << 18) |
  614. (dev_priv->ring.rptr_update_l2qw << 8) |
  615. dev_priv->ring.size_l2qw);
  616. #endif
  617. /* Initialize the scratch register pointer. This will cause
  618. * the scratch register values to be written out to memory
  619. * whenever they are updated.
  620. *
  621. * We simply put this behind the ring read pointer, this works
  622. * with PCI GART as well as (whatever kind of) AGP GART
  623. */
  624. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  625. + RADEON_SCRATCH_REG_OFFSET);
  626. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  627. radeon_enable_bm(dev_priv);
  628. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  629. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  630. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  631. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  632. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  633. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  634. /* reset sarea copies of these */
  635. master_priv = file_priv->master->driver_priv;
  636. if (master_priv->sarea_priv) {
  637. master_priv->sarea_priv->last_frame = 0;
  638. master_priv->sarea_priv->last_dispatch = 0;
  639. master_priv->sarea_priv->last_clear = 0;
  640. }
  641. radeon_do_wait_for_idle(dev_priv);
  642. /* Sync everything up */
  643. RADEON_WRITE(RADEON_ISYNC_CNTL,
  644. (RADEON_ISYNC_ANY2D_IDLE3D |
  645. RADEON_ISYNC_ANY3D_IDLE2D |
  646. RADEON_ISYNC_WAIT_IDLEGUI |
  647. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  648. }
  649. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  650. {
  651. u32 tmp;
  652. /* Start with assuming that writeback doesn't work */
  653. dev_priv->writeback_works = 0;
  654. /* Writeback doesn't seem to work everywhere, test it here and possibly
  655. * enable it if it appears to work
  656. */
  657. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  658. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  659. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  660. u32 val;
  661. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  662. if (val == 0xdeadbeef)
  663. break;
  664. DRM_UDELAY(1);
  665. }
  666. if (tmp < dev_priv->usec_timeout) {
  667. dev_priv->writeback_works = 1;
  668. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  669. } else {
  670. dev_priv->writeback_works = 0;
  671. DRM_INFO("writeback test failed\n");
  672. }
  673. if (radeon_no_wb == 1) {
  674. dev_priv->writeback_works = 0;
  675. DRM_INFO("writeback forced off\n");
  676. }
  677. if (!dev_priv->writeback_works) {
  678. /* Disable writeback to avoid unnecessary bus master transfer */
  679. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  680. RADEON_RB_NO_UPDATE);
  681. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  682. }
  683. }
  684. /* Enable or disable IGP GART on the chip */
  685. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  686. {
  687. u32 temp;
  688. if (on) {
  689. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  690. dev_priv->gart_vm_start,
  691. (long)dev_priv->gart_info.bus_addr,
  692. dev_priv->gart_size);
  693. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  694. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  695. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  696. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  697. RS690_BLOCK_GFX_D3_EN));
  698. else
  699. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  700. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  701. RS480_VA_SIZE_32MB));
  702. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  703. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  704. RS480_TLB_ENABLE |
  705. RS480_GTW_LAC_EN |
  706. RS480_1LEVEL_GART));
  707. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  708. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  709. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  710. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  711. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  712. RS480_REQ_TYPE_SNOOP_DIS));
  713. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  714. dev_priv->gart_size = 32*1024*1024;
  715. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  716. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  717. radeon_write_agp_location(dev_priv, temp);
  718. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  719. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  720. RS480_VA_SIZE_32MB));
  721. do {
  722. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  723. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  724. break;
  725. DRM_UDELAY(1);
  726. } while (1);
  727. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  728. RS480_GART_CACHE_INVALIDATE);
  729. do {
  730. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  731. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  732. break;
  733. DRM_UDELAY(1);
  734. } while (1);
  735. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  736. } else {
  737. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  738. }
  739. }
  740. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  741. {
  742. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  743. if (on) {
  744. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  745. dev_priv->gart_vm_start,
  746. (long)dev_priv->gart_info.bus_addr,
  747. dev_priv->gart_size);
  748. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  749. dev_priv->gart_vm_start);
  750. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  751. dev_priv->gart_info.bus_addr);
  752. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  753. dev_priv->gart_vm_start);
  754. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  755. dev_priv->gart_vm_start +
  756. dev_priv->gart_size - 1);
  757. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  758. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  759. RADEON_PCIE_TX_GART_EN);
  760. } else {
  761. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  762. tmp & ~RADEON_PCIE_TX_GART_EN);
  763. }
  764. }
  765. /* Enable or disable PCI GART on the chip */
  766. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  767. {
  768. u32 tmp;
  769. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  770. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  771. (dev_priv->flags & RADEON_IS_IGPGART)) {
  772. radeon_set_igpgart(dev_priv, on);
  773. return;
  774. }
  775. if (dev_priv->flags & RADEON_IS_PCIE) {
  776. radeon_set_pciegart(dev_priv, on);
  777. return;
  778. }
  779. tmp = RADEON_READ(RADEON_AIC_CNTL);
  780. if (on) {
  781. RADEON_WRITE(RADEON_AIC_CNTL,
  782. tmp | RADEON_PCIGART_TRANSLATE_EN);
  783. /* set PCI GART page-table base address
  784. */
  785. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  786. /* set address range for PCI address translate
  787. */
  788. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  789. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  790. + dev_priv->gart_size - 1);
  791. /* Turn off AGP aperture -- is this required for PCI GART?
  792. */
  793. radeon_write_agp_location(dev_priv, 0xffffffc0);
  794. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  795. } else {
  796. RADEON_WRITE(RADEON_AIC_CNTL,
  797. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  798. }
  799. }
  800. static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
  801. {
  802. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  803. struct radeon_virt_surface *vp;
  804. int i;
  805. for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
  806. if (!dev_priv->virt_surfaces[i].file_priv ||
  807. dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
  808. break;
  809. }
  810. if (i >= 2 * RADEON_MAX_SURFACES)
  811. return -ENOMEM;
  812. vp = &dev_priv->virt_surfaces[i];
  813. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  814. struct radeon_surface *sp = &dev_priv->surfaces[i];
  815. if (sp->refcount)
  816. continue;
  817. vp->surface_index = i;
  818. vp->lower = gart_info->bus_addr;
  819. vp->upper = vp->lower + gart_info->table_size;
  820. vp->flags = 0;
  821. vp->file_priv = PCIGART_FILE_PRIV;
  822. sp->refcount = 1;
  823. sp->lower = vp->lower;
  824. sp->upper = vp->upper;
  825. sp->flags = 0;
  826. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
  827. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
  828. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
  829. return 0;
  830. }
  831. return -ENOMEM;
  832. }
  833. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  834. struct drm_file *file_priv)
  835. {
  836. drm_radeon_private_t *dev_priv = dev->dev_private;
  837. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  838. DRM_DEBUG("\n");
  839. /* if we require new memory map but we don't have it fail */
  840. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  841. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  842. radeon_do_cleanup_cp(dev);
  843. return -EINVAL;
  844. }
  845. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  846. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  847. dev_priv->flags &= ~RADEON_IS_AGP;
  848. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  849. && !init->is_pci) {
  850. DRM_DEBUG("Restoring AGP flag\n");
  851. dev_priv->flags |= RADEON_IS_AGP;
  852. }
  853. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  854. DRM_ERROR("PCI GART memory not allocated!\n");
  855. radeon_do_cleanup_cp(dev);
  856. return -EINVAL;
  857. }
  858. dev_priv->usec_timeout = init->usec_timeout;
  859. if (dev_priv->usec_timeout < 1 ||
  860. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  861. DRM_DEBUG("TIMEOUT problem!\n");
  862. radeon_do_cleanup_cp(dev);
  863. return -EINVAL;
  864. }
  865. /* Enable vblank on CRTC1 for older X servers
  866. */
  867. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  868. switch(init->func) {
  869. case RADEON_INIT_R200_CP:
  870. dev_priv->microcode_version = UCODE_R200;
  871. break;
  872. case RADEON_INIT_R300_CP:
  873. dev_priv->microcode_version = UCODE_R300;
  874. break;
  875. default:
  876. dev_priv->microcode_version = UCODE_R100;
  877. }
  878. dev_priv->do_boxes = 0;
  879. dev_priv->cp_mode = init->cp_mode;
  880. /* We don't support anything other than bus-mastering ring mode,
  881. * but the ring can be in either AGP or PCI space for the ring
  882. * read pointer.
  883. */
  884. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  885. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  886. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  887. radeon_do_cleanup_cp(dev);
  888. return -EINVAL;
  889. }
  890. switch (init->fb_bpp) {
  891. case 16:
  892. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  893. break;
  894. case 32:
  895. default:
  896. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  897. break;
  898. }
  899. dev_priv->front_offset = init->front_offset;
  900. dev_priv->front_pitch = init->front_pitch;
  901. dev_priv->back_offset = init->back_offset;
  902. dev_priv->back_pitch = init->back_pitch;
  903. switch (init->depth_bpp) {
  904. case 16:
  905. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  906. break;
  907. case 32:
  908. default:
  909. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  910. break;
  911. }
  912. dev_priv->depth_offset = init->depth_offset;
  913. dev_priv->depth_pitch = init->depth_pitch;
  914. /* Hardware state for depth clears. Remove this if/when we no
  915. * longer clear the depth buffer with a 3D rectangle. Hard-code
  916. * all values to prevent unwanted 3D state from slipping through
  917. * and screwing with the clear operation.
  918. */
  919. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  920. (dev_priv->color_fmt << 10) |
  921. (dev_priv->microcode_version ==
  922. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  923. dev_priv->depth_clear.rb3d_zstencilcntl =
  924. (dev_priv->depth_fmt |
  925. RADEON_Z_TEST_ALWAYS |
  926. RADEON_STENCIL_TEST_ALWAYS |
  927. RADEON_STENCIL_S_FAIL_REPLACE |
  928. RADEON_STENCIL_ZPASS_REPLACE |
  929. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  930. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  931. RADEON_BFACE_SOLID |
  932. RADEON_FFACE_SOLID |
  933. RADEON_FLAT_SHADE_VTX_LAST |
  934. RADEON_DIFFUSE_SHADE_FLAT |
  935. RADEON_ALPHA_SHADE_FLAT |
  936. RADEON_SPECULAR_SHADE_FLAT |
  937. RADEON_FOG_SHADE_FLAT |
  938. RADEON_VTX_PIX_CENTER_OGL |
  939. RADEON_ROUND_MODE_TRUNC |
  940. RADEON_ROUND_PREC_8TH_PIX);
  941. dev_priv->ring_offset = init->ring_offset;
  942. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  943. dev_priv->buffers_offset = init->buffers_offset;
  944. dev_priv->gart_textures_offset = init->gart_textures_offset;
  945. master_priv->sarea = drm_getsarea(dev);
  946. if (!master_priv->sarea) {
  947. DRM_ERROR("could not find sarea!\n");
  948. radeon_do_cleanup_cp(dev);
  949. return -EINVAL;
  950. }
  951. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  952. if (!dev_priv->cp_ring) {
  953. DRM_ERROR("could not find cp ring region!\n");
  954. radeon_do_cleanup_cp(dev);
  955. return -EINVAL;
  956. }
  957. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  958. if (!dev_priv->ring_rptr) {
  959. DRM_ERROR("could not find ring read pointer!\n");
  960. radeon_do_cleanup_cp(dev);
  961. return -EINVAL;
  962. }
  963. dev->agp_buffer_token = init->buffers_offset;
  964. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  965. if (!dev->agp_buffer_map) {
  966. DRM_ERROR("could not find dma buffer region!\n");
  967. radeon_do_cleanup_cp(dev);
  968. return -EINVAL;
  969. }
  970. if (init->gart_textures_offset) {
  971. dev_priv->gart_textures =
  972. drm_core_findmap(dev, init->gart_textures_offset);
  973. if (!dev_priv->gart_textures) {
  974. DRM_ERROR("could not find GART texture region!\n");
  975. radeon_do_cleanup_cp(dev);
  976. return -EINVAL;
  977. }
  978. }
  979. #if __OS_HAS_AGP
  980. if (dev_priv->flags & RADEON_IS_AGP) {
  981. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  982. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  983. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  984. if (!dev_priv->cp_ring->handle ||
  985. !dev_priv->ring_rptr->handle ||
  986. !dev->agp_buffer_map->handle) {
  987. DRM_ERROR("could not find ioremap agp regions!\n");
  988. radeon_do_cleanup_cp(dev);
  989. return -EINVAL;
  990. }
  991. } else
  992. #endif
  993. {
  994. dev_priv->cp_ring->handle =
  995. (void *)(unsigned long)dev_priv->cp_ring->offset;
  996. dev_priv->ring_rptr->handle =
  997. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  998. dev->agp_buffer_map->handle =
  999. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1000. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1001. dev_priv->cp_ring->handle);
  1002. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1003. dev_priv->ring_rptr->handle);
  1004. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1005. dev->agp_buffer_map->handle);
  1006. }
  1007. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  1008. dev_priv->fb_size =
  1009. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  1010. - dev_priv->fb_location;
  1011. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1012. ((dev_priv->front_offset
  1013. + dev_priv->fb_location) >> 10));
  1014. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1015. ((dev_priv->back_offset
  1016. + dev_priv->fb_location) >> 10));
  1017. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1018. ((dev_priv->depth_offset
  1019. + dev_priv->fb_location) >> 10));
  1020. dev_priv->gart_size = init->gart_size;
  1021. /* New let's set the memory map ... */
  1022. if (dev_priv->new_memmap) {
  1023. u32 base = 0;
  1024. DRM_INFO("Setting GART location based on new memory map\n");
  1025. /* If using AGP, try to locate the AGP aperture at the same
  1026. * location in the card and on the bus, though we have to
  1027. * align it down.
  1028. */
  1029. #if __OS_HAS_AGP
  1030. if (dev_priv->flags & RADEON_IS_AGP) {
  1031. base = dev->agp->base;
  1032. /* Check if valid */
  1033. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1034. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1035. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1036. dev->agp->base);
  1037. base = 0;
  1038. }
  1039. }
  1040. #endif
  1041. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1042. if (base == 0) {
  1043. base = dev_priv->fb_location + dev_priv->fb_size;
  1044. if (base < dev_priv->fb_location ||
  1045. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1046. base = dev_priv->fb_location
  1047. - dev_priv->gart_size;
  1048. }
  1049. dev_priv->gart_vm_start = base & 0xffc00000u;
  1050. if (dev_priv->gart_vm_start != base)
  1051. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1052. base, dev_priv->gart_vm_start);
  1053. } else {
  1054. DRM_INFO("Setting GART location based on old memory map\n");
  1055. dev_priv->gart_vm_start = dev_priv->fb_location +
  1056. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1057. }
  1058. #if __OS_HAS_AGP
  1059. if (dev_priv->flags & RADEON_IS_AGP)
  1060. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1061. - dev->agp->base
  1062. + dev_priv->gart_vm_start);
  1063. else
  1064. #endif
  1065. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1066. - (unsigned long)dev->sg->virtual
  1067. + dev_priv->gart_vm_start);
  1068. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1069. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1070. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1071. dev_priv->gart_buffers_offset);
  1072. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1073. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1074. + init->ring_size / sizeof(u32));
  1075. dev_priv->ring.size = init->ring_size;
  1076. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1077. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1078. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1079. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1080. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1081. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1082. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1083. #if __OS_HAS_AGP
  1084. if (dev_priv->flags & RADEON_IS_AGP) {
  1085. /* Turn off PCI GART */
  1086. radeon_set_pcigart(dev_priv, 0);
  1087. } else
  1088. #endif
  1089. {
  1090. u32 sctrl;
  1091. int ret;
  1092. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1093. /* if we have an offset set from userspace */
  1094. if (dev_priv->pcigart_offset_set) {
  1095. dev_priv->gart_info.bus_addr =
  1096. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1097. dev_priv->gart_info.mapping.offset =
  1098. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1099. dev_priv->gart_info.mapping.size =
  1100. dev_priv->gart_info.table_size;
  1101. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1102. dev_priv->gart_info.addr =
  1103. dev_priv->gart_info.mapping.handle;
  1104. if (dev_priv->flags & RADEON_IS_PCIE)
  1105. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1106. else
  1107. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1108. dev_priv->gart_info.gart_table_location =
  1109. DRM_ATI_GART_FB;
  1110. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1111. dev_priv->gart_info.addr,
  1112. dev_priv->pcigart_offset);
  1113. } else {
  1114. if (dev_priv->flags & RADEON_IS_IGPGART)
  1115. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1116. else
  1117. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1118. dev_priv->gart_info.gart_table_location =
  1119. DRM_ATI_GART_MAIN;
  1120. dev_priv->gart_info.addr = NULL;
  1121. dev_priv->gart_info.bus_addr = 0;
  1122. if (dev_priv->flags & RADEON_IS_PCIE) {
  1123. DRM_ERROR
  1124. ("Cannot use PCI Express without GART in FB memory\n");
  1125. radeon_do_cleanup_cp(dev);
  1126. return -EINVAL;
  1127. }
  1128. }
  1129. sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
  1130. RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
  1131. ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  1132. RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
  1133. if (!ret) {
  1134. DRM_ERROR("failed to init PCI GART!\n");
  1135. radeon_do_cleanup_cp(dev);
  1136. return -ENOMEM;
  1137. }
  1138. ret = radeon_setup_pcigart_surface(dev_priv);
  1139. if (ret) {
  1140. DRM_ERROR("failed to setup GART surface!\n");
  1141. drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
  1142. radeon_do_cleanup_cp(dev);
  1143. return ret;
  1144. }
  1145. /* Turn on PCI GART */
  1146. radeon_set_pcigart(dev_priv, 1);
  1147. }
  1148. radeon_cp_load_microcode(dev_priv);
  1149. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1150. dev_priv->last_buf = 0;
  1151. radeon_do_engine_reset(dev);
  1152. radeon_test_writeback(dev_priv);
  1153. return 0;
  1154. }
  1155. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1156. {
  1157. drm_radeon_private_t *dev_priv = dev->dev_private;
  1158. DRM_DEBUG("\n");
  1159. /* Make sure interrupts are disabled here because the uninstall ioctl
  1160. * may not have been called from userspace and after dev_private
  1161. * is freed, it's too late.
  1162. */
  1163. if (dev->irq_enabled)
  1164. drm_irq_uninstall(dev);
  1165. #if __OS_HAS_AGP
  1166. if (dev_priv->flags & RADEON_IS_AGP) {
  1167. if (dev_priv->cp_ring != NULL) {
  1168. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1169. dev_priv->cp_ring = NULL;
  1170. }
  1171. if (dev_priv->ring_rptr != NULL) {
  1172. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1173. dev_priv->ring_rptr = NULL;
  1174. }
  1175. if (dev->agp_buffer_map != NULL) {
  1176. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1177. dev->agp_buffer_map = NULL;
  1178. }
  1179. } else
  1180. #endif
  1181. {
  1182. if (dev_priv->gart_info.bus_addr) {
  1183. /* Turn off PCI GART */
  1184. radeon_set_pcigart(dev_priv, 0);
  1185. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1186. DRM_ERROR("failed to cleanup PCI GART!\n");
  1187. }
  1188. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1189. {
  1190. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1191. dev_priv->gart_info.addr = 0;
  1192. }
  1193. }
  1194. /* only clear to the start of flags */
  1195. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1196. return 0;
  1197. }
  1198. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1199. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1200. * here we make sure that all Radeon hardware initialisation is re-done without
  1201. * affecting running applications.
  1202. *
  1203. * Charl P. Botha <http://cpbotha.net>
  1204. */
  1205. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1206. {
  1207. drm_radeon_private_t *dev_priv = dev->dev_private;
  1208. if (!dev_priv) {
  1209. DRM_ERROR("Called with no initialization\n");
  1210. return -EINVAL;
  1211. }
  1212. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1213. #if __OS_HAS_AGP
  1214. if (dev_priv->flags & RADEON_IS_AGP) {
  1215. /* Turn off PCI GART */
  1216. radeon_set_pcigart(dev_priv, 0);
  1217. } else
  1218. #endif
  1219. {
  1220. /* Turn on PCI GART */
  1221. radeon_set_pcigart(dev_priv, 1);
  1222. }
  1223. radeon_cp_load_microcode(dev_priv);
  1224. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1225. radeon_do_engine_reset(dev);
  1226. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1227. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1228. return 0;
  1229. }
  1230. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1231. {
  1232. drm_radeon_init_t *init = data;
  1233. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1234. if (init->func == RADEON_INIT_R300_CP)
  1235. r300_init_reg_flags(dev);
  1236. switch (init->func) {
  1237. case RADEON_INIT_CP:
  1238. case RADEON_INIT_R200_CP:
  1239. case RADEON_INIT_R300_CP:
  1240. return radeon_do_init_cp(dev, init, file_priv);
  1241. case RADEON_CLEANUP_CP:
  1242. return radeon_do_cleanup_cp(dev);
  1243. }
  1244. return -EINVAL;
  1245. }
  1246. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1247. {
  1248. drm_radeon_private_t *dev_priv = dev->dev_private;
  1249. DRM_DEBUG("\n");
  1250. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1251. if (dev_priv->cp_running) {
  1252. DRM_DEBUG("while CP running\n");
  1253. return 0;
  1254. }
  1255. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1256. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1257. dev_priv->cp_mode);
  1258. return 0;
  1259. }
  1260. radeon_do_cp_start(dev_priv);
  1261. return 0;
  1262. }
  1263. /* Stop the CP. The engine must have been idled before calling this
  1264. * routine.
  1265. */
  1266. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1267. {
  1268. drm_radeon_private_t *dev_priv = dev->dev_private;
  1269. drm_radeon_cp_stop_t *stop = data;
  1270. int ret;
  1271. DRM_DEBUG("\n");
  1272. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1273. if (!dev_priv->cp_running)
  1274. return 0;
  1275. /* Flush any pending CP commands. This ensures any outstanding
  1276. * commands are exectuted by the engine before we turn it off.
  1277. */
  1278. if (stop->flush) {
  1279. radeon_do_cp_flush(dev_priv);
  1280. }
  1281. /* If we fail to make the engine go idle, we return an error
  1282. * code so that the DRM ioctl wrapper can try again.
  1283. */
  1284. if (stop->idle) {
  1285. ret = radeon_do_cp_idle(dev_priv);
  1286. if (ret)
  1287. return ret;
  1288. }
  1289. /* Finally, we can turn off the CP. If the engine isn't idle,
  1290. * we will get some dropped triangles as they won't be fully
  1291. * rendered before the CP is shut down.
  1292. */
  1293. radeon_do_cp_stop(dev_priv);
  1294. /* Reset the engine */
  1295. radeon_do_engine_reset(dev);
  1296. return 0;
  1297. }
  1298. void radeon_do_release(struct drm_device * dev)
  1299. {
  1300. drm_radeon_private_t *dev_priv = dev->dev_private;
  1301. int i, ret;
  1302. if (dev_priv) {
  1303. if (dev_priv->cp_running) {
  1304. /* Stop the cp */
  1305. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1306. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1307. #ifdef __linux__
  1308. schedule();
  1309. #else
  1310. tsleep(&ret, PZERO, "rdnrel", 1);
  1311. #endif
  1312. }
  1313. radeon_do_cp_stop(dev_priv);
  1314. radeon_do_engine_reset(dev);
  1315. }
  1316. /* Disable *all* interrupts */
  1317. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1318. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1319. if (dev_priv->mmio) { /* remove all surfaces */
  1320. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1321. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1322. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1323. 16 * i, 0);
  1324. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1325. 16 * i, 0);
  1326. }
  1327. }
  1328. /* Free memory heap structures */
  1329. radeon_mem_takedown(&(dev_priv->gart_heap));
  1330. radeon_mem_takedown(&(dev_priv->fb_heap));
  1331. /* deallocate kernel resources */
  1332. radeon_do_cleanup_cp(dev);
  1333. }
  1334. }
  1335. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1336. */
  1337. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1338. {
  1339. drm_radeon_private_t *dev_priv = dev->dev_private;
  1340. DRM_DEBUG("\n");
  1341. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1342. if (!dev_priv) {
  1343. DRM_DEBUG("called before init done\n");
  1344. return -EINVAL;
  1345. }
  1346. radeon_do_cp_reset(dev_priv);
  1347. /* The CP is no longer running after an engine reset */
  1348. dev_priv->cp_running = 0;
  1349. return 0;
  1350. }
  1351. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1352. {
  1353. drm_radeon_private_t *dev_priv = dev->dev_private;
  1354. DRM_DEBUG("\n");
  1355. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1356. return radeon_do_cp_idle(dev_priv);
  1357. }
  1358. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1359. */
  1360. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1361. {
  1362. return radeon_do_resume_cp(dev, file_priv);
  1363. }
  1364. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1365. {
  1366. DRM_DEBUG("\n");
  1367. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1368. return radeon_do_engine_reset(dev);
  1369. }
  1370. /* ================================================================
  1371. * Fullscreen mode
  1372. */
  1373. /* KW: Deprecated to say the least:
  1374. */
  1375. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1376. {
  1377. return 0;
  1378. }
  1379. /* ================================================================
  1380. * Freelist management
  1381. */
  1382. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1383. * bufs until freelist code is used. Note this hides a problem with
  1384. * the scratch register * (used to keep track of last buffer
  1385. * completed) being written to before * the last buffer has actually
  1386. * completed rendering.
  1387. *
  1388. * KW: It's also a good way to find free buffers quickly.
  1389. *
  1390. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1391. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1392. * we essentially have to do this, else old clients will break.
  1393. *
  1394. * However, it does leave open a potential deadlock where all the
  1395. * buffers are held by other clients, which can't release them because
  1396. * they can't get the lock.
  1397. */
  1398. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1399. {
  1400. struct drm_device_dma *dma = dev->dma;
  1401. drm_radeon_private_t *dev_priv = dev->dev_private;
  1402. drm_radeon_buf_priv_t *buf_priv;
  1403. struct drm_buf *buf;
  1404. int i, t;
  1405. int start;
  1406. if (++dev_priv->last_buf >= dma->buf_count)
  1407. dev_priv->last_buf = 0;
  1408. start = dev_priv->last_buf;
  1409. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1410. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1411. DRM_DEBUG("done_age = %d\n", done_age);
  1412. for (i = start; i < dma->buf_count; i++) {
  1413. buf = dma->buflist[i];
  1414. buf_priv = buf->dev_private;
  1415. if (buf->file_priv == NULL || (buf->pending &&
  1416. buf_priv->age <=
  1417. done_age)) {
  1418. dev_priv->stats.requested_bufs++;
  1419. buf->pending = 0;
  1420. return buf;
  1421. }
  1422. start = 0;
  1423. }
  1424. if (t) {
  1425. DRM_UDELAY(1);
  1426. dev_priv->stats.freelist_loops++;
  1427. }
  1428. }
  1429. DRM_DEBUG("returning NULL!\n");
  1430. return NULL;
  1431. }
  1432. #if 0
  1433. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1434. {
  1435. struct drm_device_dma *dma = dev->dma;
  1436. drm_radeon_private_t *dev_priv = dev->dev_private;
  1437. drm_radeon_buf_priv_t *buf_priv;
  1438. struct drm_buf *buf;
  1439. int i, t;
  1440. int start;
  1441. u32 done_age;
  1442. done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  1443. if (++dev_priv->last_buf >= dma->buf_count)
  1444. dev_priv->last_buf = 0;
  1445. start = dev_priv->last_buf;
  1446. dev_priv->stats.freelist_loops++;
  1447. for (t = 0; t < 2; t++) {
  1448. for (i = start; i < dma->buf_count; i++) {
  1449. buf = dma->buflist[i];
  1450. buf_priv = buf->dev_private;
  1451. if (buf->file_priv == 0 || (buf->pending &&
  1452. buf_priv->age <=
  1453. done_age)) {
  1454. dev_priv->stats.requested_bufs++;
  1455. buf->pending = 0;
  1456. return buf;
  1457. }
  1458. }
  1459. start = 0;
  1460. }
  1461. return NULL;
  1462. }
  1463. #endif
  1464. void radeon_freelist_reset(struct drm_device * dev)
  1465. {
  1466. struct drm_device_dma *dma = dev->dma;
  1467. drm_radeon_private_t *dev_priv = dev->dev_private;
  1468. int i;
  1469. dev_priv->last_buf = 0;
  1470. for (i = 0; i < dma->buf_count; i++) {
  1471. struct drm_buf *buf = dma->buflist[i];
  1472. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1473. buf_priv->age = 0;
  1474. }
  1475. }
  1476. /* ================================================================
  1477. * CP command submission
  1478. */
  1479. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1480. {
  1481. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1482. int i;
  1483. u32 last_head = GET_RING_HEAD(dev_priv);
  1484. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1485. u32 head = GET_RING_HEAD(dev_priv);
  1486. ring->space = (head - ring->tail) * sizeof(u32);
  1487. if (ring->space <= 0)
  1488. ring->space += ring->size;
  1489. if (ring->space > n)
  1490. return 0;
  1491. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1492. if (head != last_head)
  1493. i = 0;
  1494. last_head = head;
  1495. DRM_UDELAY(1);
  1496. }
  1497. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1498. #if RADEON_FIFO_DEBUG
  1499. radeon_status(dev_priv);
  1500. DRM_ERROR("failed!\n");
  1501. #endif
  1502. return -EBUSY;
  1503. }
  1504. static int radeon_cp_get_buffers(struct drm_device *dev,
  1505. struct drm_file *file_priv,
  1506. struct drm_dma * d)
  1507. {
  1508. int i;
  1509. struct drm_buf *buf;
  1510. for (i = d->granted_count; i < d->request_count; i++) {
  1511. buf = radeon_freelist_get(dev);
  1512. if (!buf)
  1513. return -EBUSY; /* NOTE: broken client */
  1514. buf->file_priv = file_priv;
  1515. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1516. sizeof(buf->idx)))
  1517. return -EFAULT;
  1518. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1519. sizeof(buf->total)))
  1520. return -EFAULT;
  1521. d->granted_count++;
  1522. }
  1523. return 0;
  1524. }
  1525. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1526. {
  1527. struct drm_device_dma *dma = dev->dma;
  1528. int ret = 0;
  1529. struct drm_dma *d = data;
  1530. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1531. /* Please don't send us buffers.
  1532. */
  1533. if (d->send_count != 0) {
  1534. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1535. DRM_CURRENTPID, d->send_count);
  1536. return -EINVAL;
  1537. }
  1538. /* We'll send you buffers.
  1539. */
  1540. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1541. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1542. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1543. return -EINVAL;
  1544. }
  1545. d->granted_count = 0;
  1546. if (d->request_count) {
  1547. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1548. }
  1549. return ret;
  1550. }
  1551. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1552. {
  1553. drm_radeon_private_t *dev_priv;
  1554. int ret = 0;
  1555. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1556. if (dev_priv == NULL)
  1557. return -ENOMEM;
  1558. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1559. dev->dev_private = (void *)dev_priv;
  1560. dev_priv->flags = flags;
  1561. switch (flags & RADEON_FAMILY_MASK) {
  1562. case CHIP_R100:
  1563. case CHIP_RV200:
  1564. case CHIP_R200:
  1565. case CHIP_R300:
  1566. case CHIP_R350:
  1567. case CHIP_R420:
  1568. case CHIP_R423:
  1569. case CHIP_RV410:
  1570. case CHIP_RV515:
  1571. case CHIP_R520:
  1572. case CHIP_RV570:
  1573. case CHIP_R580:
  1574. dev_priv->flags |= RADEON_HAS_HIERZ;
  1575. break;
  1576. default:
  1577. /* all other chips have no hierarchical z buffer */
  1578. break;
  1579. }
  1580. if (drm_device_is_agp(dev))
  1581. dev_priv->flags |= RADEON_IS_AGP;
  1582. else if (drm_device_is_pcie(dev))
  1583. dev_priv->flags |= RADEON_IS_PCIE;
  1584. else
  1585. dev_priv->flags |= RADEON_IS_PCI;
  1586. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1587. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1588. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1589. if (ret != 0)
  1590. return ret;
  1591. ret = drm_vblank_init(dev, 2);
  1592. if (ret) {
  1593. radeon_driver_unload(dev);
  1594. return ret;
  1595. }
  1596. DRM_DEBUG("%s card detected\n",
  1597. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1598. return ret;
  1599. }
  1600. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1601. {
  1602. struct drm_radeon_master_private *master_priv;
  1603. unsigned long sareapage;
  1604. int ret;
  1605. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  1606. if (!master_priv)
  1607. return -ENOMEM;
  1608. /* prebuild the SAREA */
  1609. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1610. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
  1611. &master_priv->sarea);
  1612. if (ret) {
  1613. DRM_ERROR("SAREA setup failed\n");
  1614. return ret;
  1615. }
  1616. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1617. master_priv->sarea_priv->pfCurrentPage = 0;
  1618. master->driver_priv = master_priv;
  1619. return 0;
  1620. }
  1621. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1622. {
  1623. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1624. if (!master_priv)
  1625. return;
  1626. if (master_priv->sarea_priv &&
  1627. master_priv->sarea_priv->pfCurrentPage != 0)
  1628. radeon_cp_dispatch_flip(dev, master);
  1629. master_priv->sarea_priv = NULL;
  1630. if (master_priv->sarea)
  1631. drm_rmmap_locked(dev, master_priv->sarea);
  1632. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  1633. master->driver_priv = NULL;
  1634. }
  1635. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1636. * have to find them.
  1637. */
  1638. int radeon_driver_firstopen(struct drm_device *dev)
  1639. {
  1640. int ret;
  1641. drm_local_map_t *map;
  1642. drm_radeon_private_t *dev_priv = dev->dev_private;
  1643. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1644. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1645. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1646. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1647. _DRM_WRITE_COMBINING, &map);
  1648. if (ret != 0)
  1649. return ret;
  1650. return 0;
  1651. }
  1652. int radeon_driver_unload(struct drm_device *dev)
  1653. {
  1654. drm_radeon_private_t *dev_priv = dev->dev_private;
  1655. DRM_DEBUG("\n");
  1656. drm_rmmap(dev, dev_priv->mmio);
  1657. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1658. dev->dev_private = NULL;
  1659. return 0;
  1660. }
  1661. void radeon_commit_ring(drm_radeon_private_t *dev_priv)
  1662. {
  1663. int i;
  1664. u32 *ring;
  1665. int tail_aligned;
  1666. /* check if the ring is padded out to 16-dword alignment */
  1667. tail_aligned = dev_priv->ring.tail & 0xf;
  1668. if (tail_aligned) {
  1669. int num_p2 = 16 - tail_aligned;
  1670. ring = dev_priv->ring.start;
  1671. /* pad with some CP_PACKET2 */
  1672. for (i = 0; i < num_p2; i++)
  1673. ring[dev_priv->ring.tail + i] = CP_PACKET2();
  1674. dev_priv->ring.tail += i;
  1675. dev_priv->ring.space -= num_p2 * sizeof(u32);
  1676. }
  1677. dev_priv->ring.tail &= dev_priv->ring.tail_mask;
  1678. DRM_MEMORYBARRIER();
  1679. GET_RING_HEAD( dev_priv );
  1680. RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail );
  1681. /* read from PCI bus to ensure correct posting */
  1682. RADEON_READ( RADEON_CP_RB_RPTR );
  1683. }