rs600.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  47. {
  48. /* enable the pflip int */
  49. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  50. }
  51. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  52. {
  53. /* disable the pflip int */
  54. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  55. }
  56. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  57. {
  58. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  59. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  60. int i;
  61. /* Lock the graphics update lock */
  62. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  63. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  64. /* update the scanout addresses */
  65. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  66. (u32)crtc_base);
  67. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  68. (u32)crtc_base);
  69. /* Wait for update_pending to go high. */
  70. for (i = 0; i < rdev->usec_timeout; i++) {
  71. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  72. break;
  73. udelay(1);
  74. }
  75. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  76. /* Unlock the lock, so double-buffering can take place inside vblank */
  77. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  78. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  79. /* Return current update_pending status: */
  80. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  81. }
  82. void rs600_pm_misc(struct radeon_device *rdev)
  83. {
  84. int requested_index = rdev->pm.requested_power_state_index;
  85. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  86. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  87. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  88. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  89. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  90. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  91. tmp = RREG32(voltage->gpio.reg);
  92. if (voltage->active_high)
  93. tmp |= voltage->gpio.mask;
  94. else
  95. tmp &= ~(voltage->gpio.mask);
  96. WREG32(voltage->gpio.reg, tmp);
  97. if (voltage->delay)
  98. udelay(voltage->delay);
  99. } else {
  100. tmp = RREG32(voltage->gpio.reg);
  101. if (voltage->active_high)
  102. tmp &= ~voltage->gpio.mask;
  103. else
  104. tmp |= voltage->gpio.mask;
  105. WREG32(voltage->gpio.reg, tmp);
  106. if (voltage->delay)
  107. udelay(voltage->delay);
  108. }
  109. } else if (voltage->type == VOLTAGE_VDDC)
  110. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  111. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  112. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  113. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  114. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  115. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  116. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  117. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  118. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  119. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  120. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  121. }
  122. } else {
  123. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  124. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  125. }
  126. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  127. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  128. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  129. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  130. if (voltage->delay) {
  131. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  132. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  133. } else
  134. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  135. } else
  136. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  137. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  138. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  139. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  140. hdp_dyn_cntl &= ~HDP_FORCEON;
  141. else
  142. hdp_dyn_cntl |= HDP_FORCEON;
  143. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  144. #if 0
  145. /* mc_host_dyn seems to cause hangs from time to time */
  146. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  147. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  148. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  149. else
  150. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  151. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  152. #endif
  153. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  154. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  155. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  156. else
  157. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  158. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  159. /* set pcie lanes */
  160. if ((rdev->flags & RADEON_IS_PCIE) &&
  161. !(rdev->flags & RADEON_IS_IGP) &&
  162. rdev->asic->set_pcie_lanes &&
  163. (ps->pcie_lanes !=
  164. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  165. radeon_set_pcie_lanes(rdev,
  166. ps->pcie_lanes);
  167. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  168. }
  169. }
  170. void rs600_pm_prepare(struct radeon_device *rdev)
  171. {
  172. struct drm_device *ddev = rdev->ddev;
  173. struct drm_crtc *crtc;
  174. struct radeon_crtc *radeon_crtc;
  175. u32 tmp;
  176. /* disable any active CRTCs */
  177. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  178. radeon_crtc = to_radeon_crtc(crtc);
  179. if (radeon_crtc->enabled) {
  180. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  181. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  182. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  183. }
  184. }
  185. }
  186. void rs600_pm_finish(struct radeon_device *rdev)
  187. {
  188. struct drm_device *ddev = rdev->ddev;
  189. struct drm_crtc *crtc;
  190. struct radeon_crtc *radeon_crtc;
  191. u32 tmp;
  192. /* enable any active CRTCs */
  193. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  194. radeon_crtc = to_radeon_crtc(crtc);
  195. if (radeon_crtc->enabled) {
  196. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  197. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  198. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  199. }
  200. }
  201. }
  202. /* hpd for digital panel detect/disconnect */
  203. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  204. {
  205. u32 tmp;
  206. bool connected = false;
  207. switch (hpd) {
  208. case RADEON_HPD_1:
  209. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  210. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  211. connected = true;
  212. break;
  213. case RADEON_HPD_2:
  214. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  215. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  216. connected = true;
  217. break;
  218. default:
  219. break;
  220. }
  221. return connected;
  222. }
  223. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  224. enum radeon_hpd_id hpd)
  225. {
  226. u32 tmp;
  227. bool connected = rs600_hpd_sense(rdev, hpd);
  228. switch (hpd) {
  229. case RADEON_HPD_1:
  230. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  231. if (connected)
  232. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  233. else
  234. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  235. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  236. break;
  237. case RADEON_HPD_2:
  238. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  239. if (connected)
  240. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  241. else
  242. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  243. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  244. break;
  245. default:
  246. break;
  247. }
  248. }
  249. void rs600_hpd_init(struct radeon_device *rdev)
  250. {
  251. struct drm_device *dev = rdev->ddev;
  252. struct drm_connector *connector;
  253. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  254. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  255. switch (radeon_connector->hpd.hpd) {
  256. case RADEON_HPD_1:
  257. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  258. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  259. rdev->irq.hpd[0] = true;
  260. break;
  261. case RADEON_HPD_2:
  262. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  263. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  264. rdev->irq.hpd[1] = true;
  265. break;
  266. default:
  267. break;
  268. }
  269. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  270. }
  271. if (rdev->irq.installed)
  272. rs600_irq_set(rdev);
  273. }
  274. void rs600_hpd_fini(struct radeon_device *rdev)
  275. {
  276. struct drm_device *dev = rdev->ddev;
  277. struct drm_connector *connector;
  278. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  279. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  280. switch (radeon_connector->hpd.hpd) {
  281. case RADEON_HPD_1:
  282. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  283. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  284. rdev->irq.hpd[0] = false;
  285. break;
  286. case RADEON_HPD_2:
  287. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  288. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  289. rdev->irq.hpd[1] = false;
  290. break;
  291. default:
  292. break;
  293. }
  294. }
  295. }
  296. void rs600_bm_disable(struct radeon_device *rdev)
  297. {
  298. u32 tmp;
  299. /* disable bus mastering */
  300. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  301. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  302. mdelay(1);
  303. }
  304. int rs600_asic_reset(struct radeon_device *rdev)
  305. {
  306. struct rv515_mc_save save;
  307. u32 status, tmp;
  308. int ret = 0;
  309. status = RREG32(R_000E40_RBBM_STATUS);
  310. if (!G_000E40_GUI_ACTIVE(status)) {
  311. return 0;
  312. }
  313. /* Stops all mc clients */
  314. rv515_mc_stop(rdev, &save);
  315. status = RREG32(R_000E40_RBBM_STATUS);
  316. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  317. /* stop CP */
  318. WREG32(RADEON_CP_CSQ_CNTL, 0);
  319. tmp = RREG32(RADEON_CP_RB_CNTL);
  320. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  321. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  322. WREG32(RADEON_CP_RB_WPTR, 0);
  323. WREG32(RADEON_CP_RB_CNTL, tmp);
  324. pci_save_state(rdev->pdev);
  325. /* disable bus mastering */
  326. rs600_bm_disable(rdev);
  327. /* reset GA+VAP */
  328. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  329. S_0000F0_SOFT_RESET_GA(1));
  330. RREG32(R_0000F0_RBBM_SOFT_RESET);
  331. mdelay(500);
  332. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  333. mdelay(1);
  334. status = RREG32(R_000E40_RBBM_STATUS);
  335. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  336. /* reset CP */
  337. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  338. RREG32(R_0000F0_RBBM_SOFT_RESET);
  339. mdelay(500);
  340. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  341. mdelay(1);
  342. status = RREG32(R_000E40_RBBM_STATUS);
  343. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  344. /* reset MC */
  345. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  346. RREG32(R_0000F0_RBBM_SOFT_RESET);
  347. mdelay(500);
  348. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  349. mdelay(1);
  350. status = RREG32(R_000E40_RBBM_STATUS);
  351. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  352. /* restore PCI & busmastering */
  353. pci_restore_state(rdev->pdev);
  354. /* Check if GPU is idle */
  355. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  356. dev_err(rdev->dev, "failed to reset GPU\n");
  357. rdev->gpu_lockup = true;
  358. ret = -1;
  359. } else
  360. dev_info(rdev->dev, "GPU reset succeed\n");
  361. rv515_mc_resume(rdev, &save);
  362. return ret;
  363. }
  364. /*
  365. * GART.
  366. */
  367. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  368. {
  369. uint32_t tmp;
  370. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  371. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  372. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  373. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  374. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  375. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  376. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  377. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  378. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  379. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  380. }
  381. int rs600_gart_init(struct radeon_device *rdev)
  382. {
  383. int r;
  384. if (rdev->gart.robj) {
  385. WARN(1, "RS600 GART already initialized\n");
  386. return 0;
  387. }
  388. /* Initialize common gart structure */
  389. r = radeon_gart_init(rdev);
  390. if (r) {
  391. return r;
  392. }
  393. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  394. return radeon_gart_table_vram_alloc(rdev);
  395. }
  396. static int rs600_gart_enable(struct radeon_device *rdev)
  397. {
  398. u32 tmp;
  399. int r, i;
  400. if (rdev->gart.robj == NULL) {
  401. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  402. return -EINVAL;
  403. }
  404. r = radeon_gart_table_vram_pin(rdev);
  405. if (r)
  406. return r;
  407. radeon_gart_restore(rdev);
  408. /* Enable bus master */
  409. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  410. WREG32(RADEON_BUS_CNTL, tmp);
  411. /* FIXME: setup default page */
  412. WREG32_MC(R_000100_MC_PT0_CNTL,
  413. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  414. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  415. for (i = 0; i < 19; i++) {
  416. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  417. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  418. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  419. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  420. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  421. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  422. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  423. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  424. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  425. }
  426. /* enable first context */
  427. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  428. S_000102_ENABLE_PAGE_TABLE(1) |
  429. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  430. /* disable all other contexts */
  431. for (i = 1; i < 8; i++)
  432. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  433. /* setup the page table */
  434. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  435. rdev->gart.table_addr);
  436. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  437. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  438. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  439. /* System context maps to VRAM space */
  440. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  441. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  442. /* enable page tables */
  443. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  444. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  445. tmp = RREG32_MC(R_000009_MC_CNTL1);
  446. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  447. rs600_gart_tlb_flush(rdev);
  448. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  449. (unsigned)(rdev->mc.gtt_size >> 20),
  450. (unsigned long long)rdev->gart.table_addr);
  451. rdev->gart.ready = true;
  452. return 0;
  453. }
  454. void rs600_gart_disable(struct radeon_device *rdev)
  455. {
  456. u32 tmp;
  457. /* FIXME: disable out of gart access */
  458. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  459. tmp = RREG32_MC(R_000009_MC_CNTL1);
  460. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  461. radeon_gart_table_vram_unpin(rdev);
  462. }
  463. void rs600_gart_fini(struct radeon_device *rdev)
  464. {
  465. radeon_gart_fini(rdev);
  466. rs600_gart_disable(rdev);
  467. radeon_gart_table_vram_free(rdev);
  468. }
  469. #define R600_PTE_VALID (1 << 0)
  470. #define R600_PTE_SYSTEM (1 << 1)
  471. #define R600_PTE_SNOOPED (1 << 2)
  472. #define R600_PTE_READABLE (1 << 5)
  473. #define R600_PTE_WRITEABLE (1 << 6)
  474. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  475. {
  476. void __iomem *ptr = (void *)rdev->gart.ptr;
  477. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  478. return -EINVAL;
  479. }
  480. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  481. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  482. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  483. writeq(addr, ptr + (i * 8));
  484. return 0;
  485. }
  486. int rs600_irq_set(struct radeon_device *rdev)
  487. {
  488. uint32_t tmp = 0;
  489. uint32_t mode_int = 0;
  490. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  491. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  492. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  493. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  494. if (!rdev->irq.installed) {
  495. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  496. WREG32(R_000040_GEN_INT_CNTL, 0);
  497. return -EINVAL;
  498. }
  499. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  500. tmp |= S_000040_SW_INT_EN(1);
  501. }
  502. if (rdev->irq.gui_idle) {
  503. tmp |= S_000040_GUI_IDLE(1);
  504. }
  505. if (rdev->irq.crtc_vblank_int[0] ||
  506. rdev->irq.pflip[0]) {
  507. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  508. }
  509. if (rdev->irq.crtc_vblank_int[1] ||
  510. rdev->irq.pflip[1]) {
  511. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  512. }
  513. if (rdev->irq.hpd[0]) {
  514. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  515. }
  516. if (rdev->irq.hpd[1]) {
  517. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  518. }
  519. WREG32(R_000040_GEN_INT_CNTL, tmp);
  520. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  521. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  522. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  523. return 0;
  524. }
  525. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  526. {
  527. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  528. uint32_t irq_mask = S_000044_SW_INT(1);
  529. u32 tmp;
  530. /* the interrupt works, but the status bit is permanently asserted */
  531. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  532. if (!rdev->irq.gui_idle_acked)
  533. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  534. }
  535. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  536. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  537. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  538. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  539. S_006534_D1MODE_VBLANK_ACK(1));
  540. }
  541. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  542. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  543. S_006D34_D2MODE_VBLANK_ACK(1));
  544. }
  545. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  546. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  547. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  548. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  549. }
  550. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  551. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  552. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  553. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  554. }
  555. } else {
  556. rdev->irq.stat_regs.r500.disp_int = 0;
  557. }
  558. if (irqs) {
  559. WREG32(R_000044_GEN_INT_STATUS, irqs);
  560. }
  561. return irqs & irq_mask;
  562. }
  563. void rs600_irq_disable(struct radeon_device *rdev)
  564. {
  565. WREG32(R_000040_GEN_INT_CNTL, 0);
  566. WREG32(R_006540_DxMODE_INT_MASK, 0);
  567. /* Wait and acknowledge irq */
  568. mdelay(1);
  569. rs600_irq_ack(rdev);
  570. }
  571. int rs600_irq_process(struct radeon_device *rdev)
  572. {
  573. u32 status, msi_rearm;
  574. bool queue_hotplug = false;
  575. /* reset gui idle ack. the status bit is broken */
  576. rdev->irq.gui_idle_acked = false;
  577. status = rs600_irq_ack(rdev);
  578. if (!status && !rdev->irq.stat_regs.r500.disp_int) {
  579. return IRQ_NONE;
  580. }
  581. while (status || rdev->irq.stat_regs.r500.disp_int) {
  582. /* SW interrupt */
  583. if (G_000044_SW_INT(status)) {
  584. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  585. }
  586. /* GUI idle */
  587. if (G_000040_GUI_IDLE(status)) {
  588. rdev->irq.gui_idle_acked = true;
  589. rdev->pm.gui_idle = true;
  590. wake_up(&rdev->irq.idle_queue);
  591. }
  592. /* Vertical blank interrupts */
  593. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  594. if (rdev->irq.crtc_vblank_int[0]) {
  595. drm_handle_vblank(rdev->ddev, 0);
  596. rdev->pm.vblank_sync = true;
  597. wake_up(&rdev->irq.vblank_queue);
  598. }
  599. if (rdev->irq.pflip[0])
  600. radeon_crtc_handle_flip(rdev, 0);
  601. }
  602. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  603. if (rdev->irq.crtc_vblank_int[1]) {
  604. drm_handle_vblank(rdev->ddev, 1);
  605. rdev->pm.vblank_sync = true;
  606. wake_up(&rdev->irq.vblank_queue);
  607. }
  608. if (rdev->irq.pflip[1])
  609. radeon_crtc_handle_flip(rdev, 1);
  610. }
  611. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  612. queue_hotplug = true;
  613. DRM_DEBUG("HPD1\n");
  614. }
  615. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  616. queue_hotplug = true;
  617. DRM_DEBUG("HPD2\n");
  618. }
  619. status = rs600_irq_ack(rdev);
  620. }
  621. /* reset gui idle ack. the status bit is broken */
  622. rdev->irq.gui_idle_acked = false;
  623. if (queue_hotplug)
  624. schedule_work(&rdev->hotplug_work);
  625. if (rdev->msi_enabled) {
  626. switch (rdev->family) {
  627. case CHIP_RS600:
  628. case CHIP_RS690:
  629. case CHIP_RS740:
  630. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  631. WREG32(RADEON_BUS_CNTL, msi_rearm);
  632. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  633. break;
  634. default:
  635. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  636. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  637. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  638. break;
  639. }
  640. }
  641. return IRQ_HANDLED;
  642. }
  643. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  644. {
  645. if (crtc == 0)
  646. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  647. else
  648. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  649. }
  650. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  651. {
  652. unsigned i;
  653. for (i = 0; i < rdev->usec_timeout; i++) {
  654. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  655. return 0;
  656. udelay(1);
  657. }
  658. return -1;
  659. }
  660. void rs600_gpu_init(struct radeon_device *rdev)
  661. {
  662. r420_pipes_init(rdev);
  663. /* Wait for mc idle */
  664. if (rs600_mc_wait_for_idle(rdev))
  665. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  666. }
  667. void rs600_mc_init(struct radeon_device *rdev)
  668. {
  669. u64 base;
  670. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  671. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  672. rdev->mc.vram_is_ddr = true;
  673. rdev->mc.vram_width = 128;
  674. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  675. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  676. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  677. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  678. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  679. base = G_000004_MC_FB_START(base) << 16;
  680. radeon_vram_location(rdev, &rdev->mc, base);
  681. rdev->mc.gtt_base_align = 0;
  682. radeon_gtt_location(rdev, &rdev->mc);
  683. radeon_update_bandwidth_info(rdev);
  684. }
  685. void rs600_bandwidth_update(struct radeon_device *rdev)
  686. {
  687. struct drm_display_mode *mode0 = NULL;
  688. struct drm_display_mode *mode1 = NULL;
  689. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  690. /* FIXME: implement full support */
  691. radeon_update_display_priority(rdev);
  692. if (rdev->mode_info.crtcs[0]->base.enabled)
  693. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  694. if (rdev->mode_info.crtcs[1]->base.enabled)
  695. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  696. rs690_line_buffer_adjust(rdev, mode0, mode1);
  697. if (rdev->disp_priority == 2) {
  698. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  699. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  700. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  701. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  702. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  703. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  704. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  705. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  706. }
  707. }
  708. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  709. {
  710. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  711. S_000070_MC_IND_CITF_ARB0(1));
  712. return RREG32(R_000074_MC_IND_DATA);
  713. }
  714. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  715. {
  716. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  717. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  718. WREG32(R_000074_MC_IND_DATA, v);
  719. }
  720. void rs600_debugfs(struct radeon_device *rdev)
  721. {
  722. if (r100_debugfs_rbbm_init(rdev))
  723. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  724. }
  725. void rs600_set_safe_registers(struct radeon_device *rdev)
  726. {
  727. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  728. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  729. }
  730. static void rs600_mc_program(struct radeon_device *rdev)
  731. {
  732. struct rv515_mc_save save;
  733. /* Stops all mc clients */
  734. rv515_mc_stop(rdev, &save);
  735. /* Wait for mc idle */
  736. if (rs600_mc_wait_for_idle(rdev))
  737. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  738. /* FIXME: What does AGP means for such chipset ? */
  739. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  740. WREG32_MC(R_000006_AGP_BASE, 0);
  741. WREG32_MC(R_000007_AGP_BASE_2, 0);
  742. /* Program MC */
  743. WREG32_MC(R_000004_MC_FB_LOCATION,
  744. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  745. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  746. WREG32(R_000134_HDP_FB_LOCATION,
  747. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  748. rv515_mc_resume(rdev, &save);
  749. }
  750. static int rs600_startup(struct radeon_device *rdev)
  751. {
  752. int r;
  753. rs600_mc_program(rdev);
  754. /* Resume clock */
  755. rv515_clock_startup(rdev);
  756. /* Initialize GPU configuration (# pipes, ...) */
  757. rs600_gpu_init(rdev);
  758. /* Initialize GART (initialize after TTM so we can allocate
  759. * memory through TTM but finalize after TTM) */
  760. r = rs600_gart_enable(rdev);
  761. if (r)
  762. return r;
  763. /* allocate wb buffer */
  764. r = radeon_wb_init(rdev);
  765. if (r)
  766. return r;
  767. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  768. if (r) {
  769. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  770. return r;
  771. }
  772. /* Enable IRQ */
  773. rs600_irq_set(rdev);
  774. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  775. /* 1M ring buffer */
  776. r = r100_cp_init(rdev, 1024 * 1024);
  777. if (r) {
  778. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  779. return r;
  780. }
  781. r = r600_audio_init(rdev);
  782. if (r) {
  783. dev_err(rdev->dev, "failed initializing audio\n");
  784. return r;
  785. }
  786. r = radeon_ib_pool_start(rdev);
  787. if (r)
  788. return r;
  789. r = r100_ib_test(rdev);
  790. if (r) {
  791. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  792. rdev->accel_working = false;
  793. return r;
  794. }
  795. return 0;
  796. }
  797. int rs600_resume(struct radeon_device *rdev)
  798. {
  799. /* Make sur GART are not working */
  800. rs600_gart_disable(rdev);
  801. /* Resume clock before doing reset */
  802. rv515_clock_startup(rdev);
  803. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  804. if (radeon_asic_reset(rdev)) {
  805. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  806. RREG32(R_000E40_RBBM_STATUS),
  807. RREG32(R_0007C0_CP_STAT));
  808. }
  809. /* post */
  810. atom_asic_init(rdev->mode_info.atom_context);
  811. /* Resume clock after posting */
  812. rv515_clock_startup(rdev);
  813. /* Initialize surface registers */
  814. radeon_surface_init(rdev);
  815. rdev->accel_working = true;
  816. return rs600_startup(rdev);
  817. }
  818. int rs600_suspend(struct radeon_device *rdev)
  819. {
  820. radeon_ib_pool_suspend(rdev);
  821. r600_audio_fini(rdev);
  822. r100_cp_disable(rdev);
  823. radeon_wb_disable(rdev);
  824. rs600_irq_disable(rdev);
  825. rs600_gart_disable(rdev);
  826. return 0;
  827. }
  828. void rs600_fini(struct radeon_device *rdev)
  829. {
  830. r600_audio_fini(rdev);
  831. r100_cp_fini(rdev);
  832. radeon_wb_fini(rdev);
  833. r100_ib_fini(rdev);
  834. radeon_gem_fini(rdev);
  835. rs600_gart_fini(rdev);
  836. radeon_irq_kms_fini(rdev);
  837. radeon_fence_driver_fini(rdev);
  838. radeon_bo_fini(rdev);
  839. radeon_atombios_fini(rdev);
  840. kfree(rdev->bios);
  841. rdev->bios = NULL;
  842. }
  843. int rs600_init(struct radeon_device *rdev)
  844. {
  845. int r;
  846. /* Disable VGA */
  847. rv515_vga_render_disable(rdev);
  848. /* Initialize scratch registers */
  849. radeon_scratch_init(rdev);
  850. /* Initialize surface registers */
  851. radeon_surface_init(rdev);
  852. /* restore some register to sane defaults */
  853. r100_restore_sanity(rdev);
  854. /* BIOS */
  855. if (!radeon_get_bios(rdev)) {
  856. if (ASIC_IS_AVIVO(rdev))
  857. return -EINVAL;
  858. }
  859. if (rdev->is_atom_bios) {
  860. r = radeon_atombios_init(rdev);
  861. if (r)
  862. return r;
  863. } else {
  864. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  865. return -EINVAL;
  866. }
  867. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  868. if (radeon_asic_reset(rdev)) {
  869. dev_warn(rdev->dev,
  870. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  871. RREG32(R_000E40_RBBM_STATUS),
  872. RREG32(R_0007C0_CP_STAT));
  873. }
  874. /* check if cards are posted or not */
  875. if (radeon_boot_test_post_card(rdev) == false)
  876. return -EINVAL;
  877. /* Initialize clocks */
  878. radeon_get_clock_info(rdev->ddev);
  879. /* initialize memory controller */
  880. rs600_mc_init(rdev);
  881. rs600_debugfs(rdev);
  882. /* Fence driver */
  883. r = radeon_fence_driver_init(rdev);
  884. if (r)
  885. return r;
  886. r = radeon_irq_kms_init(rdev);
  887. if (r)
  888. return r;
  889. /* Memory manager */
  890. r = radeon_bo_init(rdev);
  891. if (r)
  892. return r;
  893. r = rs600_gart_init(rdev);
  894. if (r)
  895. return r;
  896. rs600_set_safe_registers(rdev);
  897. r = radeon_ib_pool_init(rdev);
  898. rdev->accel_working = true;
  899. if (r) {
  900. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  901. rdev->accel_working = false;
  902. }
  903. r = rs600_startup(rdev);
  904. if (r) {
  905. /* Somethings want wront with the accel init stop accel */
  906. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  907. r100_cp_fini(rdev);
  908. radeon_wb_fini(rdev);
  909. r100_ib_fini(rdev);
  910. rs600_gart_fini(rdev);
  911. radeon_irq_kms_fini(rdev);
  912. rdev->accel_working = false;
  913. }
  914. return 0;
  915. }