radeon_ttm.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/radeon_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include "radeon_reg.h"
  42. #include "radeon.h"
  43. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  44. static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
  45. static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  46. {
  47. struct radeon_mman *mman;
  48. struct radeon_device *rdev;
  49. mman = container_of(bdev, struct radeon_mman, bdev);
  50. rdev = container_of(mman, struct radeon_device, mman);
  51. return rdev;
  52. }
  53. /*
  54. * Global memory.
  55. */
  56. static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
  57. {
  58. return ttm_mem_global_init(ref->object);
  59. }
  60. static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
  61. {
  62. ttm_mem_global_release(ref->object);
  63. }
  64. static int radeon_ttm_global_init(struct radeon_device *rdev)
  65. {
  66. struct drm_global_reference *global_ref;
  67. int r;
  68. rdev->mman.mem_global_referenced = false;
  69. global_ref = &rdev->mman.mem_global_ref;
  70. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  71. global_ref->size = sizeof(struct ttm_mem_global);
  72. global_ref->init = &radeon_ttm_mem_global_init;
  73. global_ref->release = &radeon_ttm_mem_global_release;
  74. r = drm_global_item_ref(global_ref);
  75. if (r != 0) {
  76. DRM_ERROR("Failed setting up TTM memory accounting "
  77. "subsystem.\n");
  78. return r;
  79. }
  80. rdev->mman.bo_global_ref.mem_glob =
  81. rdev->mman.mem_global_ref.object;
  82. global_ref = &rdev->mman.bo_global_ref.ref;
  83. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  84. global_ref->size = sizeof(struct ttm_bo_global);
  85. global_ref->init = &ttm_bo_global_init;
  86. global_ref->release = &ttm_bo_global_release;
  87. r = drm_global_item_ref(global_ref);
  88. if (r != 0) {
  89. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  90. drm_global_item_unref(&rdev->mman.mem_global_ref);
  91. return r;
  92. }
  93. rdev->mman.mem_global_referenced = true;
  94. return 0;
  95. }
  96. static void radeon_ttm_global_fini(struct radeon_device *rdev)
  97. {
  98. if (rdev->mman.mem_global_referenced) {
  99. drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
  100. drm_global_item_unref(&rdev->mman.mem_global_ref);
  101. rdev->mman.mem_global_referenced = false;
  102. }
  103. }
  104. static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  105. {
  106. return 0;
  107. }
  108. static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  109. struct ttm_mem_type_manager *man)
  110. {
  111. struct radeon_device *rdev;
  112. rdev = radeon_get_rdev(bdev);
  113. switch (type) {
  114. case TTM_PL_SYSTEM:
  115. /* System memory */
  116. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  117. man->available_caching = TTM_PL_MASK_CACHING;
  118. man->default_caching = TTM_PL_FLAG_CACHED;
  119. break;
  120. case TTM_PL_TT:
  121. man->func = &ttm_bo_manager_func;
  122. man->gpu_offset = rdev->mc.gtt_start;
  123. man->available_caching = TTM_PL_MASK_CACHING;
  124. man->default_caching = TTM_PL_FLAG_CACHED;
  125. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  126. #if __OS_HAS_AGP
  127. if (rdev->flags & RADEON_IS_AGP) {
  128. if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
  129. DRM_ERROR("AGP is not enabled for memory type %u\n",
  130. (unsigned)type);
  131. return -EINVAL;
  132. }
  133. if (!rdev->ddev->agp->cant_use_aperture)
  134. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  135. man->available_caching = TTM_PL_FLAG_UNCACHED |
  136. TTM_PL_FLAG_WC;
  137. man->default_caching = TTM_PL_FLAG_WC;
  138. }
  139. #endif
  140. break;
  141. case TTM_PL_VRAM:
  142. /* "On-card" video ram */
  143. man->func = &ttm_bo_manager_func;
  144. man->gpu_offset = rdev->mc.vram_start;
  145. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  146. TTM_MEMTYPE_FLAG_MAPPABLE;
  147. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  148. man->default_caching = TTM_PL_FLAG_WC;
  149. break;
  150. default:
  151. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  152. return -EINVAL;
  153. }
  154. return 0;
  155. }
  156. static void radeon_evict_flags(struct ttm_buffer_object *bo,
  157. struct ttm_placement *placement)
  158. {
  159. struct radeon_bo *rbo;
  160. static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  161. if (!radeon_ttm_bo_is_radeon_bo(bo)) {
  162. placement->fpfn = 0;
  163. placement->lpfn = 0;
  164. placement->placement = &placements;
  165. placement->busy_placement = &placements;
  166. placement->num_placement = 1;
  167. placement->num_busy_placement = 1;
  168. return;
  169. }
  170. rbo = container_of(bo, struct radeon_bo, tbo);
  171. switch (bo->mem.mem_type) {
  172. case TTM_PL_VRAM:
  173. if (rbo->rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready == false)
  174. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  175. else
  176. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
  177. break;
  178. case TTM_PL_TT:
  179. default:
  180. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  181. }
  182. *placement = rbo->placement;
  183. }
  184. static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  185. {
  186. return 0;
  187. }
  188. static void radeon_move_null(struct ttm_buffer_object *bo,
  189. struct ttm_mem_reg *new_mem)
  190. {
  191. struct ttm_mem_reg *old_mem = &bo->mem;
  192. BUG_ON(old_mem->mm_node != NULL);
  193. *old_mem = *new_mem;
  194. new_mem->mm_node = NULL;
  195. }
  196. static int radeon_move_blit(struct ttm_buffer_object *bo,
  197. bool evict, int no_wait_reserve, bool no_wait_gpu,
  198. struct ttm_mem_reg *new_mem,
  199. struct ttm_mem_reg *old_mem)
  200. {
  201. struct radeon_device *rdev;
  202. uint64_t old_start, new_start;
  203. struct radeon_fence *fence;
  204. int r;
  205. rdev = radeon_get_rdev(bo->bdev);
  206. r = radeon_fence_create(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
  207. if (unlikely(r)) {
  208. return r;
  209. }
  210. old_start = old_mem->start << PAGE_SHIFT;
  211. new_start = new_mem->start << PAGE_SHIFT;
  212. switch (old_mem->mem_type) {
  213. case TTM_PL_VRAM:
  214. old_start += rdev->mc.vram_start;
  215. break;
  216. case TTM_PL_TT:
  217. old_start += rdev->mc.gtt_start;
  218. break;
  219. default:
  220. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  221. return -EINVAL;
  222. }
  223. switch (new_mem->mem_type) {
  224. case TTM_PL_VRAM:
  225. new_start += rdev->mc.vram_start;
  226. break;
  227. case TTM_PL_TT:
  228. new_start += rdev->mc.gtt_start;
  229. break;
  230. default:
  231. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  232. return -EINVAL;
  233. }
  234. if (!rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready) {
  235. DRM_ERROR("Trying to move memory with CP turned off.\n");
  236. return -EINVAL;
  237. }
  238. BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
  239. r = radeon_copy(rdev, old_start, new_start,
  240. new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE), /* GPU pages */
  241. fence);
  242. /* FIXME: handle copy error */
  243. r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
  244. evict, no_wait_reserve, no_wait_gpu, new_mem);
  245. radeon_fence_unref(&fence);
  246. return r;
  247. }
  248. static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
  249. bool evict, bool interruptible,
  250. bool no_wait_reserve, bool no_wait_gpu,
  251. struct ttm_mem_reg *new_mem)
  252. {
  253. struct radeon_device *rdev;
  254. struct ttm_mem_reg *old_mem = &bo->mem;
  255. struct ttm_mem_reg tmp_mem;
  256. u32 placements;
  257. struct ttm_placement placement;
  258. int r;
  259. rdev = radeon_get_rdev(bo->bdev);
  260. tmp_mem = *new_mem;
  261. tmp_mem.mm_node = NULL;
  262. placement.fpfn = 0;
  263. placement.lpfn = 0;
  264. placement.num_placement = 1;
  265. placement.placement = &placements;
  266. placement.num_busy_placement = 1;
  267. placement.busy_placement = &placements;
  268. placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  269. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  270. interruptible, no_wait_reserve, no_wait_gpu);
  271. if (unlikely(r)) {
  272. return r;
  273. }
  274. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  275. if (unlikely(r)) {
  276. goto out_cleanup;
  277. }
  278. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  279. if (unlikely(r)) {
  280. goto out_cleanup;
  281. }
  282. r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
  283. if (unlikely(r)) {
  284. goto out_cleanup;
  285. }
  286. r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
  287. out_cleanup:
  288. ttm_bo_mem_put(bo, &tmp_mem);
  289. return r;
  290. }
  291. static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
  292. bool evict, bool interruptible,
  293. bool no_wait_reserve, bool no_wait_gpu,
  294. struct ttm_mem_reg *new_mem)
  295. {
  296. struct radeon_device *rdev;
  297. struct ttm_mem_reg *old_mem = &bo->mem;
  298. struct ttm_mem_reg tmp_mem;
  299. struct ttm_placement placement;
  300. u32 placements;
  301. int r;
  302. rdev = radeon_get_rdev(bo->bdev);
  303. tmp_mem = *new_mem;
  304. tmp_mem.mm_node = NULL;
  305. placement.fpfn = 0;
  306. placement.lpfn = 0;
  307. placement.num_placement = 1;
  308. placement.placement = &placements;
  309. placement.num_busy_placement = 1;
  310. placement.busy_placement = &placements;
  311. placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  312. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
  313. if (unlikely(r)) {
  314. return r;
  315. }
  316. r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
  317. if (unlikely(r)) {
  318. goto out_cleanup;
  319. }
  320. r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
  321. if (unlikely(r)) {
  322. goto out_cleanup;
  323. }
  324. out_cleanup:
  325. ttm_bo_mem_put(bo, &tmp_mem);
  326. return r;
  327. }
  328. static int radeon_bo_move(struct ttm_buffer_object *bo,
  329. bool evict, bool interruptible,
  330. bool no_wait_reserve, bool no_wait_gpu,
  331. struct ttm_mem_reg *new_mem)
  332. {
  333. struct radeon_device *rdev;
  334. struct ttm_mem_reg *old_mem = &bo->mem;
  335. int r;
  336. rdev = radeon_get_rdev(bo->bdev);
  337. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  338. radeon_move_null(bo, new_mem);
  339. return 0;
  340. }
  341. if ((old_mem->mem_type == TTM_PL_TT &&
  342. new_mem->mem_type == TTM_PL_SYSTEM) ||
  343. (old_mem->mem_type == TTM_PL_SYSTEM &&
  344. new_mem->mem_type == TTM_PL_TT)) {
  345. /* bind is enough */
  346. radeon_move_null(bo, new_mem);
  347. return 0;
  348. }
  349. if (!rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready || rdev->asic->copy == NULL) {
  350. /* use memcpy */
  351. goto memcpy;
  352. }
  353. if (old_mem->mem_type == TTM_PL_VRAM &&
  354. new_mem->mem_type == TTM_PL_SYSTEM) {
  355. r = radeon_move_vram_ram(bo, evict, interruptible,
  356. no_wait_reserve, no_wait_gpu, new_mem);
  357. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  358. new_mem->mem_type == TTM_PL_VRAM) {
  359. r = radeon_move_ram_vram(bo, evict, interruptible,
  360. no_wait_reserve, no_wait_gpu, new_mem);
  361. } else {
  362. r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
  363. }
  364. if (r) {
  365. memcpy:
  366. r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
  367. }
  368. return r;
  369. }
  370. static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  371. {
  372. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  373. struct radeon_device *rdev = radeon_get_rdev(bdev);
  374. mem->bus.addr = NULL;
  375. mem->bus.offset = 0;
  376. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  377. mem->bus.base = 0;
  378. mem->bus.is_iomem = false;
  379. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  380. return -EINVAL;
  381. switch (mem->mem_type) {
  382. case TTM_PL_SYSTEM:
  383. /* system memory */
  384. return 0;
  385. case TTM_PL_TT:
  386. #if __OS_HAS_AGP
  387. if (rdev->flags & RADEON_IS_AGP) {
  388. /* RADEON_IS_AGP is set only if AGP is active */
  389. mem->bus.offset = mem->start << PAGE_SHIFT;
  390. mem->bus.base = rdev->mc.agp_base;
  391. mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
  392. }
  393. #endif
  394. break;
  395. case TTM_PL_VRAM:
  396. mem->bus.offset = mem->start << PAGE_SHIFT;
  397. /* check if it's visible */
  398. if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
  399. return -EINVAL;
  400. mem->bus.base = rdev->mc.aper_base;
  401. mem->bus.is_iomem = true;
  402. #ifdef __alpha__
  403. /*
  404. * Alpha: use bus.addr to hold the ioremap() return,
  405. * so we can modify bus.base below.
  406. */
  407. if (mem->placement & TTM_PL_FLAG_WC)
  408. mem->bus.addr =
  409. ioremap_wc(mem->bus.base + mem->bus.offset,
  410. mem->bus.size);
  411. else
  412. mem->bus.addr =
  413. ioremap_nocache(mem->bus.base + mem->bus.offset,
  414. mem->bus.size);
  415. /*
  416. * Alpha: Use just the bus offset plus
  417. * the hose/domain memory base for bus.base.
  418. * It then can be used to build PTEs for VRAM
  419. * access, as done in ttm_bo_vm_fault().
  420. */
  421. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  422. rdev->ddev->hose->dense_mem_base;
  423. #endif
  424. break;
  425. default:
  426. return -EINVAL;
  427. }
  428. return 0;
  429. }
  430. static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  431. {
  432. }
  433. static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
  434. bool lazy, bool interruptible)
  435. {
  436. return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
  437. }
  438. static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
  439. {
  440. return 0;
  441. }
  442. static void radeon_sync_obj_unref(void **sync_obj)
  443. {
  444. radeon_fence_unref((struct radeon_fence **)sync_obj);
  445. }
  446. static void *radeon_sync_obj_ref(void *sync_obj)
  447. {
  448. return radeon_fence_ref((struct radeon_fence *)sync_obj);
  449. }
  450. static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
  451. {
  452. return radeon_fence_signaled((struct radeon_fence *)sync_obj);
  453. }
  454. /*
  455. * TTM backend functions.
  456. */
  457. struct radeon_ttm_tt {
  458. struct ttm_dma_tt ttm;
  459. struct radeon_device *rdev;
  460. u64 offset;
  461. };
  462. static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
  463. struct ttm_mem_reg *bo_mem)
  464. {
  465. struct radeon_ttm_tt *gtt = (void*)ttm;
  466. int r;
  467. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  468. if (!ttm->num_pages) {
  469. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  470. ttm->num_pages, bo_mem, ttm);
  471. }
  472. r = radeon_gart_bind(gtt->rdev, gtt->offset,
  473. ttm->num_pages, ttm->pages, gtt->ttm.dma_address);
  474. if (r) {
  475. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  476. ttm->num_pages, (unsigned)gtt->offset);
  477. return r;
  478. }
  479. return 0;
  480. }
  481. static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
  482. {
  483. struct radeon_ttm_tt *gtt = (void *)ttm;
  484. radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
  485. return 0;
  486. }
  487. static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
  488. {
  489. struct radeon_ttm_tt *gtt = (void *)ttm;
  490. ttm_dma_tt_fini(&gtt->ttm);
  491. kfree(gtt);
  492. }
  493. static struct ttm_backend_func radeon_backend_func = {
  494. .bind = &radeon_ttm_backend_bind,
  495. .unbind = &radeon_ttm_backend_unbind,
  496. .destroy = &radeon_ttm_backend_destroy,
  497. };
  498. struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
  499. unsigned long size, uint32_t page_flags,
  500. struct page *dummy_read_page)
  501. {
  502. struct radeon_device *rdev;
  503. struct radeon_ttm_tt *gtt;
  504. rdev = radeon_get_rdev(bdev);
  505. #if __OS_HAS_AGP
  506. if (rdev->flags & RADEON_IS_AGP) {
  507. return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
  508. size, page_flags, dummy_read_page);
  509. }
  510. #endif
  511. gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
  512. if (gtt == NULL) {
  513. return NULL;
  514. }
  515. gtt->ttm.ttm.func = &radeon_backend_func;
  516. gtt->rdev = rdev;
  517. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  518. kfree(gtt);
  519. return NULL;
  520. }
  521. return &gtt->ttm.ttm;
  522. }
  523. static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
  524. {
  525. struct radeon_device *rdev;
  526. struct radeon_ttm_tt *gtt = (void *)ttm;
  527. unsigned i;
  528. int r;
  529. if (ttm->state != tt_unpopulated)
  530. return 0;
  531. rdev = radeon_get_rdev(ttm->bdev);
  532. #ifdef CONFIG_SWIOTLB
  533. if (swiotlb_nr_tbl()) {
  534. return ttm_dma_populate(&gtt->ttm, rdev->dev);
  535. }
  536. #endif
  537. r = ttm_pool_populate(ttm);
  538. if (r) {
  539. return r;
  540. }
  541. for (i = 0; i < ttm->num_pages; i++) {
  542. gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
  543. 0, PAGE_SIZE,
  544. PCI_DMA_BIDIRECTIONAL);
  545. if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
  546. while (--i) {
  547. pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
  548. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  549. gtt->ttm.dma_address[i] = 0;
  550. }
  551. ttm_pool_unpopulate(ttm);
  552. return -EFAULT;
  553. }
  554. }
  555. return 0;
  556. }
  557. static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
  558. {
  559. struct radeon_device *rdev;
  560. struct radeon_ttm_tt *gtt = (void *)ttm;
  561. unsigned i;
  562. rdev = radeon_get_rdev(ttm->bdev);
  563. #ifdef CONFIG_SWIOTLB
  564. if (swiotlb_nr_tbl()) {
  565. ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
  566. return;
  567. }
  568. #endif
  569. for (i = 0; i < ttm->num_pages; i++) {
  570. if (gtt->ttm.dma_address[i]) {
  571. pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
  572. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  573. }
  574. }
  575. ttm_pool_unpopulate(ttm);
  576. }
  577. static struct ttm_bo_driver radeon_bo_driver = {
  578. .ttm_tt_create = &radeon_ttm_tt_create,
  579. .ttm_tt_populate = &radeon_ttm_tt_populate,
  580. .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
  581. .invalidate_caches = &radeon_invalidate_caches,
  582. .init_mem_type = &radeon_init_mem_type,
  583. .evict_flags = &radeon_evict_flags,
  584. .move = &radeon_bo_move,
  585. .verify_access = &radeon_verify_access,
  586. .sync_obj_signaled = &radeon_sync_obj_signaled,
  587. .sync_obj_wait = &radeon_sync_obj_wait,
  588. .sync_obj_flush = &radeon_sync_obj_flush,
  589. .sync_obj_unref = &radeon_sync_obj_unref,
  590. .sync_obj_ref = &radeon_sync_obj_ref,
  591. .move_notify = &radeon_bo_move_notify,
  592. .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
  593. .io_mem_reserve = &radeon_ttm_io_mem_reserve,
  594. .io_mem_free = &radeon_ttm_io_mem_free,
  595. };
  596. int radeon_ttm_init(struct radeon_device *rdev)
  597. {
  598. int r;
  599. r = radeon_ttm_global_init(rdev);
  600. if (r) {
  601. return r;
  602. }
  603. /* No others user of address space so set it to 0 */
  604. r = ttm_bo_device_init(&rdev->mman.bdev,
  605. rdev->mman.bo_global_ref.ref.object,
  606. &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
  607. rdev->need_dma32);
  608. if (r) {
  609. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  610. return r;
  611. }
  612. rdev->mman.initialized = true;
  613. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
  614. rdev->mc.real_vram_size >> PAGE_SHIFT);
  615. if (r) {
  616. DRM_ERROR("Failed initializing VRAM heap.\n");
  617. return r;
  618. }
  619. r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
  620. RADEON_GEM_DOMAIN_VRAM,
  621. &rdev->stollen_vga_memory);
  622. if (r) {
  623. return r;
  624. }
  625. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  626. if (r)
  627. return r;
  628. r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
  629. radeon_bo_unreserve(rdev->stollen_vga_memory);
  630. if (r) {
  631. radeon_bo_unref(&rdev->stollen_vga_memory);
  632. return r;
  633. }
  634. DRM_INFO("radeon: %uM of VRAM memory ready\n",
  635. (unsigned)rdev->mc.real_vram_size / (1024 * 1024));
  636. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
  637. rdev->mc.gtt_size >> PAGE_SHIFT);
  638. if (r) {
  639. DRM_ERROR("Failed initializing GTT heap.\n");
  640. return r;
  641. }
  642. DRM_INFO("radeon: %uM of GTT memory ready.\n",
  643. (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
  644. if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
  645. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  646. }
  647. r = radeon_ttm_debugfs_init(rdev);
  648. if (r) {
  649. DRM_ERROR("Failed to init debugfs\n");
  650. return r;
  651. }
  652. return 0;
  653. }
  654. void radeon_ttm_fini(struct radeon_device *rdev)
  655. {
  656. int r;
  657. if (!rdev->mman.initialized)
  658. return;
  659. if (rdev->stollen_vga_memory) {
  660. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  661. if (r == 0) {
  662. radeon_bo_unpin(rdev->stollen_vga_memory);
  663. radeon_bo_unreserve(rdev->stollen_vga_memory);
  664. }
  665. radeon_bo_unref(&rdev->stollen_vga_memory);
  666. }
  667. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  668. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
  669. ttm_bo_device_release(&rdev->mman.bdev);
  670. radeon_gart_fini(rdev);
  671. radeon_ttm_global_fini(rdev);
  672. rdev->mman.initialized = false;
  673. DRM_INFO("radeon: ttm finalized\n");
  674. }
  675. /* this should only be called at bootup or when userspace
  676. * isn't running */
  677. void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
  678. {
  679. struct ttm_mem_type_manager *man;
  680. if (!rdev->mman.initialized)
  681. return;
  682. man = &rdev->mman.bdev.man[TTM_PL_VRAM];
  683. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  684. man->size = size >> PAGE_SHIFT;
  685. }
  686. static struct vm_operations_struct radeon_ttm_vm_ops;
  687. static const struct vm_operations_struct *ttm_vm_ops = NULL;
  688. static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  689. {
  690. struct ttm_buffer_object *bo;
  691. struct radeon_device *rdev;
  692. int r;
  693. bo = (struct ttm_buffer_object *)vma->vm_private_data;
  694. if (bo == NULL) {
  695. return VM_FAULT_NOPAGE;
  696. }
  697. rdev = radeon_get_rdev(bo->bdev);
  698. mutex_lock(&rdev->vram_mutex);
  699. r = ttm_vm_ops->fault(vma, vmf);
  700. mutex_unlock(&rdev->vram_mutex);
  701. return r;
  702. }
  703. int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
  704. {
  705. struct drm_file *file_priv;
  706. struct radeon_device *rdev;
  707. int r;
  708. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
  709. return drm_mmap(filp, vma);
  710. }
  711. file_priv = filp->private_data;
  712. rdev = file_priv->minor->dev->dev_private;
  713. if (rdev == NULL) {
  714. return -EINVAL;
  715. }
  716. r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
  717. if (unlikely(r != 0)) {
  718. return r;
  719. }
  720. if (unlikely(ttm_vm_ops == NULL)) {
  721. ttm_vm_ops = vma->vm_ops;
  722. radeon_ttm_vm_ops = *ttm_vm_ops;
  723. radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
  724. }
  725. vma->vm_ops = &radeon_ttm_vm_ops;
  726. return 0;
  727. }
  728. #define RADEON_DEBUGFS_MEM_TYPES 2
  729. #if defined(CONFIG_DEBUG_FS)
  730. static int radeon_mm_dump_table(struct seq_file *m, void *data)
  731. {
  732. struct drm_info_node *node = (struct drm_info_node *)m->private;
  733. struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
  734. struct drm_device *dev = node->minor->dev;
  735. struct radeon_device *rdev = dev->dev_private;
  736. int ret;
  737. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  738. spin_lock(&glob->lru_lock);
  739. ret = drm_mm_dump_table(m, mm);
  740. spin_unlock(&glob->lru_lock);
  741. return ret;
  742. }
  743. #endif
  744. static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
  745. {
  746. #if defined(CONFIG_DEBUG_FS)
  747. static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES+2];
  748. static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES+2][32];
  749. unsigned i;
  750. for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
  751. if (i == 0)
  752. sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
  753. else
  754. sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
  755. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  756. radeon_mem_types_list[i].show = &radeon_mm_dump_table;
  757. radeon_mem_types_list[i].driver_features = 0;
  758. if (i == 0)
  759. radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_VRAM].priv;
  760. else
  761. radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_TT].priv;
  762. }
  763. /* Add ttm page pool to debugfs */
  764. sprintf(radeon_mem_types_names[i], "ttm_page_pool");
  765. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  766. radeon_mem_types_list[i].show = &ttm_page_alloc_debugfs;
  767. radeon_mem_types_list[i].driver_features = 0;
  768. radeon_mem_types_list[i++].data = NULL;
  769. #ifdef CONFIG_SWIOTLB
  770. if (swiotlb_nr_tbl()) {
  771. sprintf(radeon_mem_types_names[i], "ttm_dma_page_pool");
  772. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  773. radeon_mem_types_list[i].show = &ttm_dma_page_alloc_debugfs;
  774. radeon_mem_types_list[i].driver_features = 0;
  775. radeon_mem_types_list[i++].data = NULL;
  776. }
  777. #endif
  778. return radeon_debugfs_add_files(rdev, radeon_mem_types_list, i);
  779. #endif
  780. return 0;
  781. }