radeon_pm.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #ifdef CONFIG_ACPI
  28. #include <linux/acpi.h>
  29. #endif
  30. #include <linux/power_supply.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #define RADEON_IDLE_LOOP_MS 100
  34. #define RADEON_RECLOCK_DELAY_MS 200
  35. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  36. #define RADEON_WAIT_IDLE_TIMEOUT 200
  37. static const char *radeon_pm_state_type_name[5] = {
  38. "Default",
  39. "Powersave",
  40. "Battery",
  41. "Balanced",
  42. "Performance",
  43. };
  44. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  45. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  46. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  47. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  48. static void radeon_pm_update_profile(struct radeon_device *rdev);
  49. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  50. #define ACPI_AC_CLASS "ac_adapter"
  51. int radeon_pm_get_type_index(struct radeon_device *rdev,
  52. enum radeon_pm_state_type ps_type,
  53. int instance)
  54. {
  55. int i;
  56. int found_instance = -1;
  57. for (i = 0; i < rdev->pm.num_power_states; i++) {
  58. if (rdev->pm.power_state[i].type == ps_type) {
  59. found_instance++;
  60. if (found_instance == instance)
  61. return i;
  62. }
  63. }
  64. /* return default if no match */
  65. return rdev->pm.default_power_state_index;
  66. }
  67. #ifdef CONFIG_ACPI
  68. static int radeon_acpi_event(struct notifier_block *nb,
  69. unsigned long val,
  70. void *data)
  71. {
  72. struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
  73. struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
  74. if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
  75. if (power_supply_is_system_supplied() > 0)
  76. DRM_DEBUG_DRIVER("pm: AC\n");
  77. else
  78. DRM_DEBUG_DRIVER("pm: DC\n");
  79. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  80. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  81. mutex_lock(&rdev->pm.mutex);
  82. radeon_pm_update_profile(rdev);
  83. radeon_pm_set_clocks(rdev);
  84. mutex_unlock(&rdev->pm.mutex);
  85. }
  86. }
  87. }
  88. return NOTIFY_OK;
  89. }
  90. #endif
  91. static void radeon_pm_update_profile(struct radeon_device *rdev)
  92. {
  93. switch (rdev->pm.profile) {
  94. case PM_PROFILE_DEFAULT:
  95. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  96. break;
  97. case PM_PROFILE_AUTO:
  98. if (power_supply_is_system_supplied() > 0) {
  99. if (rdev->pm.active_crtc_count > 1)
  100. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  101. else
  102. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  103. } else {
  104. if (rdev->pm.active_crtc_count > 1)
  105. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  106. else
  107. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  108. }
  109. break;
  110. case PM_PROFILE_LOW:
  111. if (rdev->pm.active_crtc_count > 1)
  112. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  113. else
  114. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  115. break;
  116. case PM_PROFILE_MID:
  117. if (rdev->pm.active_crtc_count > 1)
  118. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  119. else
  120. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  121. break;
  122. case PM_PROFILE_HIGH:
  123. if (rdev->pm.active_crtc_count > 1)
  124. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  125. else
  126. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  127. break;
  128. }
  129. if (rdev->pm.active_crtc_count == 0) {
  130. rdev->pm.requested_power_state_index =
  131. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  132. rdev->pm.requested_clock_mode_index =
  133. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  134. } else {
  135. rdev->pm.requested_power_state_index =
  136. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  137. rdev->pm.requested_clock_mode_index =
  138. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  139. }
  140. }
  141. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  142. {
  143. struct radeon_bo *bo, *n;
  144. if (list_empty(&rdev->gem.objects))
  145. return;
  146. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  147. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  148. ttm_bo_unmap_virtual(&bo->tbo);
  149. }
  150. }
  151. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  152. {
  153. if (rdev->pm.active_crtcs) {
  154. rdev->pm.vblank_sync = false;
  155. wait_event_timeout(
  156. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  157. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  158. }
  159. }
  160. static void radeon_set_power_state(struct radeon_device *rdev)
  161. {
  162. u32 sclk, mclk;
  163. bool misc_after = false;
  164. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  165. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  166. return;
  167. if (radeon_gui_idle(rdev)) {
  168. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  169. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  170. if (sclk > rdev->pm.default_sclk)
  171. sclk = rdev->pm.default_sclk;
  172. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  173. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  174. if (mclk > rdev->pm.default_mclk)
  175. mclk = rdev->pm.default_mclk;
  176. /* upvolt before raising clocks, downvolt after lowering clocks */
  177. if (sclk < rdev->pm.current_sclk)
  178. misc_after = true;
  179. radeon_sync_with_vblank(rdev);
  180. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  181. if (!radeon_pm_in_vbl(rdev))
  182. return;
  183. }
  184. radeon_pm_prepare(rdev);
  185. if (!misc_after)
  186. /* voltage, pcie lanes, etc.*/
  187. radeon_pm_misc(rdev);
  188. /* set engine clock */
  189. if (sclk != rdev->pm.current_sclk) {
  190. radeon_pm_debug_check_in_vbl(rdev, false);
  191. radeon_set_engine_clock(rdev, sclk);
  192. radeon_pm_debug_check_in_vbl(rdev, true);
  193. rdev->pm.current_sclk = sclk;
  194. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  195. }
  196. /* set memory clock */
  197. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  198. radeon_pm_debug_check_in_vbl(rdev, false);
  199. radeon_set_memory_clock(rdev, mclk);
  200. radeon_pm_debug_check_in_vbl(rdev, true);
  201. rdev->pm.current_mclk = mclk;
  202. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  203. }
  204. if (misc_after)
  205. /* voltage, pcie lanes, etc.*/
  206. radeon_pm_misc(rdev);
  207. radeon_pm_finish(rdev);
  208. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  209. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  210. } else
  211. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  212. }
  213. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  214. {
  215. int i;
  216. /* no need to take locks, etc. if nothing's going to change */
  217. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  218. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  219. return;
  220. mutex_lock(&rdev->ddev->struct_mutex);
  221. mutex_lock(&rdev->vram_mutex);
  222. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  223. if (rdev->ring[i].ring_obj)
  224. mutex_lock(&rdev->ring[i].mutex);
  225. }
  226. /* gui idle int has issues on older chips it seems */
  227. if (rdev->family >= CHIP_R600) {
  228. if (rdev->irq.installed) {
  229. /* wait for GPU idle */
  230. rdev->pm.gui_idle = false;
  231. rdev->irq.gui_idle = true;
  232. radeon_irq_set(rdev);
  233. wait_event_interruptible_timeout(
  234. rdev->irq.idle_queue, rdev->pm.gui_idle,
  235. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  236. rdev->irq.gui_idle = false;
  237. radeon_irq_set(rdev);
  238. }
  239. } else {
  240. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  241. if (ring->ready) {
  242. struct radeon_fence *fence;
  243. radeon_ring_alloc(rdev, ring, 64);
  244. radeon_fence_create(rdev, &fence, radeon_ring_index(rdev, ring));
  245. radeon_fence_emit(rdev, fence);
  246. radeon_ring_commit(rdev, ring);
  247. radeon_fence_wait(fence, false);
  248. radeon_fence_unref(&fence);
  249. }
  250. }
  251. radeon_unmap_vram_bos(rdev);
  252. if (rdev->irq.installed) {
  253. for (i = 0; i < rdev->num_crtc; i++) {
  254. if (rdev->pm.active_crtcs & (1 << i)) {
  255. rdev->pm.req_vblank |= (1 << i);
  256. drm_vblank_get(rdev->ddev, i);
  257. }
  258. }
  259. }
  260. radeon_set_power_state(rdev);
  261. if (rdev->irq.installed) {
  262. for (i = 0; i < rdev->num_crtc; i++) {
  263. if (rdev->pm.req_vblank & (1 << i)) {
  264. rdev->pm.req_vblank &= ~(1 << i);
  265. drm_vblank_put(rdev->ddev, i);
  266. }
  267. }
  268. }
  269. /* update display watermarks based on new power state */
  270. radeon_update_bandwidth_info(rdev);
  271. if (rdev->pm.active_crtc_count)
  272. radeon_bandwidth_update(rdev);
  273. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  274. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  275. if (rdev->ring[i].ring_obj)
  276. mutex_unlock(&rdev->ring[i].mutex);
  277. }
  278. mutex_unlock(&rdev->vram_mutex);
  279. mutex_unlock(&rdev->ddev->struct_mutex);
  280. }
  281. static void radeon_pm_print_states(struct radeon_device *rdev)
  282. {
  283. int i, j;
  284. struct radeon_power_state *power_state;
  285. struct radeon_pm_clock_info *clock_info;
  286. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  287. for (i = 0; i < rdev->pm.num_power_states; i++) {
  288. power_state = &rdev->pm.power_state[i];
  289. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  290. radeon_pm_state_type_name[power_state->type]);
  291. if (i == rdev->pm.default_power_state_index)
  292. DRM_DEBUG_DRIVER("\tDefault");
  293. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  294. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  295. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  296. DRM_DEBUG_DRIVER("\tSingle display only\n");
  297. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  298. for (j = 0; j < power_state->num_clock_modes; j++) {
  299. clock_info = &(power_state->clock_info[j]);
  300. if (rdev->flags & RADEON_IS_IGP)
  301. DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n",
  302. j,
  303. clock_info->sclk * 10,
  304. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  305. else
  306. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n",
  307. j,
  308. clock_info->sclk * 10,
  309. clock_info->mclk * 10,
  310. clock_info->voltage.voltage,
  311. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  312. }
  313. }
  314. }
  315. static ssize_t radeon_get_pm_profile(struct device *dev,
  316. struct device_attribute *attr,
  317. char *buf)
  318. {
  319. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  320. struct radeon_device *rdev = ddev->dev_private;
  321. int cp = rdev->pm.profile;
  322. return snprintf(buf, PAGE_SIZE, "%s\n",
  323. (cp == PM_PROFILE_AUTO) ? "auto" :
  324. (cp == PM_PROFILE_LOW) ? "low" :
  325. (cp == PM_PROFILE_MID) ? "mid" :
  326. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  327. }
  328. static ssize_t radeon_set_pm_profile(struct device *dev,
  329. struct device_attribute *attr,
  330. const char *buf,
  331. size_t count)
  332. {
  333. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  334. struct radeon_device *rdev = ddev->dev_private;
  335. mutex_lock(&rdev->pm.mutex);
  336. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  337. if (strncmp("default", buf, strlen("default")) == 0)
  338. rdev->pm.profile = PM_PROFILE_DEFAULT;
  339. else if (strncmp("auto", buf, strlen("auto")) == 0)
  340. rdev->pm.profile = PM_PROFILE_AUTO;
  341. else if (strncmp("low", buf, strlen("low")) == 0)
  342. rdev->pm.profile = PM_PROFILE_LOW;
  343. else if (strncmp("mid", buf, strlen("mid")) == 0)
  344. rdev->pm.profile = PM_PROFILE_MID;
  345. else if (strncmp("high", buf, strlen("high")) == 0)
  346. rdev->pm.profile = PM_PROFILE_HIGH;
  347. else {
  348. count = -EINVAL;
  349. goto fail;
  350. }
  351. radeon_pm_update_profile(rdev);
  352. radeon_pm_set_clocks(rdev);
  353. } else
  354. count = -EINVAL;
  355. fail:
  356. mutex_unlock(&rdev->pm.mutex);
  357. return count;
  358. }
  359. static ssize_t radeon_get_pm_method(struct device *dev,
  360. struct device_attribute *attr,
  361. char *buf)
  362. {
  363. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  364. struct radeon_device *rdev = ddev->dev_private;
  365. int pm = rdev->pm.pm_method;
  366. return snprintf(buf, PAGE_SIZE, "%s\n",
  367. (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
  368. }
  369. static ssize_t radeon_set_pm_method(struct device *dev,
  370. struct device_attribute *attr,
  371. const char *buf,
  372. size_t count)
  373. {
  374. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  375. struct radeon_device *rdev = ddev->dev_private;
  376. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  377. mutex_lock(&rdev->pm.mutex);
  378. rdev->pm.pm_method = PM_METHOD_DYNPM;
  379. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  380. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  381. mutex_unlock(&rdev->pm.mutex);
  382. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  383. mutex_lock(&rdev->pm.mutex);
  384. /* disable dynpm */
  385. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  386. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  387. rdev->pm.pm_method = PM_METHOD_PROFILE;
  388. mutex_unlock(&rdev->pm.mutex);
  389. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  390. } else {
  391. count = -EINVAL;
  392. goto fail;
  393. }
  394. radeon_pm_compute_clocks(rdev);
  395. fail:
  396. return count;
  397. }
  398. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  399. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  400. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  401. struct device_attribute *attr,
  402. char *buf)
  403. {
  404. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  405. struct radeon_device *rdev = ddev->dev_private;
  406. int temp;
  407. switch (rdev->pm.int_thermal_type) {
  408. case THERMAL_TYPE_RV6XX:
  409. temp = rv6xx_get_temp(rdev);
  410. break;
  411. case THERMAL_TYPE_RV770:
  412. temp = rv770_get_temp(rdev);
  413. break;
  414. case THERMAL_TYPE_EVERGREEN:
  415. case THERMAL_TYPE_NI:
  416. temp = evergreen_get_temp(rdev);
  417. break;
  418. case THERMAL_TYPE_SUMO:
  419. temp = sumo_get_temp(rdev);
  420. break;
  421. default:
  422. temp = 0;
  423. break;
  424. }
  425. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  426. }
  427. static ssize_t radeon_hwmon_show_name(struct device *dev,
  428. struct device_attribute *attr,
  429. char *buf)
  430. {
  431. return sprintf(buf, "radeon\n");
  432. }
  433. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  434. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  435. static struct attribute *hwmon_attributes[] = {
  436. &sensor_dev_attr_temp1_input.dev_attr.attr,
  437. &sensor_dev_attr_name.dev_attr.attr,
  438. NULL
  439. };
  440. static const struct attribute_group hwmon_attrgroup = {
  441. .attrs = hwmon_attributes,
  442. };
  443. static int radeon_hwmon_init(struct radeon_device *rdev)
  444. {
  445. int err = 0;
  446. rdev->pm.int_hwmon_dev = NULL;
  447. switch (rdev->pm.int_thermal_type) {
  448. case THERMAL_TYPE_RV6XX:
  449. case THERMAL_TYPE_RV770:
  450. case THERMAL_TYPE_EVERGREEN:
  451. case THERMAL_TYPE_NI:
  452. case THERMAL_TYPE_SUMO:
  453. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  454. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  455. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  456. dev_err(rdev->dev,
  457. "Unable to register hwmon device: %d\n", err);
  458. break;
  459. }
  460. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  461. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  462. &hwmon_attrgroup);
  463. if (err) {
  464. dev_err(rdev->dev,
  465. "Unable to create hwmon sysfs file: %d\n", err);
  466. hwmon_device_unregister(rdev->dev);
  467. }
  468. break;
  469. default:
  470. break;
  471. }
  472. return err;
  473. }
  474. static void radeon_hwmon_fini(struct radeon_device *rdev)
  475. {
  476. if (rdev->pm.int_hwmon_dev) {
  477. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  478. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  479. }
  480. }
  481. void radeon_pm_suspend(struct radeon_device *rdev)
  482. {
  483. mutex_lock(&rdev->pm.mutex);
  484. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  485. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  486. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  487. }
  488. mutex_unlock(&rdev->pm.mutex);
  489. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  490. }
  491. void radeon_pm_resume(struct radeon_device *rdev)
  492. {
  493. /* set up the default clocks if the MC ucode is loaded */
  494. if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) {
  495. if (rdev->pm.default_vddc)
  496. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  497. SET_VOLTAGE_TYPE_ASIC_VDDC);
  498. if (rdev->pm.default_vddci)
  499. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  500. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  501. if (rdev->pm.default_sclk)
  502. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  503. if (rdev->pm.default_mclk)
  504. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  505. }
  506. /* asic init will reset the default power state */
  507. mutex_lock(&rdev->pm.mutex);
  508. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  509. rdev->pm.current_clock_mode_index = 0;
  510. rdev->pm.current_sclk = rdev->pm.default_sclk;
  511. rdev->pm.current_mclk = rdev->pm.default_mclk;
  512. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  513. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  514. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  515. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  516. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  517. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  518. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  519. }
  520. mutex_unlock(&rdev->pm.mutex);
  521. radeon_pm_compute_clocks(rdev);
  522. }
  523. int radeon_pm_init(struct radeon_device *rdev)
  524. {
  525. int ret;
  526. /* default to profile method */
  527. rdev->pm.pm_method = PM_METHOD_PROFILE;
  528. rdev->pm.profile = PM_PROFILE_DEFAULT;
  529. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  530. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  531. rdev->pm.dynpm_can_upclock = true;
  532. rdev->pm.dynpm_can_downclock = true;
  533. rdev->pm.default_sclk = rdev->clock.default_sclk;
  534. rdev->pm.default_mclk = rdev->clock.default_mclk;
  535. rdev->pm.current_sclk = rdev->clock.default_sclk;
  536. rdev->pm.current_mclk = rdev->clock.default_mclk;
  537. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  538. if (rdev->bios) {
  539. if (rdev->is_atom_bios)
  540. radeon_atombios_get_power_modes(rdev);
  541. else
  542. radeon_combios_get_power_modes(rdev);
  543. radeon_pm_print_states(rdev);
  544. radeon_pm_init_profile(rdev);
  545. /* set up the default clocks if the MC ucode is loaded */
  546. if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) {
  547. if (rdev->pm.default_vddc)
  548. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  549. SET_VOLTAGE_TYPE_ASIC_VDDC);
  550. if (rdev->pm.default_vddci)
  551. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  552. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  553. if (rdev->pm.default_sclk)
  554. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  555. if (rdev->pm.default_mclk)
  556. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  557. }
  558. }
  559. /* set up the internal thermal sensor if applicable */
  560. ret = radeon_hwmon_init(rdev);
  561. if (ret)
  562. return ret;
  563. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  564. if (rdev->pm.num_power_states > 1) {
  565. /* where's the best place to put these? */
  566. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  567. if (ret)
  568. DRM_ERROR("failed to create device file for power profile\n");
  569. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  570. if (ret)
  571. DRM_ERROR("failed to create device file for power method\n");
  572. #ifdef CONFIG_ACPI
  573. rdev->acpi_nb.notifier_call = radeon_acpi_event;
  574. register_acpi_notifier(&rdev->acpi_nb);
  575. #endif
  576. if (radeon_debugfs_pm_init(rdev)) {
  577. DRM_ERROR("Failed to register debugfs file for PM!\n");
  578. }
  579. DRM_INFO("radeon: power management initialized\n");
  580. }
  581. return 0;
  582. }
  583. void radeon_pm_fini(struct radeon_device *rdev)
  584. {
  585. if (rdev->pm.num_power_states > 1) {
  586. mutex_lock(&rdev->pm.mutex);
  587. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  588. rdev->pm.profile = PM_PROFILE_DEFAULT;
  589. radeon_pm_update_profile(rdev);
  590. radeon_pm_set_clocks(rdev);
  591. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  592. /* reset default clocks */
  593. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  594. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  595. radeon_pm_set_clocks(rdev);
  596. }
  597. mutex_unlock(&rdev->pm.mutex);
  598. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  599. device_remove_file(rdev->dev, &dev_attr_power_profile);
  600. device_remove_file(rdev->dev, &dev_attr_power_method);
  601. #ifdef CONFIG_ACPI
  602. unregister_acpi_notifier(&rdev->acpi_nb);
  603. #endif
  604. }
  605. if (rdev->pm.power_state)
  606. kfree(rdev->pm.power_state);
  607. radeon_hwmon_fini(rdev);
  608. }
  609. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  610. {
  611. struct drm_device *ddev = rdev->ddev;
  612. struct drm_crtc *crtc;
  613. struct radeon_crtc *radeon_crtc;
  614. if (rdev->pm.num_power_states < 2)
  615. return;
  616. mutex_lock(&rdev->pm.mutex);
  617. rdev->pm.active_crtcs = 0;
  618. rdev->pm.active_crtc_count = 0;
  619. list_for_each_entry(crtc,
  620. &ddev->mode_config.crtc_list, head) {
  621. radeon_crtc = to_radeon_crtc(crtc);
  622. if (radeon_crtc->enabled) {
  623. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  624. rdev->pm.active_crtc_count++;
  625. }
  626. }
  627. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  628. radeon_pm_update_profile(rdev);
  629. radeon_pm_set_clocks(rdev);
  630. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  631. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  632. if (rdev->pm.active_crtc_count > 1) {
  633. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  634. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  635. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  636. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  637. radeon_pm_get_dynpm_state(rdev);
  638. radeon_pm_set_clocks(rdev);
  639. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  640. }
  641. } else if (rdev->pm.active_crtc_count == 1) {
  642. /* TODO: Increase clocks if needed for current mode */
  643. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  644. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  645. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  646. radeon_pm_get_dynpm_state(rdev);
  647. radeon_pm_set_clocks(rdev);
  648. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  649. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  650. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  651. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  652. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  653. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  654. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  655. }
  656. } else { /* count == 0 */
  657. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  658. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  659. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  660. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  661. radeon_pm_get_dynpm_state(rdev);
  662. radeon_pm_set_clocks(rdev);
  663. }
  664. }
  665. }
  666. }
  667. mutex_unlock(&rdev->pm.mutex);
  668. }
  669. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  670. {
  671. int crtc, vpos, hpos, vbl_status;
  672. bool in_vbl = true;
  673. /* Iterate over all active crtc's. All crtc's must be in vblank,
  674. * otherwise return in_vbl == false.
  675. */
  676. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  677. if (rdev->pm.active_crtcs & (1 << crtc)) {
  678. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
  679. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  680. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  681. in_vbl = false;
  682. }
  683. }
  684. return in_vbl;
  685. }
  686. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  687. {
  688. u32 stat_crtc = 0;
  689. bool in_vbl = radeon_pm_in_vbl(rdev);
  690. if (in_vbl == false)
  691. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  692. finish ? "exit" : "entry");
  693. return in_vbl;
  694. }
  695. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  696. {
  697. struct radeon_device *rdev;
  698. int resched;
  699. rdev = container_of(work, struct radeon_device,
  700. pm.dynpm_idle_work.work);
  701. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  702. mutex_lock(&rdev->pm.mutex);
  703. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  704. int not_processed = 0;
  705. int i;
  706. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  707. not_processed += radeon_fence_count_emitted(rdev, i);
  708. if (not_processed >= 3)
  709. break;
  710. }
  711. if (not_processed >= 3) { /* should upclock */
  712. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  713. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  714. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  715. rdev->pm.dynpm_can_upclock) {
  716. rdev->pm.dynpm_planned_action =
  717. DYNPM_ACTION_UPCLOCK;
  718. rdev->pm.dynpm_action_timeout = jiffies +
  719. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  720. }
  721. } else if (not_processed == 0) { /* should downclock */
  722. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  723. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  724. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  725. rdev->pm.dynpm_can_downclock) {
  726. rdev->pm.dynpm_planned_action =
  727. DYNPM_ACTION_DOWNCLOCK;
  728. rdev->pm.dynpm_action_timeout = jiffies +
  729. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  730. }
  731. }
  732. /* Note, radeon_pm_set_clocks is called with static_switch set
  733. * to false since we want to wait for vbl to avoid flicker.
  734. */
  735. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  736. jiffies > rdev->pm.dynpm_action_timeout) {
  737. radeon_pm_get_dynpm_state(rdev);
  738. radeon_pm_set_clocks(rdev);
  739. }
  740. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  741. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  742. }
  743. mutex_unlock(&rdev->pm.mutex);
  744. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  745. }
  746. /*
  747. * Debugfs info
  748. */
  749. #if defined(CONFIG_DEBUG_FS)
  750. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  751. {
  752. struct drm_info_node *node = (struct drm_info_node *) m->private;
  753. struct drm_device *dev = node->minor->dev;
  754. struct radeon_device *rdev = dev->dev_private;
  755. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  756. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  757. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  758. if (rdev->asic->get_memory_clock)
  759. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  760. if (rdev->pm.current_vddc)
  761. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  762. if (rdev->asic->get_pcie_lanes)
  763. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  764. return 0;
  765. }
  766. static struct drm_info_list radeon_pm_info_list[] = {
  767. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  768. };
  769. #endif
  770. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  771. {
  772. #if defined(CONFIG_DEBUG_FS)
  773. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  774. #else
  775. return 0;
  776. #endif
  777. }