radeon_asic.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  42. {
  43. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  44. BUG_ON(1);
  45. return 0;
  46. }
  47. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  48. {
  49. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  50. reg, v);
  51. BUG_ON(1);
  52. }
  53. static void radeon_register_accessor_init(struct radeon_device *rdev)
  54. {
  55. rdev->mc_rreg = &radeon_invalid_rreg;
  56. rdev->mc_wreg = &radeon_invalid_wreg;
  57. rdev->pll_rreg = &radeon_invalid_rreg;
  58. rdev->pll_wreg = &radeon_invalid_wreg;
  59. rdev->pciep_rreg = &radeon_invalid_rreg;
  60. rdev->pciep_wreg = &radeon_invalid_wreg;
  61. /* Don't change order as we are overridding accessor. */
  62. if (rdev->family < CHIP_RV515) {
  63. rdev->pcie_reg_mask = 0xff;
  64. } else {
  65. rdev->pcie_reg_mask = 0x7ff;
  66. }
  67. /* FIXME: not sure here */
  68. if (rdev->family <= CHIP_R580) {
  69. rdev->pll_rreg = &r100_pll_rreg;
  70. rdev->pll_wreg = &r100_pll_wreg;
  71. }
  72. if (rdev->family >= CHIP_R420) {
  73. rdev->mc_rreg = &r420_mc_rreg;
  74. rdev->mc_wreg = &r420_mc_wreg;
  75. }
  76. if (rdev->family >= CHIP_RV515) {
  77. rdev->mc_rreg = &rv515_mc_rreg;
  78. rdev->mc_wreg = &rv515_mc_wreg;
  79. }
  80. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  81. rdev->mc_rreg = &rs400_mc_rreg;
  82. rdev->mc_wreg = &rs400_mc_wreg;
  83. }
  84. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  85. rdev->mc_rreg = &rs690_mc_rreg;
  86. rdev->mc_wreg = &rs690_mc_wreg;
  87. }
  88. if (rdev->family == CHIP_RS600) {
  89. rdev->mc_rreg = &rs600_mc_rreg;
  90. rdev->mc_wreg = &rs600_mc_wreg;
  91. }
  92. if (rdev->family >= CHIP_R600) {
  93. rdev->pciep_rreg = &r600_pciep_rreg;
  94. rdev->pciep_wreg = &r600_pciep_wreg;
  95. }
  96. }
  97. /* helper to disable agp */
  98. void radeon_agp_disable(struct radeon_device *rdev)
  99. {
  100. rdev->flags &= ~RADEON_IS_AGP;
  101. if (rdev->family >= CHIP_R600) {
  102. DRM_INFO("Forcing AGP to PCIE mode\n");
  103. rdev->flags |= RADEON_IS_PCIE;
  104. } else if (rdev->family >= CHIP_RV515 ||
  105. rdev->family == CHIP_RV380 ||
  106. rdev->family == CHIP_RV410 ||
  107. rdev->family == CHIP_R423) {
  108. DRM_INFO("Forcing AGP to PCIE mode\n");
  109. rdev->flags |= RADEON_IS_PCIE;
  110. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  111. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  112. } else {
  113. DRM_INFO("Forcing AGP to PCI mode\n");
  114. rdev->flags |= RADEON_IS_PCI;
  115. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  116. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  117. }
  118. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  119. }
  120. /*
  121. * ASIC
  122. */
  123. static struct radeon_asic r100_asic = {
  124. .init = &r100_init,
  125. .fini = &r100_fini,
  126. .suspend = &r100_suspend,
  127. .resume = &r100_resume,
  128. .vga_set_state = &r100_vga_set_state,
  129. .gpu_is_lockup = &r100_gpu_is_lockup,
  130. .asic_reset = &r100_asic_reset,
  131. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  132. .gart_set_page = &r100_pci_gart_set_page,
  133. .ring_start = &r100_ring_start,
  134. .ring_test = &r100_ring_test,
  135. .ring = {
  136. [RADEON_RING_TYPE_GFX_INDEX] = {
  137. .ib_execute = &r100_ring_ib_execute,
  138. .emit_fence = &r100_fence_ring_emit,
  139. .emit_semaphore = &r100_semaphore_ring_emit,
  140. }
  141. },
  142. .irq_set = &r100_irq_set,
  143. .irq_process = &r100_irq_process,
  144. .get_vblank_counter = &r100_get_vblank_counter,
  145. .cs_parse = &r100_cs_parse,
  146. .copy_blit = &r100_copy_blit,
  147. .copy_dma = NULL,
  148. .copy = &r100_copy_blit,
  149. .get_engine_clock = &radeon_legacy_get_engine_clock,
  150. .set_engine_clock = &radeon_legacy_set_engine_clock,
  151. .get_memory_clock = &radeon_legacy_get_memory_clock,
  152. .set_memory_clock = NULL,
  153. .get_pcie_lanes = NULL,
  154. .set_pcie_lanes = NULL,
  155. .set_clock_gating = &radeon_legacy_set_clock_gating,
  156. .set_surface_reg = r100_set_surface_reg,
  157. .clear_surface_reg = r100_clear_surface_reg,
  158. .bandwidth_update = &r100_bandwidth_update,
  159. .hpd_init = &r100_hpd_init,
  160. .hpd_fini = &r100_hpd_fini,
  161. .hpd_sense = &r100_hpd_sense,
  162. .hpd_set_polarity = &r100_hpd_set_polarity,
  163. .ioctl_wait_idle = NULL,
  164. .gui_idle = &r100_gui_idle,
  165. .pm_misc = &r100_pm_misc,
  166. .pm_prepare = &r100_pm_prepare,
  167. .pm_finish = &r100_pm_finish,
  168. .pm_init_profile = &r100_pm_init_profile,
  169. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  170. .pre_page_flip = &r100_pre_page_flip,
  171. .page_flip = &r100_page_flip,
  172. .post_page_flip = &r100_post_page_flip,
  173. };
  174. static struct radeon_asic r200_asic = {
  175. .init = &r100_init,
  176. .fini = &r100_fini,
  177. .suspend = &r100_suspend,
  178. .resume = &r100_resume,
  179. .vga_set_state = &r100_vga_set_state,
  180. .gpu_is_lockup = &r100_gpu_is_lockup,
  181. .asic_reset = &r100_asic_reset,
  182. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  183. .gart_set_page = &r100_pci_gart_set_page,
  184. .ring_start = &r100_ring_start,
  185. .ring_test = &r100_ring_test,
  186. .ring = {
  187. [RADEON_RING_TYPE_GFX_INDEX] = {
  188. .ib_execute = &r100_ring_ib_execute,
  189. .emit_fence = &r100_fence_ring_emit,
  190. .emit_semaphore = &r100_semaphore_ring_emit,
  191. }
  192. },
  193. .irq_set = &r100_irq_set,
  194. .irq_process = &r100_irq_process,
  195. .get_vblank_counter = &r100_get_vblank_counter,
  196. .cs_parse = &r100_cs_parse,
  197. .copy_blit = &r100_copy_blit,
  198. .copy_dma = &r200_copy_dma,
  199. .copy = &r100_copy_blit,
  200. .get_engine_clock = &radeon_legacy_get_engine_clock,
  201. .set_engine_clock = &radeon_legacy_set_engine_clock,
  202. .get_memory_clock = &radeon_legacy_get_memory_clock,
  203. .set_memory_clock = NULL,
  204. .set_pcie_lanes = NULL,
  205. .set_clock_gating = &radeon_legacy_set_clock_gating,
  206. .set_surface_reg = r100_set_surface_reg,
  207. .clear_surface_reg = r100_clear_surface_reg,
  208. .bandwidth_update = &r100_bandwidth_update,
  209. .hpd_init = &r100_hpd_init,
  210. .hpd_fini = &r100_hpd_fini,
  211. .hpd_sense = &r100_hpd_sense,
  212. .hpd_set_polarity = &r100_hpd_set_polarity,
  213. .ioctl_wait_idle = NULL,
  214. .gui_idle = &r100_gui_idle,
  215. .pm_misc = &r100_pm_misc,
  216. .pm_prepare = &r100_pm_prepare,
  217. .pm_finish = &r100_pm_finish,
  218. .pm_init_profile = &r100_pm_init_profile,
  219. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  220. .pre_page_flip = &r100_pre_page_flip,
  221. .page_flip = &r100_page_flip,
  222. .post_page_flip = &r100_post_page_flip,
  223. };
  224. static struct radeon_asic r300_asic = {
  225. .init = &r300_init,
  226. .fini = &r300_fini,
  227. .suspend = &r300_suspend,
  228. .resume = &r300_resume,
  229. .vga_set_state = &r100_vga_set_state,
  230. .gpu_is_lockup = &r300_gpu_is_lockup,
  231. .asic_reset = &r300_asic_reset,
  232. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  233. .gart_set_page = &r100_pci_gart_set_page,
  234. .ring_start = &r300_ring_start,
  235. .ring_test = &r100_ring_test,
  236. .ring = {
  237. [RADEON_RING_TYPE_GFX_INDEX] = {
  238. .ib_execute = &r100_ring_ib_execute,
  239. .emit_fence = &r300_fence_ring_emit,
  240. .emit_semaphore = &r100_semaphore_ring_emit,
  241. }
  242. },
  243. .irq_set = &r100_irq_set,
  244. .irq_process = &r100_irq_process,
  245. .get_vblank_counter = &r100_get_vblank_counter,
  246. .cs_parse = &r300_cs_parse,
  247. .copy_blit = &r100_copy_blit,
  248. .copy_dma = &r200_copy_dma,
  249. .copy = &r100_copy_blit,
  250. .get_engine_clock = &radeon_legacy_get_engine_clock,
  251. .set_engine_clock = &radeon_legacy_set_engine_clock,
  252. .get_memory_clock = &radeon_legacy_get_memory_clock,
  253. .set_memory_clock = NULL,
  254. .get_pcie_lanes = &rv370_get_pcie_lanes,
  255. .set_pcie_lanes = &rv370_set_pcie_lanes,
  256. .set_clock_gating = &radeon_legacy_set_clock_gating,
  257. .set_surface_reg = r100_set_surface_reg,
  258. .clear_surface_reg = r100_clear_surface_reg,
  259. .bandwidth_update = &r100_bandwidth_update,
  260. .hpd_init = &r100_hpd_init,
  261. .hpd_fini = &r100_hpd_fini,
  262. .hpd_sense = &r100_hpd_sense,
  263. .hpd_set_polarity = &r100_hpd_set_polarity,
  264. .ioctl_wait_idle = NULL,
  265. .gui_idle = &r100_gui_idle,
  266. .pm_misc = &r100_pm_misc,
  267. .pm_prepare = &r100_pm_prepare,
  268. .pm_finish = &r100_pm_finish,
  269. .pm_init_profile = &r100_pm_init_profile,
  270. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  271. .pre_page_flip = &r100_pre_page_flip,
  272. .page_flip = &r100_page_flip,
  273. .post_page_flip = &r100_post_page_flip,
  274. };
  275. static struct radeon_asic r300_asic_pcie = {
  276. .init = &r300_init,
  277. .fini = &r300_fini,
  278. .suspend = &r300_suspend,
  279. .resume = &r300_resume,
  280. .vga_set_state = &r100_vga_set_state,
  281. .gpu_is_lockup = &r300_gpu_is_lockup,
  282. .asic_reset = &r300_asic_reset,
  283. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  284. .gart_set_page = &rv370_pcie_gart_set_page,
  285. .ring_start = &r300_ring_start,
  286. .ring_test = &r100_ring_test,
  287. .ring = {
  288. [RADEON_RING_TYPE_GFX_INDEX] = {
  289. .ib_execute = &r100_ring_ib_execute,
  290. .emit_fence = &r300_fence_ring_emit,
  291. .emit_semaphore = &r100_semaphore_ring_emit,
  292. }
  293. },
  294. .irq_set = &r100_irq_set,
  295. .irq_process = &r100_irq_process,
  296. .get_vblank_counter = &r100_get_vblank_counter,
  297. .cs_parse = &r300_cs_parse,
  298. .copy_blit = &r100_copy_blit,
  299. .copy_dma = &r200_copy_dma,
  300. .copy = &r100_copy_blit,
  301. .get_engine_clock = &radeon_legacy_get_engine_clock,
  302. .set_engine_clock = &radeon_legacy_set_engine_clock,
  303. .get_memory_clock = &radeon_legacy_get_memory_clock,
  304. .set_memory_clock = NULL,
  305. .set_pcie_lanes = &rv370_set_pcie_lanes,
  306. .set_clock_gating = &radeon_legacy_set_clock_gating,
  307. .set_surface_reg = r100_set_surface_reg,
  308. .clear_surface_reg = r100_clear_surface_reg,
  309. .bandwidth_update = &r100_bandwidth_update,
  310. .hpd_init = &r100_hpd_init,
  311. .hpd_fini = &r100_hpd_fini,
  312. .hpd_sense = &r100_hpd_sense,
  313. .hpd_set_polarity = &r100_hpd_set_polarity,
  314. .ioctl_wait_idle = NULL,
  315. .gui_idle = &r100_gui_idle,
  316. .pm_misc = &r100_pm_misc,
  317. .pm_prepare = &r100_pm_prepare,
  318. .pm_finish = &r100_pm_finish,
  319. .pm_init_profile = &r100_pm_init_profile,
  320. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  321. .pre_page_flip = &r100_pre_page_flip,
  322. .page_flip = &r100_page_flip,
  323. .post_page_flip = &r100_post_page_flip,
  324. };
  325. static struct radeon_asic r420_asic = {
  326. .init = &r420_init,
  327. .fini = &r420_fini,
  328. .suspend = &r420_suspend,
  329. .resume = &r420_resume,
  330. .vga_set_state = &r100_vga_set_state,
  331. .gpu_is_lockup = &r300_gpu_is_lockup,
  332. .asic_reset = &r300_asic_reset,
  333. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  334. .gart_set_page = &rv370_pcie_gart_set_page,
  335. .ring_start = &r300_ring_start,
  336. .ring_test = &r100_ring_test,
  337. .ring = {
  338. [RADEON_RING_TYPE_GFX_INDEX] = {
  339. .ib_execute = &r100_ring_ib_execute,
  340. .emit_fence = &r300_fence_ring_emit,
  341. .emit_semaphore = &r100_semaphore_ring_emit,
  342. }
  343. },
  344. .irq_set = &r100_irq_set,
  345. .irq_process = &r100_irq_process,
  346. .get_vblank_counter = &r100_get_vblank_counter,
  347. .cs_parse = &r300_cs_parse,
  348. .copy_blit = &r100_copy_blit,
  349. .copy_dma = &r200_copy_dma,
  350. .copy = &r100_copy_blit,
  351. .get_engine_clock = &radeon_atom_get_engine_clock,
  352. .set_engine_clock = &radeon_atom_set_engine_clock,
  353. .get_memory_clock = &radeon_atom_get_memory_clock,
  354. .set_memory_clock = &radeon_atom_set_memory_clock,
  355. .get_pcie_lanes = &rv370_get_pcie_lanes,
  356. .set_pcie_lanes = &rv370_set_pcie_lanes,
  357. .set_clock_gating = &radeon_atom_set_clock_gating,
  358. .set_surface_reg = r100_set_surface_reg,
  359. .clear_surface_reg = r100_clear_surface_reg,
  360. .bandwidth_update = &r100_bandwidth_update,
  361. .hpd_init = &r100_hpd_init,
  362. .hpd_fini = &r100_hpd_fini,
  363. .hpd_sense = &r100_hpd_sense,
  364. .hpd_set_polarity = &r100_hpd_set_polarity,
  365. .ioctl_wait_idle = NULL,
  366. .gui_idle = &r100_gui_idle,
  367. .pm_misc = &r100_pm_misc,
  368. .pm_prepare = &r100_pm_prepare,
  369. .pm_finish = &r100_pm_finish,
  370. .pm_init_profile = &r420_pm_init_profile,
  371. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  372. .pre_page_flip = &r100_pre_page_flip,
  373. .page_flip = &r100_page_flip,
  374. .post_page_flip = &r100_post_page_flip,
  375. };
  376. static struct radeon_asic rs400_asic = {
  377. .init = &rs400_init,
  378. .fini = &rs400_fini,
  379. .suspend = &rs400_suspend,
  380. .resume = &rs400_resume,
  381. .vga_set_state = &r100_vga_set_state,
  382. .gpu_is_lockup = &r300_gpu_is_lockup,
  383. .asic_reset = &r300_asic_reset,
  384. .gart_tlb_flush = &rs400_gart_tlb_flush,
  385. .gart_set_page = &rs400_gart_set_page,
  386. .ring_start = &r300_ring_start,
  387. .ring_test = &r100_ring_test,
  388. .ring = {
  389. [RADEON_RING_TYPE_GFX_INDEX] = {
  390. .ib_execute = &r100_ring_ib_execute,
  391. .emit_fence = &r300_fence_ring_emit,
  392. .emit_semaphore = &r100_semaphore_ring_emit,
  393. }
  394. },
  395. .irq_set = &r100_irq_set,
  396. .irq_process = &r100_irq_process,
  397. .get_vblank_counter = &r100_get_vblank_counter,
  398. .cs_parse = &r300_cs_parse,
  399. .copy_blit = &r100_copy_blit,
  400. .copy_dma = &r200_copy_dma,
  401. .copy = &r100_copy_blit,
  402. .get_engine_clock = &radeon_legacy_get_engine_clock,
  403. .set_engine_clock = &radeon_legacy_set_engine_clock,
  404. .get_memory_clock = &radeon_legacy_get_memory_clock,
  405. .set_memory_clock = NULL,
  406. .get_pcie_lanes = NULL,
  407. .set_pcie_lanes = NULL,
  408. .set_clock_gating = &radeon_legacy_set_clock_gating,
  409. .set_surface_reg = r100_set_surface_reg,
  410. .clear_surface_reg = r100_clear_surface_reg,
  411. .bandwidth_update = &r100_bandwidth_update,
  412. .hpd_init = &r100_hpd_init,
  413. .hpd_fini = &r100_hpd_fini,
  414. .hpd_sense = &r100_hpd_sense,
  415. .hpd_set_polarity = &r100_hpd_set_polarity,
  416. .ioctl_wait_idle = NULL,
  417. .gui_idle = &r100_gui_idle,
  418. .pm_misc = &r100_pm_misc,
  419. .pm_prepare = &r100_pm_prepare,
  420. .pm_finish = &r100_pm_finish,
  421. .pm_init_profile = &r100_pm_init_profile,
  422. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  423. .pre_page_flip = &r100_pre_page_flip,
  424. .page_flip = &r100_page_flip,
  425. .post_page_flip = &r100_post_page_flip,
  426. };
  427. static struct radeon_asic rs600_asic = {
  428. .init = &rs600_init,
  429. .fini = &rs600_fini,
  430. .suspend = &rs600_suspend,
  431. .resume = &rs600_resume,
  432. .vga_set_state = &r100_vga_set_state,
  433. .gpu_is_lockup = &r300_gpu_is_lockup,
  434. .asic_reset = &rs600_asic_reset,
  435. .gart_tlb_flush = &rs600_gart_tlb_flush,
  436. .gart_set_page = &rs600_gart_set_page,
  437. .ring_start = &r300_ring_start,
  438. .ring_test = &r100_ring_test,
  439. .ring = {
  440. [RADEON_RING_TYPE_GFX_INDEX] = {
  441. .ib_execute = &r100_ring_ib_execute,
  442. .emit_fence = &r300_fence_ring_emit,
  443. .emit_semaphore = &r100_semaphore_ring_emit,
  444. }
  445. },
  446. .irq_set = &rs600_irq_set,
  447. .irq_process = &rs600_irq_process,
  448. .get_vblank_counter = &rs600_get_vblank_counter,
  449. .cs_parse = &r300_cs_parse,
  450. .copy_blit = &r100_copy_blit,
  451. .copy_dma = &r200_copy_dma,
  452. .copy = &r100_copy_blit,
  453. .get_engine_clock = &radeon_atom_get_engine_clock,
  454. .set_engine_clock = &radeon_atom_set_engine_clock,
  455. .get_memory_clock = &radeon_atom_get_memory_clock,
  456. .set_memory_clock = &radeon_atom_set_memory_clock,
  457. .get_pcie_lanes = NULL,
  458. .set_pcie_lanes = NULL,
  459. .set_clock_gating = &radeon_atom_set_clock_gating,
  460. .set_surface_reg = r100_set_surface_reg,
  461. .clear_surface_reg = r100_clear_surface_reg,
  462. .bandwidth_update = &rs600_bandwidth_update,
  463. .hpd_init = &rs600_hpd_init,
  464. .hpd_fini = &rs600_hpd_fini,
  465. .hpd_sense = &rs600_hpd_sense,
  466. .hpd_set_polarity = &rs600_hpd_set_polarity,
  467. .ioctl_wait_idle = NULL,
  468. .gui_idle = &r100_gui_idle,
  469. .pm_misc = &rs600_pm_misc,
  470. .pm_prepare = &rs600_pm_prepare,
  471. .pm_finish = &rs600_pm_finish,
  472. .pm_init_profile = &r420_pm_init_profile,
  473. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  474. .pre_page_flip = &rs600_pre_page_flip,
  475. .page_flip = &rs600_page_flip,
  476. .post_page_flip = &rs600_post_page_flip,
  477. };
  478. static struct radeon_asic rs690_asic = {
  479. .init = &rs690_init,
  480. .fini = &rs690_fini,
  481. .suspend = &rs690_suspend,
  482. .resume = &rs690_resume,
  483. .vga_set_state = &r100_vga_set_state,
  484. .gpu_is_lockup = &r300_gpu_is_lockup,
  485. .asic_reset = &rs600_asic_reset,
  486. .gart_tlb_flush = &rs400_gart_tlb_flush,
  487. .gart_set_page = &rs400_gart_set_page,
  488. .ring_start = &r300_ring_start,
  489. .ring_test = &r100_ring_test,
  490. .ring = {
  491. [RADEON_RING_TYPE_GFX_INDEX] = {
  492. .ib_execute = &r100_ring_ib_execute,
  493. .emit_fence = &r300_fence_ring_emit,
  494. .emit_semaphore = &r100_semaphore_ring_emit,
  495. }
  496. },
  497. .irq_set = &rs600_irq_set,
  498. .irq_process = &rs600_irq_process,
  499. .get_vblank_counter = &rs600_get_vblank_counter,
  500. .cs_parse = &r300_cs_parse,
  501. .copy_blit = &r100_copy_blit,
  502. .copy_dma = &r200_copy_dma,
  503. .copy = &r200_copy_dma,
  504. .get_engine_clock = &radeon_atom_get_engine_clock,
  505. .set_engine_clock = &radeon_atom_set_engine_clock,
  506. .get_memory_clock = &radeon_atom_get_memory_clock,
  507. .set_memory_clock = &radeon_atom_set_memory_clock,
  508. .get_pcie_lanes = NULL,
  509. .set_pcie_lanes = NULL,
  510. .set_clock_gating = &radeon_atom_set_clock_gating,
  511. .set_surface_reg = r100_set_surface_reg,
  512. .clear_surface_reg = r100_clear_surface_reg,
  513. .bandwidth_update = &rs690_bandwidth_update,
  514. .hpd_init = &rs600_hpd_init,
  515. .hpd_fini = &rs600_hpd_fini,
  516. .hpd_sense = &rs600_hpd_sense,
  517. .hpd_set_polarity = &rs600_hpd_set_polarity,
  518. .ioctl_wait_idle = NULL,
  519. .gui_idle = &r100_gui_idle,
  520. .pm_misc = &rs600_pm_misc,
  521. .pm_prepare = &rs600_pm_prepare,
  522. .pm_finish = &rs600_pm_finish,
  523. .pm_init_profile = &r420_pm_init_profile,
  524. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  525. .pre_page_flip = &rs600_pre_page_flip,
  526. .page_flip = &rs600_page_flip,
  527. .post_page_flip = &rs600_post_page_flip,
  528. };
  529. static struct radeon_asic rv515_asic = {
  530. .init = &rv515_init,
  531. .fini = &rv515_fini,
  532. .suspend = &rv515_suspend,
  533. .resume = &rv515_resume,
  534. .vga_set_state = &r100_vga_set_state,
  535. .gpu_is_lockup = &r300_gpu_is_lockup,
  536. .asic_reset = &rs600_asic_reset,
  537. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  538. .gart_set_page = &rv370_pcie_gart_set_page,
  539. .ring_start = &rv515_ring_start,
  540. .ring_test = &r100_ring_test,
  541. .ring = {
  542. [RADEON_RING_TYPE_GFX_INDEX] = {
  543. .ib_execute = &r100_ring_ib_execute,
  544. .emit_fence = &r300_fence_ring_emit,
  545. .emit_semaphore = &r100_semaphore_ring_emit,
  546. }
  547. },
  548. .irq_set = &rs600_irq_set,
  549. .irq_process = &rs600_irq_process,
  550. .get_vblank_counter = &rs600_get_vblank_counter,
  551. .cs_parse = &r300_cs_parse,
  552. .copy_blit = &r100_copy_blit,
  553. .copy_dma = &r200_copy_dma,
  554. .copy = &r100_copy_blit,
  555. .get_engine_clock = &radeon_atom_get_engine_clock,
  556. .set_engine_clock = &radeon_atom_set_engine_clock,
  557. .get_memory_clock = &radeon_atom_get_memory_clock,
  558. .set_memory_clock = &radeon_atom_set_memory_clock,
  559. .get_pcie_lanes = &rv370_get_pcie_lanes,
  560. .set_pcie_lanes = &rv370_set_pcie_lanes,
  561. .set_clock_gating = &radeon_atom_set_clock_gating,
  562. .set_surface_reg = r100_set_surface_reg,
  563. .clear_surface_reg = r100_clear_surface_reg,
  564. .bandwidth_update = &rv515_bandwidth_update,
  565. .hpd_init = &rs600_hpd_init,
  566. .hpd_fini = &rs600_hpd_fini,
  567. .hpd_sense = &rs600_hpd_sense,
  568. .hpd_set_polarity = &rs600_hpd_set_polarity,
  569. .ioctl_wait_idle = NULL,
  570. .gui_idle = &r100_gui_idle,
  571. .pm_misc = &rs600_pm_misc,
  572. .pm_prepare = &rs600_pm_prepare,
  573. .pm_finish = &rs600_pm_finish,
  574. .pm_init_profile = &r420_pm_init_profile,
  575. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  576. .pre_page_flip = &rs600_pre_page_flip,
  577. .page_flip = &rs600_page_flip,
  578. .post_page_flip = &rs600_post_page_flip,
  579. };
  580. static struct radeon_asic r520_asic = {
  581. .init = &r520_init,
  582. .fini = &rv515_fini,
  583. .suspend = &rv515_suspend,
  584. .resume = &r520_resume,
  585. .vga_set_state = &r100_vga_set_state,
  586. .gpu_is_lockup = &r300_gpu_is_lockup,
  587. .asic_reset = &rs600_asic_reset,
  588. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  589. .gart_set_page = &rv370_pcie_gart_set_page,
  590. .ring_start = &rv515_ring_start,
  591. .ring_test = &r100_ring_test,
  592. .ring = {
  593. [RADEON_RING_TYPE_GFX_INDEX] = {
  594. .ib_execute = &r100_ring_ib_execute,
  595. .emit_fence = &r300_fence_ring_emit,
  596. .emit_semaphore = &r100_semaphore_ring_emit,
  597. }
  598. },
  599. .irq_set = &rs600_irq_set,
  600. .irq_process = &rs600_irq_process,
  601. .get_vblank_counter = &rs600_get_vblank_counter,
  602. .cs_parse = &r300_cs_parse,
  603. .copy_blit = &r100_copy_blit,
  604. .copy_dma = &r200_copy_dma,
  605. .copy = &r100_copy_blit,
  606. .get_engine_clock = &radeon_atom_get_engine_clock,
  607. .set_engine_clock = &radeon_atom_set_engine_clock,
  608. .get_memory_clock = &radeon_atom_get_memory_clock,
  609. .set_memory_clock = &radeon_atom_set_memory_clock,
  610. .get_pcie_lanes = &rv370_get_pcie_lanes,
  611. .set_pcie_lanes = &rv370_set_pcie_lanes,
  612. .set_clock_gating = &radeon_atom_set_clock_gating,
  613. .set_surface_reg = r100_set_surface_reg,
  614. .clear_surface_reg = r100_clear_surface_reg,
  615. .bandwidth_update = &rv515_bandwidth_update,
  616. .hpd_init = &rs600_hpd_init,
  617. .hpd_fini = &rs600_hpd_fini,
  618. .hpd_sense = &rs600_hpd_sense,
  619. .hpd_set_polarity = &rs600_hpd_set_polarity,
  620. .ioctl_wait_idle = NULL,
  621. .gui_idle = &r100_gui_idle,
  622. .pm_misc = &rs600_pm_misc,
  623. .pm_prepare = &rs600_pm_prepare,
  624. .pm_finish = &rs600_pm_finish,
  625. .pm_init_profile = &r420_pm_init_profile,
  626. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  627. .pre_page_flip = &rs600_pre_page_flip,
  628. .page_flip = &rs600_page_flip,
  629. .post_page_flip = &rs600_post_page_flip,
  630. };
  631. static struct radeon_asic r600_asic = {
  632. .init = &r600_init,
  633. .fini = &r600_fini,
  634. .suspend = &r600_suspend,
  635. .resume = &r600_resume,
  636. .vga_set_state = &r600_vga_set_state,
  637. .gpu_is_lockup = &r600_gpu_is_lockup,
  638. .asic_reset = &r600_asic_reset,
  639. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  640. .gart_set_page = &rs600_gart_set_page,
  641. .ring_test = &r600_ring_test,
  642. .ring = {
  643. [RADEON_RING_TYPE_GFX_INDEX] = {
  644. .ib_execute = &r600_ring_ib_execute,
  645. .emit_fence = &r600_fence_ring_emit,
  646. .emit_semaphore = &r600_semaphore_ring_emit,
  647. }
  648. },
  649. .irq_set = &r600_irq_set,
  650. .irq_process = &r600_irq_process,
  651. .get_vblank_counter = &rs600_get_vblank_counter,
  652. .cs_parse = &r600_cs_parse,
  653. .copy_blit = &r600_copy_blit,
  654. .copy_dma = NULL,
  655. .copy = &r600_copy_blit,
  656. .get_engine_clock = &radeon_atom_get_engine_clock,
  657. .set_engine_clock = &radeon_atom_set_engine_clock,
  658. .get_memory_clock = &radeon_atom_get_memory_clock,
  659. .set_memory_clock = &radeon_atom_set_memory_clock,
  660. .get_pcie_lanes = &r600_get_pcie_lanes,
  661. .set_pcie_lanes = &r600_set_pcie_lanes,
  662. .set_clock_gating = NULL,
  663. .set_surface_reg = r600_set_surface_reg,
  664. .clear_surface_reg = r600_clear_surface_reg,
  665. .bandwidth_update = &rv515_bandwidth_update,
  666. .hpd_init = &r600_hpd_init,
  667. .hpd_fini = &r600_hpd_fini,
  668. .hpd_sense = &r600_hpd_sense,
  669. .hpd_set_polarity = &r600_hpd_set_polarity,
  670. .ioctl_wait_idle = r600_ioctl_wait_idle,
  671. .gui_idle = &r600_gui_idle,
  672. .pm_misc = &r600_pm_misc,
  673. .pm_prepare = &rs600_pm_prepare,
  674. .pm_finish = &rs600_pm_finish,
  675. .pm_init_profile = &r600_pm_init_profile,
  676. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  677. .pre_page_flip = &rs600_pre_page_flip,
  678. .page_flip = &rs600_page_flip,
  679. .post_page_flip = &rs600_post_page_flip,
  680. };
  681. static struct radeon_asic rs780_asic = {
  682. .init = &r600_init,
  683. .fini = &r600_fini,
  684. .suspend = &r600_suspend,
  685. .resume = &r600_resume,
  686. .gpu_is_lockup = &r600_gpu_is_lockup,
  687. .vga_set_state = &r600_vga_set_state,
  688. .asic_reset = &r600_asic_reset,
  689. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  690. .gart_set_page = &rs600_gart_set_page,
  691. .ring_test = &r600_ring_test,
  692. .ring = {
  693. [RADEON_RING_TYPE_GFX_INDEX] = {
  694. .ib_execute = &r600_ring_ib_execute,
  695. .emit_fence = &r600_fence_ring_emit,
  696. .emit_semaphore = &r600_semaphore_ring_emit,
  697. }
  698. },
  699. .irq_set = &r600_irq_set,
  700. .irq_process = &r600_irq_process,
  701. .get_vblank_counter = &rs600_get_vblank_counter,
  702. .cs_parse = &r600_cs_parse,
  703. .copy_blit = &r600_copy_blit,
  704. .copy_dma = NULL,
  705. .copy = &r600_copy_blit,
  706. .get_engine_clock = &radeon_atom_get_engine_clock,
  707. .set_engine_clock = &radeon_atom_set_engine_clock,
  708. .get_memory_clock = NULL,
  709. .set_memory_clock = NULL,
  710. .get_pcie_lanes = NULL,
  711. .set_pcie_lanes = NULL,
  712. .set_clock_gating = NULL,
  713. .set_surface_reg = r600_set_surface_reg,
  714. .clear_surface_reg = r600_clear_surface_reg,
  715. .bandwidth_update = &rs690_bandwidth_update,
  716. .hpd_init = &r600_hpd_init,
  717. .hpd_fini = &r600_hpd_fini,
  718. .hpd_sense = &r600_hpd_sense,
  719. .hpd_set_polarity = &r600_hpd_set_polarity,
  720. .ioctl_wait_idle = r600_ioctl_wait_idle,
  721. .gui_idle = &r600_gui_idle,
  722. .pm_misc = &r600_pm_misc,
  723. .pm_prepare = &rs600_pm_prepare,
  724. .pm_finish = &rs600_pm_finish,
  725. .pm_init_profile = &rs780_pm_init_profile,
  726. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  727. .pre_page_flip = &rs600_pre_page_flip,
  728. .page_flip = &rs600_page_flip,
  729. .post_page_flip = &rs600_post_page_flip,
  730. };
  731. static struct radeon_asic rv770_asic = {
  732. .init = &rv770_init,
  733. .fini = &rv770_fini,
  734. .suspend = &rv770_suspend,
  735. .resume = &rv770_resume,
  736. .asic_reset = &r600_asic_reset,
  737. .gpu_is_lockup = &r600_gpu_is_lockup,
  738. .vga_set_state = &r600_vga_set_state,
  739. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  740. .gart_set_page = &rs600_gart_set_page,
  741. .ring_test = &r600_ring_test,
  742. .ring = {
  743. [RADEON_RING_TYPE_GFX_INDEX] = {
  744. .ib_execute = &r600_ring_ib_execute,
  745. .emit_fence = &r600_fence_ring_emit,
  746. .emit_semaphore = &r600_semaphore_ring_emit,
  747. }
  748. },
  749. .irq_set = &r600_irq_set,
  750. .irq_process = &r600_irq_process,
  751. .get_vblank_counter = &rs600_get_vblank_counter,
  752. .cs_parse = &r600_cs_parse,
  753. .copy_blit = &r600_copy_blit,
  754. .copy_dma = NULL,
  755. .copy = &r600_copy_blit,
  756. .get_engine_clock = &radeon_atom_get_engine_clock,
  757. .set_engine_clock = &radeon_atom_set_engine_clock,
  758. .get_memory_clock = &radeon_atom_get_memory_clock,
  759. .set_memory_clock = &radeon_atom_set_memory_clock,
  760. .get_pcie_lanes = &r600_get_pcie_lanes,
  761. .set_pcie_lanes = &r600_set_pcie_lanes,
  762. .set_clock_gating = &radeon_atom_set_clock_gating,
  763. .set_surface_reg = r600_set_surface_reg,
  764. .clear_surface_reg = r600_clear_surface_reg,
  765. .bandwidth_update = &rv515_bandwidth_update,
  766. .hpd_init = &r600_hpd_init,
  767. .hpd_fini = &r600_hpd_fini,
  768. .hpd_sense = &r600_hpd_sense,
  769. .hpd_set_polarity = &r600_hpd_set_polarity,
  770. .ioctl_wait_idle = r600_ioctl_wait_idle,
  771. .gui_idle = &r600_gui_idle,
  772. .pm_misc = &rv770_pm_misc,
  773. .pm_prepare = &rs600_pm_prepare,
  774. .pm_finish = &rs600_pm_finish,
  775. .pm_init_profile = &r600_pm_init_profile,
  776. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  777. .pre_page_flip = &rs600_pre_page_flip,
  778. .page_flip = &rv770_page_flip,
  779. .post_page_flip = &rs600_post_page_flip,
  780. };
  781. static struct radeon_asic evergreen_asic = {
  782. .init = &evergreen_init,
  783. .fini = &evergreen_fini,
  784. .suspend = &evergreen_suspend,
  785. .resume = &evergreen_resume,
  786. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  787. .asic_reset = &evergreen_asic_reset,
  788. .vga_set_state = &r600_vga_set_state,
  789. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  790. .gart_set_page = &rs600_gart_set_page,
  791. .ring_test = &r600_ring_test,
  792. .ring = {
  793. [RADEON_RING_TYPE_GFX_INDEX] = {
  794. .ib_execute = &evergreen_ring_ib_execute,
  795. .emit_fence = &r600_fence_ring_emit,
  796. .emit_semaphore = &r600_semaphore_ring_emit,
  797. }
  798. },
  799. .irq_set = &evergreen_irq_set,
  800. .irq_process = &evergreen_irq_process,
  801. .get_vblank_counter = &evergreen_get_vblank_counter,
  802. .cs_parse = &evergreen_cs_parse,
  803. .copy_blit = &r600_copy_blit,
  804. .copy_dma = NULL,
  805. .copy = &r600_copy_blit,
  806. .get_engine_clock = &radeon_atom_get_engine_clock,
  807. .set_engine_clock = &radeon_atom_set_engine_clock,
  808. .get_memory_clock = &radeon_atom_get_memory_clock,
  809. .set_memory_clock = &radeon_atom_set_memory_clock,
  810. .get_pcie_lanes = &r600_get_pcie_lanes,
  811. .set_pcie_lanes = &r600_set_pcie_lanes,
  812. .set_clock_gating = NULL,
  813. .set_surface_reg = r600_set_surface_reg,
  814. .clear_surface_reg = r600_clear_surface_reg,
  815. .bandwidth_update = &evergreen_bandwidth_update,
  816. .hpd_init = &evergreen_hpd_init,
  817. .hpd_fini = &evergreen_hpd_fini,
  818. .hpd_sense = &evergreen_hpd_sense,
  819. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  820. .ioctl_wait_idle = r600_ioctl_wait_idle,
  821. .gui_idle = &r600_gui_idle,
  822. .pm_misc = &evergreen_pm_misc,
  823. .pm_prepare = &evergreen_pm_prepare,
  824. .pm_finish = &evergreen_pm_finish,
  825. .pm_init_profile = &r600_pm_init_profile,
  826. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  827. .pre_page_flip = &evergreen_pre_page_flip,
  828. .page_flip = &evergreen_page_flip,
  829. .post_page_flip = &evergreen_post_page_flip,
  830. };
  831. static struct radeon_asic sumo_asic = {
  832. .init = &evergreen_init,
  833. .fini = &evergreen_fini,
  834. .suspend = &evergreen_suspend,
  835. .resume = &evergreen_resume,
  836. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  837. .asic_reset = &evergreen_asic_reset,
  838. .vga_set_state = &r600_vga_set_state,
  839. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  840. .gart_set_page = &rs600_gart_set_page,
  841. .ring_test = &r600_ring_test,
  842. .ring = {
  843. [RADEON_RING_TYPE_GFX_INDEX] = {
  844. .ib_execute = &evergreen_ring_ib_execute,
  845. .emit_fence = &r600_fence_ring_emit,
  846. .emit_semaphore = &r600_semaphore_ring_emit,
  847. }
  848. },
  849. .irq_set = &evergreen_irq_set,
  850. .irq_process = &evergreen_irq_process,
  851. .get_vblank_counter = &evergreen_get_vblank_counter,
  852. .cs_parse = &evergreen_cs_parse,
  853. .copy_blit = &r600_copy_blit,
  854. .copy_dma = NULL,
  855. .copy = &r600_copy_blit,
  856. .get_engine_clock = &radeon_atom_get_engine_clock,
  857. .set_engine_clock = &radeon_atom_set_engine_clock,
  858. .get_memory_clock = NULL,
  859. .set_memory_clock = NULL,
  860. .get_pcie_lanes = NULL,
  861. .set_pcie_lanes = NULL,
  862. .set_clock_gating = NULL,
  863. .set_surface_reg = r600_set_surface_reg,
  864. .clear_surface_reg = r600_clear_surface_reg,
  865. .bandwidth_update = &evergreen_bandwidth_update,
  866. .hpd_init = &evergreen_hpd_init,
  867. .hpd_fini = &evergreen_hpd_fini,
  868. .hpd_sense = &evergreen_hpd_sense,
  869. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  870. .ioctl_wait_idle = r600_ioctl_wait_idle,
  871. .gui_idle = &r600_gui_idle,
  872. .pm_misc = &evergreen_pm_misc,
  873. .pm_prepare = &evergreen_pm_prepare,
  874. .pm_finish = &evergreen_pm_finish,
  875. .pm_init_profile = &sumo_pm_init_profile,
  876. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  877. .pre_page_flip = &evergreen_pre_page_flip,
  878. .page_flip = &evergreen_page_flip,
  879. .post_page_flip = &evergreen_post_page_flip,
  880. };
  881. static struct radeon_asic btc_asic = {
  882. .init = &evergreen_init,
  883. .fini = &evergreen_fini,
  884. .suspend = &evergreen_suspend,
  885. .resume = &evergreen_resume,
  886. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  887. .asic_reset = &evergreen_asic_reset,
  888. .vga_set_state = &r600_vga_set_state,
  889. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  890. .gart_set_page = &rs600_gart_set_page,
  891. .ring_test = &r600_ring_test,
  892. .ring = {
  893. [RADEON_RING_TYPE_GFX_INDEX] = {
  894. .ib_execute = &evergreen_ring_ib_execute,
  895. .emit_fence = &r600_fence_ring_emit,
  896. .emit_semaphore = &r600_semaphore_ring_emit,
  897. }
  898. },
  899. .irq_set = &evergreen_irq_set,
  900. .irq_process = &evergreen_irq_process,
  901. .get_vblank_counter = &evergreen_get_vblank_counter,
  902. .cs_parse = &evergreen_cs_parse,
  903. .copy_blit = &r600_copy_blit,
  904. .copy_dma = NULL,
  905. .copy = &r600_copy_blit,
  906. .get_engine_clock = &radeon_atom_get_engine_clock,
  907. .set_engine_clock = &radeon_atom_set_engine_clock,
  908. .get_memory_clock = &radeon_atom_get_memory_clock,
  909. .set_memory_clock = &radeon_atom_set_memory_clock,
  910. .get_pcie_lanes = NULL,
  911. .set_pcie_lanes = NULL,
  912. .set_clock_gating = NULL,
  913. .set_surface_reg = r600_set_surface_reg,
  914. .clear_surface_reg = r600_clear_surface_reg,
  915. .bandwidth_update = &evergreen_bandwidth_update,
  916. .hpd_init = &evergreen_hpd_init,
  917. .hpd_fini = &evergreen_hpd_fini,
  918. .hpd_sense = &evergreen_hpd_sense,
  919. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  920. .ioctl_wait_idle = r600_ioctl_wait_idle,
  921. .gui_idle = &r600_gui_idle,
  922. .pm_misc = &evergreen_pm_misc,
  923. .pm_prepare = &evergreen_pm_prepare,
  924. .pm_finish = &evergreen_pm_finish,
  925. .pm_init_profile = &r600_pm_init_profile,
  926. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  927. .pre_page_flip = &evergreen_pre_page_flip,
  928. .page_flip = &evergreen_page_flip,
  929. .post_page_flip = &evergreen_post_page_flip,
  930. };
  931. static struct radeon_asic cayman_asic = {
  932. .init = &cayman_init,
  933. .fini = &cayman_fini,
  934. .suspend = &cayman_suspend,
  935. .resume = &cayman_resume,
  936. .gpu_is_lockup = &cayman_gpu_is_lockup,
  937. .asic_reset = &cayman_asic_reset,
  938. .vga_set_state = &r600_vga_set_state,
  939. .gart_tlb_flush = &cayman_pcie_gart_tlb_flush,
  940. .gart_set_page = &rs600_gart_set_page,
  941. .ring_test = &r600_ring_test,
  942. .ring = {
  943. [RADEON_RING_TYPE_GFX_INDEX] = {
  944. .ib_execute = &evergreen_ring_ib_execute,
  945. .emit_fence = &cayman_fence_ring_emit,
  946. .emit_semaphore = &r600_semaphore_ring_emit,
  947. },
  948. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  949. .ib_execute = &r600_ring_ib_execute,
  950. .emit_fence = &cayman_fence_ring_emit,
  951. .emit_semaphore = &r600_semaphore_ring_emit,
  952. },
  953. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  954. .ib_execute = &r600_ring_ib_execute,
  955. .emit_fence = &cayman_fence_ring_emit,
  956. .emit_semaphore = &r600_semaphore_ring_emit,
  957. }
  958. },
  959. .irq_set = &evergreen_irq_set,
  960. .irq_process = &evergreen_irq_process,
  961. .get_vblank_counter = &evergreen_get_vblank_counter,
  962. .cs_parse = &evergreen_cs_parse,
  963. .copy_blit = &r600_copy_blit,
  964. .copy_dma = NULL,
  965. .copy = &r600_copy_blit,
  966. .get_engine_clock = &radeon_atom_get_engine_clock,
  967. .set_engine_clock = &radeon_atom_set_engine_clock,
  968. .get_memory_clock = &radeon_atom_get_memory_clock,
  969. .set_memory_clock = &radeon_atom_set_memory_clock,
  970. .get_pcie_lanes = NULL,
  971. .set_pcie_lanes = NULL,
  972. .set_clock_gating = NULL,
  973. .set_surface_reg = r600_set_surface_reg,
  974. .clear_surface_reg = r600_clear_surface_reg,
  975. .bandwidth_update = &evergreen_bandwidth_update,
  976. .hpd_init = &evergreen_hpd_init,
  977. .hpd_fini = &evergreen_hpd_fini,
  978. .hpd_sense = &evergreen_hpd_sense,
  979. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  980. .ioctl_wait_idle = r600_ioctl_wait_idle,
  981. .gui_idle = &r600_gui_idle,
  982. .pm_misc = &evergreen_pm_misc,
  983. .pm_prepare = &evergreen_pm_prepare,
  984. .pm_finish = &evergreen_pm_finish,
  985. .pm_init_profile = &r600_pm_init_profile,
  986. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  987. .pre_page_flip = &evergreen_pre_page_flip,
  988. .page_flip = &evergreen_page_flip,
  989. .post_page_flip = &evergreen_post_page_flip,
  990. };
  991. int radeon_asic_init(struct radeon_device *rdev)
  992. {
  993. radeon_register_accessor_init(rdev);
  994. /* set the number of crtcs */
  995. if (rdev->flags & RADEON_SINGLE_CRTC)
  996. rdev->num_crtc = 1;
  997. else
  998. rdev->num_crtc = 2;
  999. switch (rdev->family) {
  1000. case CHIP_R100:
  1001. case CHIP_RV100:
  1002. case CHIP_RS100:
  1003. case CHIP_RV200:
  1004. case CHIP_RS200:
  1005. rdev->asic = &r100_asic;
  1006. break;
  1007. case CHIP_R200:
  1008. case CHIP_RV250:
  1009. case CHIP_RS300:
  1010. case CHIP_RV280:
  1011. rdev->asic = &r200_asic;
  1012. break;
  1013. case CHIP_R300:
  1014. case CHIP_R350:
  1015. case CHIP_RV350:
  1016. case CHIP_RV380:
  1017. if (rdev->flags & RADEON_IS_PCIE)
  1018. rdev->asic = &r300_asic_pcie;
  1019. else
  1020. rdev->asic = &r300_asic;
  1021. break;
  1022. case CHIP_R420:
  1023. case CHIP_R423:
  1024. case CHIP_RV410:
  1025. rdev->asic = &r420_asic;
  1026. /* handle macs */
  1027. if (rdev->bios == NULL) {
  1028. rdev->asic->get_engine_clock = &radeon_legacy_get_engine_clock;
  1029. rdev->asic->set_engine_clock = &radeon_legacy_set_engine_clock;
  1030. rdev->asic->get_memory_clock = &radeon_legacy_get_memory_clock;
  1031. rdev->asic->set_memory_clock = NULL;
  1032. }
  1033. break;
  1034. case CHIP_RS400:
  1035. case CHIP_RS480:
  1036. rdev->asic = &rs400_asic;
  1037. break;
  1038. case CHIP_RS600:
  1039. rdev->asic = &rs600_asic;
  1040. break;
  1041. case CHIP_RS690:
  1042. case CHIP_RS740:
  1043. rdev->asic = &rs690_asic;
  1044. break;
  1045. case CHIP_RV515:
  1046. rdev->asic = &rv515_asic;
  1047. break;
  1048. case CHIP_R520:
  1049. case CHIP_RV530:
  1050. case CHIP_RV560:
  1051. case CHIP_RV570:
  1052. case CHIP_R580:
  1053. rdev->asic = &r520_asic;
  1054. break;
  1055. case CHIP_R600:
  1056. case CHIP_RV610:
  1057. case CHIP_RV630:
  1058. case CHIP_RV620:
  1059. case CHIP_RV635:
  1060. case CHIP_RV670:
  1061. rdev->asic = &r600_asic;
  1062. break;
  1063. case CHIP_RS780:
  1064. case CHIP_RS880:
  1065. rdev->asic = &rs780_asic;
  1066. break;
  1067. case CHIP_RV770:
  1068. case CHIP_RV730:
  1069. case CHIP_RV710:
  1070. case CHIP_RV740:
  1071. rdev->asic = &rv770_asic;
  1072. break;
  1073. case CHIP_CEDAR:
  1074. case CHIP_REDWOOD:
  1075. case CHIP_JUNIPER:
  1076. case CHIP_CYPRESS:
  1077. case CHIP_HEMLOCK:
  1078. /* set num crtcs */
  1079. if (rdev->family == CHIP_CEDAR)
  1080. rdev->num_crtc = 4;
  1081. else
  1082. rdev->num_crtc = 6;
  1083. rdev->asic = &evergreen_asic;
  1084. break;
  1085. case CHIP_PALM:
  1086. case CHIP_SUMO:
  1087. case CHIP_SUMO2:
  1088. rdev->asic = &sumo_asic;
  1089. break;
  1090. case CHIP_BARTS:
  1091. case CHIP_TURKS:
  1092. case CHIP_CAICOS:
  1093. /* set num crtcs */
  1094. if (rdev->family == CHIP_CAICOS)
  1095. rdev->num_crtc = 4;
  1096. else
  1097. rdev->num_crtc = 6;
  1098. rdev->asic = &btc_asic;
  1099. break;
  1100. case CHIP_CAYMAN:
  1101. rdev->asic = &cayman_asic;
  1102. /* set num crtcs */
  1103. rdev->num_crtc = 6;
  1104. break;
  1105. default:
  1106. /* FIXME: not supported yet */
  1107. return -EINVAL;
  1108. }
  1109. if (rdev->flags & RADEON_IS_IGP) {
  1110. rdev->asic->get_memory_clock = NULL;
  1111. rdev->asic->set_memory_clock = NULL;
  1112. }
  1113. return 0;
  1114. }