r600_blit_kms.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. */
  25. #include "drmP.h"
  26. #include "drm.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "r600d.h"
  30. #include "r600_blit_shaders.h"
  31. #define DI_PT_RECTLIST 0x11
  32. #define DI_INDEX_SIZE_16_BIT 0x0
  33. #define DI_SRC_SEL_AUTO_INDEX 0x2
  34. #define FMT_8 0x1
  35. #define FMT_5_6_5 0x8
  36. #define FMT_8_8_8_8 0x1a
  37. #define COLOR_8 0x1
  38. #define COLOR_5_6_5 0x8
  39. #define COLOR_8_8_8_8 0x1a
  40. #define RECT_UNIT_H 32
  41. #define RECT_UNIT_W (RADEON_GPU_PAGE_SIZE / 4 / RECT_UNIT_H)
  42. /* emits 21 on rv770+, 23 on r600 */
  43. static void
  44. set_render_target(struct radeon_device *rdev, int format,
  45. int w, int h, u64 gpu_addr)
  46. {
  47. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  48. u32 cb_color_info;
  49. int pitch, slice;
  50. h = ALIGN(h, 8);
  51. if (h < 8)
  52. h = 8;
  53. cb_color_info = CB_FORMAT(format) |
  54. CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
  55. CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
  56. pitch = (w / 8) - 1;
  57. slice = ((w * h) / 64) - 1;
  58. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  59. radeon_ring_write(ring, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  60. radeon_ring_write(ring, gpu_addr >> 8);
  61. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {
  62. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));
  63. radeon_ring_write(ring, 2 << 0);
  64. }
  65. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  66. radeon_ring_write(ring, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  67. radeon_ring_write(ring, (pitch << 0) | (slice << 10));
  68. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  69. radeon_ring_write(ring, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  70. radeon_ring_write(ring, 0);
  71. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  72. radeon_ring_write(ring, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  73. radeon_ring_write(ring, cb_color_info);
  74. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  75. radeon_ring_write(ring, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  76. radeon_ring_write(ring, 0);
  77. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  78. radeon_ring_write(ring, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  79. radeon_ring_write(ring, 0);
  80. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  81. radeon_ring_write(ring, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  82. radeon_ring_write(ring, 0);
  83. }
  84. /* emits 5dw */
  85. static void
  86. cp_set_surface_sync(struct radeon_device *rdev,
  87. u32 sync_type, u32 size,
  88. u64 mc_addr)
  89. {
  90. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  91. u32 cp_coher_size;
  92. if (size == 0xffffffff)
  93. cp_coher_size = 0xffffffff;
  94. else
  95. cp_coher_size = ((size + 255) >> 8);
  96. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  97. radeon_ring_write(ring, sync_type);
  98. radeon_ring_write(ring, cp_coher_size);
  99. radeon_ring_write(ring, mc_addr >> 8);
  100. radeon_ring_write(ring, 10); /* poll interval */
  101. }
  102. /* emits 21dw + 1 surface sync = 26dw */
  103. static void
  104. set_shaders(struct radeon_device *rdev)
  105. {
  106. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  107. u64 gpu_addr;
  108. u32 sq_pgm_resources;
  109. /* setup shader regs */
  110. sq_pgm_resources = (1 << 0);
  111. /* VS */
  112. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  113. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  114. radeon_ring_write(ring, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  115. radeon_ring_write(ring, gpu_addr >> 8);
  116. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  117. radeon_ring_write(ring, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  118. radeon_ring_write(ring, sq_pgm_resources);
  119. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  120. radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  121. radeon_ring_write(ring, 0);
  122. /* PS */
  123. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  124. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  125. radeon_ring_write(ring, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  126. radeon_ring_write(ring, gpu_addr >> 8);
  127. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  128. radeon_ring_write(ring, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  129. radeon_ring_write(ring, sq_pgm_resources | (1 << 28));
  130. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  131. radeon_ring_write(ring, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  132. radeon_ring_write(ring, 2);
  133. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  134. radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  135. radeon_ring_write(ring, 0);
  136. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  137. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  138. }
  139. /* emits 9 + 1 sync (5) = 14*/
  140. static void
  141. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  142. {
  143. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  144. u32 sq_vtx_constant_word2;
  145. sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
  146. SQ_VTXC_STRIDE(16);
  147. #ifdef __BIG_ENDIAN
  148. sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
  149. #endif
  150. radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
  151. radeon_ring_write(ring, 0x460);
  152. radeon_ring_write(ring, gpu_addr & 0xffffffff);
  153. radeon_ring_write(ring, 48 - 1);
  154. radeon_ring_write(ring, sq_vtx_constant_word2);
  155. radeon_ring_write(ring, 1 << 0);
  156. radeon_ring_write(ring, 0);
  157. radeon_ring_write(ring, 0);
  158. radeon_ring_write(ring, SQ_TEX_VTX_VALID_BUFFER << 30);
  159. if ((rdev->family == CHIP_RV610) ||
  160. (rdev->family == CHIP_RV620) ||
  161. (rdev->family == CHIP_RS780) ||
  162. (rdev->family == CHIP_RS880) ||
  163. (rdev->family == CHIP_RV710))
  164. cp_set_surface_sync(rdev,
  165. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  166. else
  167. cp_set_surface_sync(rdev,
  168. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  169. }
  170. /* emits 9 */
  171. static void
  172. set_tex_resource(struct radeon_device *rdev,
  173. int format, int w, int h, int pitch,
  174. u64 gpu_addr, u32 size)
  175. {
  176. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  177. uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
  178. if (h < 1)
  179. h = 1;
  180. sq_tex_resource_word0 = S_038000_DIM(V_038000_SQ_TEX_DIM_2D) |
  181. S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  182. sq_tex_resource_word0 |= S_038000_PITCH((pitch >> 3) - 1) |
  183. S_038000_TEX_WIDTH(w - 1);
  184. sq_tex_resource_word1 = S_038004_DATA_FORMAT(format);
  185. sq_tex_resource_word1 |= S_038004_TEX_HEIGHT(h - 1);
  186. sq_tex_resource_word4 = S_038010_REQUEST_SIZE(1) |
  187. S_038010_DST_SEL_X(SQ_SEL_X) |
  188. S_038010_DST_SEL_Y(SQ_SEL_Y) |
  189. S_038010_DST_SEL_Z(SQ_SEL_Z) |
  190. S_038010_DST_SEL_W(SQ_SEL_W);
  191. cp_set_surface_sync(rdev,
  192. PACKET3_TC_ACTION_ENA, size, gpu_addr);
  193. radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
  194. radeon_ring_write(ring, 0);
  195. radeon_ring_write(ring, sq_tex_resource_word0);
  196. radeon_ring_write(ring, sq_tex_resource_word1);
  197. radeon_ring_write(ring, gpu_addr >> 8);
  198. radeon_ring_write(ring, gpu_addr >> 8);
  199. radeon_ring_write(ring, sq_tex_resource_word4);
  200. radeon_ring_write(ring, 0);
  201. radeon_ring_write(ring, SQ_TEX_VTX_VALID_TEXTURE << 30);
  202. }
  203. /* emits 12 */
  204. static void
  205. set_scissors(struct radeon_device *rdev, int x1, int y1,
  206. int x2, int y2)
  207. {
  208. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  209. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  210. radeon_ring_write(ring, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  211. radeon_ring_write(ring, (x1 << 0) | (y1 << 16));
  212. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  213. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  214. radeon_ring_write(ring, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  215. radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
  216. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  217. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  218. radeon_ring_write(ring, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  219. radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
  220. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  221. }
  222. /* emits 10 */
  223. static void
  224. draw_auto(struct radeon_device *rdev)
  225. {
  226. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  227. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  228. radeon_ring_write(ring, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  229. radeon_ring_write(ring, DI_PT_RECTLIST);
  230. radeon_ring_write(ring, PACKET3(PACKET3_INDEX_TYPE, 0));
  231. radeon_ring_write(ring,
  232. #ifdef __BIG_ENDIAN
  233. (2 << 2) |
  234. #endif
  235. DI_INDEX_SIZE_16_BIT);
  236. radeon_ring_write(ring, PACKET3(PACKET3_NUM_INSTANCES, 0));
  237. radeon_ring_write(ring, 1);
  238. radeon_ring_write(ring, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  239. radeon_ring_write(ring, 3);
  240. radeon_ring_write(ring, DI_SRC_SEL_AUTO_INDEX);
  241. }
  242. /* emits 14 */
  243. static void
  244. set_default_state(struct radeon_device *rdev)
  245. {
  246. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  247. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
  248. u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
  249. int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
  250. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  251. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  252. u64 gpu_addr;
  253. int dwords;
  254. switch (rdev->family) {
  255. case CHIP_R600:
  256. num_ps_gprs = 192;
  257. num_vs_gprs = 56;
  258. num_temp_gprs = 4;
  259. num_gs_gprs = 0;
  260. num_es_gprs = 0;
  261. num_ps_threads = 136;
  262. num_vs_threads = 48;
  263. num_gs_threads = 4;
  264. num_es_threads = 4;
  265. num_ps_stack_entries = 128;
  266. num_vs_stack_entries = 128;
  267. num_gs_stack_entries = 0;
  268. num_es_stack_entries = 0;
  269. break;
  270. case CHIP_RV630:
  271. case CHIP_RV635:
  272. num_ps_gprs = 84;
  273. num_vs_gprs = 36;
  274. num_temp_gprs = 4;
  275. num_gs_gprs = 0;
  276. num_es_gprs = 0;
  277. num_ps_threads = 144;
  278. num_vs_threads = 40;
  279. num_gs_threads = 4;
  280. num_es_threads = 4;
  281. num_ps_stack_entries = 40;
  282. num_vs_stack_entries = 40;
  283. num_gs_stack_entries = 32;
  284. num_es_stack_entries = 16;
  285. break;
  286. case CHIP_RV610:
  287. case CHIP_RV620:
  288. case CHIP_RS780:
  289. case CHIP_RS880:
  290. default:
  291. num_ps_gprs = 84;
  292. num_vs_gprs = 36;
  293. num_temp_gprs = 4;
  294. num_gs_gprs = 0;
  295. num_es_gprs = 0;
  296. num_ps_threads = 136;
  297. num_vs_threads = 48;
  298. num_gs_threads = 4;
  299. num_es_threads = 4;
  300. num_ps_stack_entries = 40;
  301. num_vs_stack_entries = 40;
  302. num_gs_stack_entries = 32;
  303. num_es_stack_entries = 16;
  304. break;
  305. case CHIP_RV670:
  306. num_ps_gprs = 144;
  307. num_vs_gprs = 40;
  308. num_temp_gprs = 4;
  309. num_gs_gprs = 0;
  310. num_es_gprs = 0;
  311. num_ps_threads = 136;
  312. num_vs_threads = 48;
  313. num_gs_threads = 4;
  314. num_es_threads = 4;
  315. num_ps_stack_entries = 40;
  316. num_vs_stack_entries = 40;
  317. num_gs_stack_entries = 32;
  318. num_es_stack_entries = 16;
  319. break;
  320. case CHIP_RV770:
  321. num_ps_gprs = 192;
  322. num_vs_gprs = 56;
  323. num_temp_gprs = 4;
  324. num_gs_gprs = 0;
  325. num_es_gprs = 0;
  326. num_ps_threads = 188;
  327. num_vs_threads = 60;
  328. num_gs_threads = 0;
  329. num_es_threads = 0;
  330. num_ps_stack_entries = 256;
  331. num_vs_stack_entries = 256;
  332. num_gs_stack_entries = 0;
  333. num_es_stack_entries = 0;
  334. break;
  335. case CHIP_RV730:
  336. case CHIP_RV740:
  337. num_ps_gprs = 84;
  338. num_vs_gprs = 36;
  339. num_temp_gprs = 4;
  340. num_gs_gprs = 0;
  341. num_es_gprs = 0;
  342. num_ps_threads = 188;
  343. num_vs_threads = 60;
  344. num_gs_threads = 0;
  345. num_es_threads = 0;
  346. num_ps_stack_entries = 128;
  347. num_vs_stack_entries = 128;
  348. num_gs_stack_entries = 0;
  349. num_es_stack_entries = 0;
  350. break;
  351. case CHIP_RV710:
  352. num_ps_gprs = 192;
  353. num_vs_gprs = 56;
  354. num_temp_gprs = 4;
  355. num_gs_gprs = 0;
  356. num_es_gprs = 0;
  357. num_ps_threads = 144;
  358. num_vs_threads = 48;
  359. num_gs_threads = 0;
  360. num_es_threads = 0;
  361. num_ps_stack_entries = 128;
  362. num_vs_stack_entries = 128;
  363. num_gs_stack_entries = 0;
  364. num_es_stack_entries = 0;
  365. break;
  366. }
  367. if ((rdev->family == CHIP_RV610) ||
  368. (rdev->family == CHIP_RV620) ||
  369. (rdev->family == CHIP_RS780) ||
  370. (rdev->family == CHIP_RS880) ||
  371. (rdev->family == CHIP_RV710))
  372. sq_config = 0;
  373. else
  374. sq_config = VC_ENABLE;
  375. sq_config |= (DX9_CONSTS |
  376. ALU_INST_PREFER_VECTOR |
  377. PS_PRIO(0) |
  378. VS_PRIO(1) |
  379. GS_PRIO(2) |
  380. ES_PRIO(3));
  381. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  382. NUM_VS_GPRS(num_vs_gprs) |
  383. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  384. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  385. NUM_ES_GPRS(num_es_gprs));
  386. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  387. NUM_VS_THREADS(num_vs_threads) |
  388. NUM_GS_THREADS(num_gs_threads) |
  389. NUM_ES_THREADS(num_es_threads));
  390. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  391. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  392. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  393. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  394. /* emit an IB pointing at default state */
  395. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  396. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  397. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  398. radeon_ring_write(ring,
  399. #ifdef __BIG_ENDIAN
  400. (2 << 0) |
  401. #endif
  402. (gpu_addr & 0xFFFFFFFC));
  403. radeon_ring_write(ring, upper_32_bits(gpu_addr) & 0xFF);
  404. radeon_ring_write(ring, dwords);
  405. /* SQ config */
  406. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 6));
  407. radeon_ring_write(ring, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  408. radeon_ring_write(ring, sq_config);
  409. radeon_ring_write(ring, sq_gpr_resource_mgmt_1);
  410. radeon_ring_write(ring, sq_gpr_resource_mgmt_2);
  411. radeon_ring_write(ring, sq_thread_resource_mgmt);
  412. radeon_ring_write(ring, sq_stack_resource_mgmt_1);
  413. radeon_ring_write(ring, sq_stack_resource_mgmt_2);
  414. }
  415. static uint32_t i2f(uint32_t input)
  416. {
  417. u32 result, i, exponent, fraction;
  418. if ((input & 0x3fff) == 0)
  419. result = 0; /* 0 is a special case */
  420. else {
  421. exponent = 140; /* exponent biased by 127; */
  422. fraction = (input & 0x3fff) << 10; /* cheat and only
  423. handle numbers below 2^^15 */
  424. for (i = 0; i < 14; i++) {
  425. if (fraction & 0x800000)
  426. break;
  427. else {
  428. fraction = fraction << 1; /* keep
  429. shifting left until top bit = 1 */
  430. exponent = exponent - 1;
  431. }
  432. }
  433. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  434. off top bit; assumed 1 */
  435. }
  436. return result;
  437. }
  438. int r600_blit_init(struct radeon_device *rdev)
  439. {
  440. u32 obj_size;
  441. int i, r, dwords;
  442. void *ptr;
  443. u32 packet2s[16];
  444. int num_packet2s = 0;
  445. rdev->r600_blit.primitives.set_render_target = set_render_target;
  446. rdev->r600_blit.primitives.cp_set_surface_sync = cp_set_surface_sync;
  447. rdev->r600_blit.primitives.set_shaders = set_shaders;
  448. rdev->r600_blit.primitives.set_vtx_resource = set_vtx_resource;
  449. rdev->r600_blit.primitives.set_tex_resource = set_tex_resource;
  450. rdev->r600_blit.primitives.set_scissors = set_scissors;
  451. rdev->r600_blit.primitives.draw_auto = draw_auto;
  452. rdev->r600_blit.primitives.set_default_state = set_default_state;
  453. rdev->r600_blit.ring_size_common = 40; /* shaders + def state */
  454. rdev->r600_blit.ring_size_common += 16; /* fence emit for VB IB */
  455. rdev->r600_blit.ring_size_common += 5; /* done copy */
  456. rdev->r600_blit.ring_size_common += 16; /* fence emit for done copy */
  457. rdev->r600_blit.ring_size_per_loop = 76;
  458. /* set_render_target emits 2 extra dwords on rv6xx */
  459. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)
  460. rdev->r600_blit.ring_size_per_loop += 2;
  461. rdev->r600_blit.max_dim = 8192;
  462. /* pin copy shader into vram if already initialized */
  463. if (rdev->r600_blit.shader_obj)
  464. goto done;
  465. mutex_init(&rdev->r600_blit.mutex);
  466. rdev->r600_blit.state_offset = 0;
  467. if (rdev->family >= CHIP_RV770)
  468. rdev->r600_blit.state_len = r7xx_default_size;
  469. else
  470. rdev->r600_blit.state_len = r6xx_default_size;
  471. dwords = rdev->r600_blit.state_len;
  472. while (dwords & 0xf) {
  473. packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
  474. dwords++;
  475. }
  476. obj_size = dwords * 4;
  477. obj_size = ALIGN(obj_size, 256);
  478. rdev->r600_blit.vs_offset = obj_size;
  479. obj_size += r6xx_vs_size * 4;
  480. obj_size = ALIGN(obj_size, 256);
  481. rdev->r600_blit.ps_offset = obj_size;
  482. obj_size += r6xx_ps_size * 4;
  483. obj_size = ALIGN(obj_size, 256);
  484. r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  485. &rdev->r600_blit.shader_obj);
  486. if (r) {
  487. DRM_ERROR("r600 failed to allocate shader\n");
  488. return r;
  489. }
  490. DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",
  491. obj_size,
  492. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  493. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  494. if (unlikely(r != 0))
  495. return r;
  496. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  497. if (r) {
  498. DRM_ERROR("failed to map blit object %d\n", r);
  499. return r;
  500. }
  501. if (rdev->family >= CHIP_RV770)
  502. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  503. r7xx_default_state, rdev->r600_blit.state_len * 4);
  504. else
  505. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  506. r6xx_default_state, rdev->r600_blit.state_len * 4);
  507. if (num_packet2s)
  508. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  509. packet2s, num_packet2s * 4);
  510. for (i = 0; i < r6xx_vs_size; i++)
  511. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(r6xx_vs[i]);
  512. for (i = 0; i < r6xx_ps_size; i++)
  513. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(r6xx_ps[i]);
  514. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  515. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  516. done:
  517. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  518. if (unlikely(r != 0))
  519. return r;
  520. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  521. &rdev->r600_blit.shader_gpu_addr);
  522. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  523. if (r) {
  524. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  525. return r;
  526. }
  527. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  528. return 0;
  529. }
  530. void r600_blit_fini(struct radeon_device *rdev)
  531. {
  532. int r;
  533. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  534. if (rdev->r600_blit.shader_obj == NULL)
  535. return;
  536. /* If we can't reserve the bo, unref should be enough to destroy
  537. * it when it becomes idle.
  538. */
  539. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  540. if (!r) {
  541. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  542. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  543. }
  544. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  545. }
  546. static int r600_vb_ib_get(struct radeon_device *rdev)
  547. {
  548. int r;
  549. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->r600_blit.vb_ib);
  550. if (r) {
  551. DRM_ERROR("failed to get IB for vertex buffer\n");
  552. return r;
  553. }
  554. rdev->r600_blit.vb_total = 64*1024;
  555. rdev->r600_blit.vb_used = 0;
  556. return 0;
  557. }
  558. static void r600_vb_ib_put(struct radeon_device *rdev)
  559. {
  560. radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
  561. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  562. }
  563. static unsigned r600_blit_create_rect(unsigned num_gpu_pages,
  564. int *width, int *height, int max_dim)
  565. {
  566. unsigned max_pages;
  567. unsigned pages = num_gpu_pages;
  568. int w, h;
  569. if (num_gpu_pages == 0) {
  570. /* not supposed to be called with no pages, but just in case */
  571. h = 0;
  572. w = 0;
  573. pages = 0;
  574. WARN_ON(1);
  575. } else {
  576. int rect_order = 2;
  577. h = RECT_UNIT_H;
  578. while (num_gpu_pages / rect_order) {
  579. h *= 2;
  580. rect_order *= 4;
  581. if (h >= max_dim) {
  582. h = max_dim;
  583. break;
  584. }
  585. }
  586. max_pages = (max_dim * h) / (RECT_UNIT_W * RECT_UNIT_H);
  587. if (pages > max_pages)
  588. pages = max_pages;
  589. w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
  590. w = (w / RECT_UNIT_W) * RECT_UNIT_W;
  591. pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
  592. BUG_ON(pages == 0);
  593. }
  594. DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
  595. /* return width and height only of the caller wants it */
  596. if (height)
  597. *height = h;
  598. if (width)
  599. *width = w;
  600. return pages;
  601. }
  602. int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages)
  603. {
  604. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  605. int r;
  606. int ring_size;
  607. int num_loops = 0;
  608. int dwords_per_loop = rdev->r600_blit.ring_size_per_loop;
  609. r = r600_vb_ib_get(rdev);
  610. if (r)
  611. return r;
  612. /* num loops */
  613. while (num_gpu_pages) {
  614. num_gpu_pages -=
  615. r600_blit_create_rect(num_gpu_pages, NULL, NULL,
  616. rdev->r600_blit.max_dim);
  617. num_loops++;
  618. }
  619. /* calculate number of loops correctly */
  620. ring_size = num_loops * dwords_per_loop;
  621. ring_size += rdev->r600_blit.ring_size_common;
  622. r = radeon_ring_lock(rdev, ring, ring_size);
  623. if (r)
  624. return r;
  625. rdev->r600_blit.primitives.set_default_state(rdev);
  626. rdev->r600_blit.primitives.set_shaders(rdev);
  627. return 0;
  628. }
  629. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
  630. {
  631. int r;
  632. if (rdev->r600_blit.vb_ib)
  633. r600_vb_ib_put(rdev);
  634. if (fence)
  635. r = radeon_fence_emit(rdev, fence);
  636. radeon_ring_unlock_commit(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  637. }
  638. void r600_kms_blit_copy(struct radeon_device *rdev,
  639. u64 src_gpu_addr, u64 dst_gpu_addr,
  640. unsigned num_gpu_pages)
  641. {
  642. u64 vb_gpu_addr;
  643. u32 *vb;
  644. DRM_DEBUG("emitting copy %16llx %16llx %d %d\n",
  645. src_gpu_addr, dst_gpu_addr,
  646. num_gpu_pages, rdev->r600_blit.vb_used);
  647. vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
  648. while (num_gpu_pages) {
  649. int w, h;
  650. unsigned size_in_bytes;
  651. unsigned pages_per_loop =
  652. r600_blit_create_rect(num_gpu_pages, &w, &h,
  653. rdev->r600_blit.max_dim);
  654. size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
  655. DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
  656. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  657. WARN_ON(1);
  658. }
  659. vb[0] = 0;
  660. vb[1] = 0;
  661. vb[2] = 0;
  662. vb[3] = 0;
  663. vb[4] = 0;
  664. vb[5] = i2f(h);
  665. vb[6] = 0;
  666. vb[7] = i2f(h);
  667. vb[8] = i2f(w);
  668. vb[9] = i2f(h);
  669. vb[10] = i2f(w);
  670. vb[11] = i2f(h);
  671. rdev->r600_blit.primitives.set_tex_resource(rdev, FMT_8_8_8_8,
  672. w, h, w, src_gpu_addr, size_in_bytes);
  673. rdev->r600_blit.primitives.set_render_target(rdev, COLOR_8_8_8_8,
  674. w, h, dst_gpu_addr);
  675. rdev->r600_blit.primitives.set_scissors(rdev, 0, 0, w, h);
  676. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  677. rdev->r600_blit.primitives.set_vtx_resource(rdev, vb_gpu_addr);
  678. rdev->r600_blit.primitives.draw_auto(rdev);
  679. rdev->r600_blit.primitives.cp_set_surface_sync(rdev,
  680. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  681. size_in_bytes, dst_gpu_addr);
  682. vb += 12;
  683. rdev->r600_blit.vb_used += 4*12;
  684. src_gpu_addr += size_in_bytes;
  685. dst_gpu_addr += size_in_bytes;
  686. num_gpu_pages -= pages_per_loop;
  687. }
  688. }